ARM: dts: msm: Limit DDR to 200MHz for APSS freVquency
For APSS frequency of 787MHz, DDR frequency still required to be at SVS of
BIMC frequency.
CRs-Fixed: 644461
Change-Id: If129291f544adec30792ca20bfbfefb44141ef53
Signed-off-by: Taniya Das <tdas@codeaurora.org>
diff --git a/arch/arm/boot/dts/msm8226.dtsi b/arch/arm/boot/dts/msm8226.dtsi
index 993da79..2599c46 100644
--- a/arch/arm/boot/dts/msm8226.dtsi
+++ b/arch/arm/boot/dts/msm8226.dtsi
@@ -1061,7 +1061,7 @@
< 300000 1525 >,
< 384000 1525 >,
< 600000 1525 >,
- < 787200 3051 >,
+ < 787200 1525 >,
< 998400 4066 >,
< 1094400 4066 >,
< 1190400 4066 >,