blob: 8791fc55e7154484700cbd2253de3026053b96ae [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Low-Level PCI Access for i386 machines
3 *
4 * Copyright 1993, 1994 Drew Eckhardt
5 * Visionary Computing
6 * (Unix and Linux consulting and custom programming)
7 * Drew@Colorado.EDU
8 * +1 (303) 786-7975
9 *
10 * Drew's work was sponsored by:
11 * iX Multiuser Multitasking Magazine
12 * Hannover, Germany
13 * hm@ix.de
14 *
15 * Copyright 1997--2000 Martin Mares <mj@ucw.cz>
16 *
17 * For more information, please consult the following manuals (look at
18 * http://www.pcisig.com/ for how to get them):
19 *
20 * PCI BIOS Specification
21 * PCI Local Bus Specification
22 * PCI to PCI Bridge Specification
23 * PCI System Design Guide
24 *
25 */
26
27#include <linux/types.h>
28#include <linux/kernel.h>
29#include <linux/pci.h>
30#include <linux/init.h>
31#include <linux/ioport.h>
32#include <linux/errno.h>
venkatesh.pallipadi@intel.com03d72aa2008-03-18 17:00:19 -070033#include <linux/bootmem.h>
34
35#include <asm/pat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
37#include "pci.h"
38
Gary Hade036fff42007-10-03 15:56:14 -070039static int
40skip_isa_ioresource_align(struct pci_dev *dev) {
41
42 if ((pci_probe & PCI_CAN_SKIP_ISA_ALIGN) &&
Gary Hade11949252007-10-08 16:24:16 -070043 !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
Gary Hade036fff42007-10-03 15:56:14 -070044 return 1;
45 return 0;
46}
47
Linus Torvalds1da177e2005-04-16 15:20:36 -070048/*
49 * We need to avoid collisions with `mirrored' VGA ports
50 * and other strange ISA hardware, so we always want the
51 * addresses to be allocated in the 0x000-0x0ff region
52 * modulo 0x400.
53 *
54 * Why? Because some silly external IO cards only decode
55 * the low 10 bits of the IO address. The 0x00-0xff region
56 * is reserved for motherboard devices that decode all 16
57 * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
58 * but we want to try to avoid allocating at 0x2900-0x2bff
59 * which might have be mirrored at 0x0100-0x03ff..
60 */
61void
62pcibios_align_resource(void *data, struct resource *res,
Greg Kroah-Hartmane31dd6e2006-06-12 17:06:02 -070063 resource_size_t size, resource_size_t align)
Linus Torvalds1da177e2005-04-16 15:20:36 -070064{
Gary Hade036fff42007-10-03 15:56:14 -070065 struct pci_dev *dev = data;
66
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 if (res->flags & IORESOURCE_IO) {
Greg Kroah-Hartmane31dd6e2006-06-12 17:06:02 -070068 resource_size_t start = res->start;
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Gary Hade036fff42007-10-03 15:56:14 -070070 if (skip_isa_ioresource_align(dev))
71 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 if (start & 0x300) {
73 start = (start + 0x3ff) & ~0x3ff;
74 res->start = start;
75 }
76 }
77}
Dave Airlie6c00a612007-10-29 18:06:10 +100078EXPORT_SYMBOL(pcibios_align_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
80/*
81 * Handle resources of PCI devices. If the world were perfect, we could
82 * just allocate all the resource regions and do nothing more. It isn't.
83 * On the other hand, we cannot just re-allocate all devices, as it would
84 * require us to know lots of host bridge internals. So we attempt to
85 * keep as much of the original configuration as possible, but tweak it
86 * when it's found to be wrong.
87 *
88 * Known BIOS problems we have to work around:
89 * - I/O or memory regions not configured
90 * - regions configured, but not enabled in the command register
91 * - bogus I/O addresses above 64K used
92 * - expansion ROMs left enabled (this may sound harmless, but given
93 * the fact the PCI specs explicitly allow address decoders to be
94 * shared between expansion ROMs and other resource regions, it's
95 * at least dangerous)
96 *
97 * Our solution:
98 * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
99 * This gives us fixed barriers on where we can allocate.
100 * (2) Allocate resources for all enabled devices. If there is
101 * a collision, just mark the resource as unallocated. Also
102 * disable expansion ROMs during this step.
103 * (3) Try to allocate resources for disabled devices. If the
104 * resources were assigned correctly, everything goes well,
105 * if they weren't, they won't disturb allocation of other
106 * resources.
107 * (4) Assign new addresses to resources which were either
108 * not configured at all or misconfigured. If explicitly
109 * requested by the user, configure expansion ROM address
110 * as well.
111 */
112
113static void __init pcibios_allocate_bus_resources(struct list_head *bus_list)
114{
115 struct pci_bus *bus;
116 struct pci_dev *dev;
117 int idx;
118 struct resource *r, *pr;
119
120 /* Depth-First Search on bus tree */
121 list_for_each_entry(bus, bus_list, node) {
122 if ((dev = bus->self)) {
Randy Dunlap7edab2f2006-10-17 10:17:58 -0700123 for (idx = PCI_BRIDGE_RESOURCES;
124 idx < PCI_NUM_RESOURCES; idx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 r = &dev->resource[idx];
Ivan Kokshaysky299de032005-06-15 18:59:27 +0400126 if (!r->flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 continue;
128 pr = pci_find_parent_resource(dev, r);
Randy Dunlap7edab2f2006-10-17 10:17:58 -0700129 if (!r->start || !pr ||
130 request_resource(pr, r) < 0) {
Linus Torvalds011fec72008-09-02 10:38:28 -0700131 dev_err(&dev->dev, "BAR %d: can't allocate resource\n", idx);
Randy Dunlap7edab2f2006-10-17 10:17:58 -0700132 /*
133 * Something is wrong with the region.
134 * Invalidate the resource to prevent
135 * child resource allocations in this
136 * range.
137 */
Ivan Kokshaysky299de032005-06-15 18:59:27 +0400138 r->flags = 0;
139 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 }
141 }
142 pcibios_allocate_bus_resources(&bus->children);
143 }
144}
145
146static void __init pcibios_allocate_resources(int pass)
147{
148 struct pci_dev *dev = NULL;
149 int idx, disabled;
150 u16 command;
151 struct resource *r, *pr;
152
153 for_each_pci_dev(dev) {
154 pci_read_config_word(dev, PCI_COMMAND, &command);
Randy Dunlap7edab2f2006-10-17 10:17:58 -0700155 for (idx = 0; idx < PCI_ROM_RESOURCE; idx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 r = &dev->resource[idx];
157 if (r->parent) /* Already allocated */
158 continue;
159 if (!r->start) /* Address not assigned at all */
160 continue;
161 if (r->flags & IORESOURCE_IO)
162 disabled = !(command & PCI_COMMAND_IO);
163 else
164 disabled = !(command & PCI_COMMAND_MEMORY);
165 if (pass == disabled) {
Linus Torvalds011fec72008-09-02 10:38:28 -0700166 dev_dbg(&dev->dev, "resource %#08llx-%#08llx (f=%lx, d=%d, p=%d)\n",
Bjorn Helgaas12c0b202008-07-23 17:00:13 -0600167 (unsigned long long) r->start,
168 (unsigned long long) r->end,
169 r->flags, disabled, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 pr = pci_find_parent_resource(dev, r);
171 if (!pr || request_resource(pr, r) < 0) {
Linus Torvalds011fec72008-09-02 10:38:28 -0700172 dev_err(&dev->dev, "BAR %d: can't allocate resource\n", idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 /* We'll assign a new address later */
174 r->end -= r->start;
175 r->start = 0;
176 }
177 }
178 }
179 if (!pass) {
180 r = &dev->resource[PCI_ROM_RESOURCE];
181 if (r->flags & IORESOURCE_ROM_ENABLE) {
Randy Dunlap7edab2f2006-10-17 10:17:58 -0700182 /* Turn the ROM off, leave the resource region,
183 * but keep it unregistered. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184 u32 reg;
Bjorn Helgaas12c0b202008-07-23 17:00:13 -0600185 dev_dbg(&dev->dev, "disabling ROM\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 r->flags &= ~IORESOURCE_ROM_ENABLE;
Randy Dunlap7edab2f2006-10-17 10:17:58 -0700187 pci_read_config_dword(dev,
188 dev->rom_base_reg, &reg);
189 pci_write_config_dword(dev, dev->rom_base_reg,
190 reg & ~PCI_ROM_ADDRESS_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 }
192 }
193 }
194}
195
196static int __init pcibios_assign_resources(void)
197{
198 struct pci_dev *dev = NULL;
Ivan Kokshaysky81d4af12005-08-30 18:48:52 +0400199 struct resource *r, *pr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200
Ivan Kokshaysky81d4af12005-08-30 18:48:52 +0400201 if (!(pci_probe & PCI_ASSIGN_ROMS)) {
Randy Dunlap7edab2f2006-10-17 10:17:58 -0700202 /*
203 * Try to use BIOS settings for ROMs, otherwise let
204 * pci_assign_unassigned_resources() allocate the new
205 * addresses.
206 */
Ivan Kokshaysky81d4af12005-08-30 18:48:52 +0400207 for_each_pci_dev(dev) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 r = &dev->resource[PCI_ROM_RESOURCE];
Ivan Kokshaysky81d4af12005-08-30 18:48:52 +0400209 if (!r->flags || !r->start)
210 continue;
211 pr = pci_find_parent_resource(dev, r);
212 if (!pr || request_resource(pr, r) < 0) {
213 r->end -= r->start;
214 r->start = 0;
215 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 }
217 }
Ivan Kokshaysky81d4af12005-08-30 18:48:52 +0400218
219 pci_assign_unassigned_resources();
220
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 return 0;
222}
223
224void __init pcibios_resource_survey(void)
225{
226 DBG("PCI: Allocating resources\n");
227 pcibios_allocate_bus_resources(&pci_root_buses);
228 pcibios_allocate_resources(0);
229 pcibios_allocate_resources(1);
230}
231
232/**
233 * called in fs_initcall (one below subsys_initcall),
234 * give a chance for motherboard reserve resources
235 */
236fs_initcall(pcibios_assign_resources);
237
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238/*
239 * If we set up a device for bus mastering, we need to check the latency
240 * timer as certain crappy BIOSes forget to set it properly.
241 */
242unsigned int pcibios_max_latency = 255;
243
244void pcibios_set_master(struct pci_dev *dev)
245{
246 u8 lat;
247 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
248 if (lat < 16)
249 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
250 else if (lat > pcibios_max_latency)
251 lat = pcibios_max_latency;
252 else
253 return;
Bjorn Helgaas12c0b202008-07-23 17:00:13 -0600254 dev_printk(KERN_DEBUG, &dev->dev, "setting latency timer to %d\n", lat);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
256}
257
venkatesh.pallipadi@intel.com03d72aa2008-03-18 17:00:19 -0700258static void pci_unmap_page_range(struct vm_area_struct *vma)
259{
260 u64 addr = (u64)vma->vm_pgoff << PAGE_SHIFT;
261 free_memtype(addr, addr + vma->vm_end - vma->vm_start);
262}
263
264static void pci_track_mmap_page_range(struct vm_area_struct *vma)
265{
266 u64 addr = (u64)vma->vm_pgoff << PAGE_SHIFT;
267 unsigned long flags = pgprot_val(vma->vm_page_prot)
268 & _PAGE_CACHE_MASK;
269
270 reserve_memtype(addr, addr + vma->vm_end - vma->vm_start, flags, NULL);
271}
272
273static struct vm_operations_struct pci_mmap_ops = {
274 .open = pci_track_mmap_page_range,
275 .close = pci_unmap_page_range,
Rik van Riel7ae8ed52008-07-23 21:27:07 -0700276 .access = generic_access_phys,
venkatesh.pallipadi@intel.com03d72aa2008-03-18 17:00:19 -0700277};
278
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
280 enum pci_mmap_state mmap_state, int write_combine)
281{
282 unsigned long prot;
venkatesh.pallipadi@intel.com03d72aa2008-03-18 17:00:19 -0700283 u64 addr = vma->vm_pgoff << PAGE_SHIFT;
284 unsigned long len = vma->vm_end - vma->vm_start;
285 unsigned long flags;
286 unsigned long new_flags;
Venki Pallipadidee7cbb2008-03-24 14:39:55 -0700287 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
289 /* I/O space cannot be accessed via normal processor loads and
290 * stores on this platform.
291 */
292 if (mmap_state == pci_mmap_io)
293 return -EINVAL;
294
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295 prot = pgprot_val(vma->vm_page_prot);
Andreas Herrmann499f8f82008-06-10 16:06:21 +0200296 if (pat_enabled && write_combine)
venkatesh.pallipadi@intel.com03d72aa2008-03-18 17:00:19 -0700297 prot |= _PAGE_CACHE_WC;
Andreas Herrmann499f8f82008-06-10 16:06:21 +0200298 else if (pat_enabled || boot_cpu_data.x86 > 3)
Suresh Siddhade33c442008-04-25 17:07:22 -0700299 /*
300 * ioremap() and ioremap_nocache() defaults to UC MINUS for now.
301 * To avoid attribute conflicts, request UC MINUS here
302 * aswell.
303 */
304 prot |= _PAGE_CACHE_UC_MINUS;
venkatesh.pallipadi@intel.com03d72aa2008-03-18 17:00:19 -0700305
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 vma->vm_page_prot = __pgprot(prot);
307
venkatesh.pallipadi@intel.com03d72aa2008-03-18 17:00:19 -0700308 flags = pgprot_val(vma->vm_page_prot) & _PAGE_CACHE_MASK;
Venki Pallipadidee7cbb2008-03-24 14:39:55 -0700309 retval = reserve_memtype(addr, addr + len, flags, &new_flags);
310 if (retval)
311 return retval;
312
313 if (flags != new_flags) {
venkatesh.pallipadi@intel.com03d72aa2008-03-18 17:00:19 -0700314 /*
315 * Do not fallback to certain memory types with certain
316 * requested type:
317 * - request is uncached, return cannot be write-back
318 * - request is uncached, return cannot be write-combine
319 * - request is write-combine, return cannot be write-back
320 */
Suresh Siddhade33c442008-04-25 17:07:22 -0700321 if ((flags == _PAGE_CACHE_UC_MINUS &&
322 (new_flags == _PAGE_CACHE_WB)) ||
venkatesh.pallipadi@intel.com03d72aa2008-03-18 17:00:19 -0700323 (flags == _PAGE_CACHE_WC &&
324 new_flags == _PAGE_CACHE_WB)) {
325 free_memtype(addr, addr+len);
326 return -EINVAL;
327 }
328 flags = new_flags;
329 }
330
Yinghai Lu965194c2008-07-12 14:31:28 -0700331 if (((vma->vm_pgoff < max_low_pfn_mapped) ||
Yinghai Luf361a452008-07-10 20:38:26 -0700332 (vma->vm_pgoff >= (1UL<<(32 - PAGE_SHIFT)) &&
Yinghai Lu965194c2008-07-12 14:31:28 -0700333 vma->vm_pgoff < max_pfn_mapped)) &&
venkatesh.pallipadi@intel.com03d72aa2008-03-18 17:00:19 -0700334 ioremap_change_attr((unsigned long)__va(addr), len, flags)) {
335 free_memtype(addr, addr + len);
336 return -EINVAL;
337 }
338
Michael S. Tsirkin346d3882005-07-31 11:51:45 +0300339 if (io_remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
340 vma->vm_end - vma->vm_start,
341 vma->vm_page_prot))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 return -EAGAIN;
343
venkatesh.pallipadi@intel.com03d72aa2008-03-18 17:00:19 -0700344 vma->vm_ops = &pci_mmap_ops;
345
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 return 0;
347}