blob: 2b7257d97c32bc201f937635ae50c12fdd967047 [file] [log] [blame]
Peer Chen4689ced2005-07-29 15:33:58 -04001/*
2 This program is free software; you can redistribute it and/or
3 modify it under the terms of the GNU General Public License
4 as published by the Free Software Foundation; either version 2
5 of the License, or (at your option) any later version.
6
7 This program is distributed in the hope that it will be useful,
8 but WITHOUT ANY WARRANTY; without even the implied warranty of
9 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 GNU General Public License for more details.
11
Jeff Garzikf3b197a2006-05-26 21:39:03 -040012
Peer Chen4689ced2005-07-29 15:33:58 -040013*/
14
15#define DRV_NAME "uli526x"
16#define DRV_VERSION "0.9.3"
17#define DRV_RELDATE "2005-7-29"
18
19#include <linux/module.h>
20
21#include <linux/kernel.h>
22#include <linux/string.h>
23#include <linux/timer.h>
Peer Chen4689ced2005-07-29 15:33:58 -040024#include <linux/errno.h>
25#include <linux/ioport.h>
26#include <linux/slab.h>
27#include <linux/interrupt.h>
28#include <linux/pci.h>
29#include <linux/init.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/skbuff.h>
34#include <linux/delay.h>
35#include <linux/spinlock.h>
viro@ftp.linux.org.uk6cafa992005-09-05 03:26:03 +010036#include <linux/dma-mapping.h>
Peer Chen4689ced2005-07-29 15:33:58 -040037
38#include <asm/processor.h>
39#include <asm/bitops.h>
40#include <asm/io.h>
41#include <asm/dma.h>
42#include <asm/uaccess.h>
43
44
45/* Board/System/Debug information/definition ---------------- */
46#define PCI_ULI5261_ID 0x526110B9 /* ULi M5261 ID*/
47#define PCI_ULI5263_ID 0x526310B9 /* ULi M5263 ID*/
48
49#define ULI526X_IO_SIZE 0x100
50#define TX_DESC_CNT 0x20 /* Allocated Tx descriptors */
51#define RX_DESC_CNT 0x30 /* Allocated Rx descriptors */
52#define TX_FREE_DESC_CNT (TX_DESC_CNT - 2) /* Max TX packet count */
53#define TX_WAKE_DESC_CNT (TX_DESC_CNT - 3) /* TX wakeup count */
54#define DESC_ALL_CNT (TX_DESC_CNT + RX_DESC_CNT)
55#define TX_BUF_ALLOC 0x600
56#define RX_ALLOC_SIZE 0x620
57#define ULI526X_RESET 1
58#define CR0_DEFAULT 0
Peer Chen945a7872005-08-20 01:10:06 -040059#define CR6_DEFAULT 0x22200000
Peer Chen4689ced2005-07-29 15:33:58 -040060#define CR7_DEFAULT 0x180c1
61#define CR15_DEFAULT 0x06 /* TxJabber RxWatchdog */
62#define TDES0_ERR_MASK 0x4302 /* TXJT, LC, EC, FUE */
63#define MAX_PACKET_SIZE 1514
64#define ULI5261_MAX_MULTICAST 14
65#define RX_COPY_SIZE 100
66#define MAX_CHECK_PACKET 0x8000
67
68#define ULI526X_10MHF 0
69#define ULI526X_100MHF 1
70#define ULI526X_10MFD 4
71#define ULI526X_100MFD 5
72#define ULI526X_AUTO 8
73
74#define ULI526X_TXTH_72 0x400000 /* TX TH 72 byte */
75#define ULI526X_TXTH_96 0x404000 /* TX TH 96 byte */
76#define ULI526X_TXTH_128 0x0000 /* TX TH 128 byte */
77#define ULI526X_TXTH_256 0x4000 /* TX TH 256 byte */
78#define ULI526X_TXTH_512 0x8000 /* TX TH 512 byte */
79#define ULI526X_TXTH_1K 0xC000 /* TX TH 1K byte */
80
81#define ULI526X_TIMER_WUT (jiffies + HZ * 1)/* timer wakeup time : 1 second */
82#define ULI526X_TX_TIMEOUT ((16*HZ)/2) /* tx packet time-out time 8 s" */
83#define ULI526X_TX_KICK (4*HZ/2) /* tx packet Kick-out time 2 s" */
84
85#define ULI526X_DBUG(dbug_now, msg, value) if (uli526x_debug || (dbug_now)) printk(KERN_ERR DRV_NAME ": %s %lx\n", (msg), (long) (value))
86
87#define SHOW_MEDIA_TYPE(mode) printk(KERN_ERR DRV_NAME ": Change Speed to %sMhz %s duplex\n",mode & 1 ?"100":"10", mode & 4 ? "full":"half");
88
89
90/* CR9 definition: SROM/MII */
91#define CR9_SROM_READ 0x4800
92#define CR9_SRCS 0x1
93#define CR9_SRCLK 0x2
94#define CR9_CRDOUT 0x8
95#define SROM_DATA_0 0x0
96#define SROM_DATA_1 0x4
97#define PHY_DATA_1 0x20000
98#define PHY_DATA_0 0x00000
99#define MDCLKH 0x10000
100
101#define PHY_POWER_DOWN 0x800
102
103#define SROM_V41_CODE 0x14
104
Peer Chen945a7872005-08-20 01:10:06 -0400105#define SROM_CLK_WRITE(data, ioaddr) \
106 outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr); \
107 udelay(5); \
108 outl(data|CR9_SROM_READ|CR9_SRCS|CR9_SRCLK,ioaddr); \
109 udelay(5); \
110 outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr); \
111 udelay(5);
Peer Chen4689ced2005-07-29 15:33:58 -0400112
113/* Structure/enum declaration ------------------------------- */
114struct tx_desc {
115 u32 tdes0, tdes1, tdes2, tdes3; /* Data for the card */
116 char *tx_buf_ptr; /* Data for us */
117 struct tx_desc *next_tx_desc;
118} __attribute__(( aligned(32) ));
119
120struct rx_desc {
121 u32 rdes0, rdes1, rdes2, rdes3; /* Data for the card */
122 struct sk_buff *rx_skb_ptr; /* Data for us */
123 struct rx_desc *next_rx_desc;
124} __attribute__(( aligned(32) ));
125
126struct uli526x_board_info {
127 u32 chip_id; /* Chip vendor/Device ID */
Peer Chen945a7872005-08-20 01:10:06 -0400128 struct net_device *next_dev; /* next device */
Peer Chen4689ced2005-07-29 15:33:58 -0400129 struct pci_dev *pdev; /* PCI device */
130 spinlock_t lock;
131
132 long ioaddr; /* I/O base address */
133 u32 cr0_data;
134 u32 cr5_data;
135 u32 cr6_data;
136 u32 cr7_data;
137 u32 cr15_data;
138
139 /* pointer for memory physical address */
140 dma_addr_t buf_pool_dma_ptr; /* Tx buffer pool memory */
141 dma_addr_t buf_pool_dma_start; /* Tx buffer pool align dword */
142 dma_addr_t desc_pool_dma_ptr; /* descriptor pool memory */
143 dma_addr_t first_tx_desc_dma;
144 dma_addr_t first_rx_desc_dma;
145
146 /* descriptor pointer */
147 unsigned char *buf_pool_ptr; /* Tx buffer pool memory */
148 unsigned char *buf_pool_start; /* Tx buffer pool align dword */
149 unsigned char *desc_pool_ptr; /* descriptor pool memory */
150 struct tx_desc *first_tx_desc;
151 struct tx_desc *tx_insert_ptr;
152 struct tx_desc *tx_remove_ptr;
153 struct rx_desc *first_rx_desc;
154 struct rx_desc *rx_insert_ptr;
155 struct rx_desc *rx_ready_ptr; /* packet come pointer */
156 unsigned long tx_packet_cnt; /* transmitted packet count */
157 unsigned long rx_avail_cnt; /* available rx descriptor count */
158 unsigned long interval_rx_cnt; /* rx packet count a callback time */
159
160 u16 dbug_cnt;
161 u16 NIC_capability; /* NIC media capability */
162 u16 PHY_reg4; /* Saved Phyxcer register 4 value */
163
164 u8 media_mode; /* user specify media mode */
165 u8 op_mode; /* real work media mode */
166 u8 phy_addr;
167 u8 link_failed; /* Ever link failed */
168 u8 wait_reset; /* Hardware failed, need to reset */
169 struct timer_list timer;
170
171 /* System defined statistic counter */
172 struct net_device_stats stats;
173
174 /* Driver defined statistic counter */
175 unsigned long tx_fifo_underrun;
176 unsigned long tx_loss_carrier;
177 unsigned long tx_no_carrier;
178 unsigned long tx_late_collision;
179 unsigned long tx_excessive_collision;
180 unsigned long tx_jabber_timeout;
181 unsigned long reset_count;
182 unsigned long reset_cr8;
183 unsigned long reset_fatal;
184 unsigned long reset_TXtimeout;
185
186 /* NIC SROM data */
187 unsigned char srom[128];
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400188 u8 init;
Peer Chen4689ced2005-07-29 15:33:58 -0400189};
190
191enum uli526x_offsets {
192 DCR0 = 0x00, DCR1 = 0x08, DCR2 = 0x10, DCR3 = 0x18, DCR4 = 0x20,
193 DCR5 = 0x28, DCR6 = 0x30, DCR7 = 0x38, DCR8 = 0x40, DCR9 = 0x48,
194 DCR10 = 0x50, DCR11 = 0x58, DCR12 = 0x60, DCR13 = 0x68, DCR14 = 0x70,
195 DCR15 = 0x78
196};
197
198enum uli526x_CR6_bits {
199 CR6_RXSC = 0x2, CR6_PBF = 0x8, CR6_PM = 0x40, CR6_PAM = 0x80,
200 CR6_FDM = 0x200, CR6_TXSC = 0x2000, CR6_STI = 0x100000,
201 CR6_SFT = 0x200000, CR6_RXA = 0x40000000, CR6_NO_PURGE = 0x20000000
202};
203
204/* Global variable declaration ----------------------------- */
205static int __devinitdata printed_version;
206static char version[] __devinitdata =
207 KERN_INFO DRV_NAME ": ULi M5261/M5263 net driver, version "
208 DRV_VERSION " (" DRV_RELDATE ")\n";
209
210static int uli526x_debug;
211static unsigned char uli526x_media_mode = ULI526X_AUTO;
212static u32 uli526x_cr6_user_set;
213
214/* For module input parameter */
215static int debug;
216static u32 cr6set;
Andrew Morton99bb2572006-02-03 01:45:20 -0800217static int mode = 8;
Peer Chen4689ced2005-07-29 15:33:58 -0400218
219/* function declaration ------------------------------------- */
Peer Chen945a7872005-08-20 01:10:06 -0400220static int uli526x_open(struct net_device *);
221static int uli526x_start_xmit(struct sk_buff *, struct net_device *);
222static int uli526x_stop(struct net_device *);
223static struct net_device_stats * uli526x_get_stats(struct net_device *);
224static void uli526x_set_filter_mode(struct net_device *);
Jeff Garzik7282d492006-09-13 14:30:00 -0400225static const struct ethtool_ops netdev_ethtool_ops;
Peer Chen945a7872005-08-20 01:10:06 -0400226static u16 read_srom_word(long, int);
David Howells7d12e782006-10-05 14:55:46 +0100227static irqreturn_t uli526x_interrupt(int, void *);
Peer Chen4689ced2005-07-29 15:33:58 -0400228static void uli526x_descriptor_init(struct uli526x_board_info *, unsigned long);
229static void allocate_rx_buffer(struct uli526x_board_info *);
230static void update_cr6(u32, unsigned long);
Peer Chen945a7872005-08-20 01:10:06 -0400231static void send_filter_frame(struct net_device *, int);
Peer Chen4689ced2005-07-29 15:33:58 -0400232static u16 phy_read(unsigned long, u8, u8, u32);
233static u16 phy_readby_cr10(unsigned long, u8, u8);
234static void phy_write(unsigned long, u8, u8, u16, u32);
235static void phy_writeby_cr10(unsigned long, u8, u8, u16);
236static void phy_write_1bit(unsigned long, u32, u32);
237static u16 phy_read_1bit(unsigned long, u32);
238static u8 uli526x_sense_speed(struct uli526x_board_info *);
239static void uli526x_process_mode(struct uli526x_board_info *);
240static void uli526x_timer(unsigned long);
Peer Chen945a7872005-08-20 01:10:06 -0400241static void uli526x_rx_packet(struct net_device *, struct uli526x_board_info *);
242static void uli526x_free_tx_pkt(struct net_device *, struct uli526x_board_info *);
Peer Chen4689ced2005-07-29 15:33:58 -0400243static void uli526x_reuse_skb(struct uli526x_board_info *, struct sk_buff *);
Peer Chen945a7872005-08-20 01:10:06 -0400244static void uli526x_dynamic_reset(struct net_device *);
Peer Chen4689ced2005-07-29 15:33:58 -0400245static void uli526x_free_rxbuffer(struct uli526x_board_info *);
Peer Chen945a7872005-08-20 01:10:06 -0400246static void uli526x_init(struct net_device *);
Peer Chen4689ced2005-07-29 15:33:58 -0400247static void uli526x_set_phyxcer(struct uli526x_board_info *);
248
Peer Chen945a7872005-08-20 01:10:06 -0400249/* ULI526X network board routine ---------------------------- */
Peer Chen4689ced2005-07-29 15:33:58 -0400250
251/*
Peer Chen945a7872005-08-20 01:10:06 -0400252 * Search ULI526X board, allocate space and register it
Peer Chen4689ced2005-07-29 15:33:58 -0400253 */
254
255static int __devinit uli526x_init_one (struct pci_dev *pdev,
256 const struct pci_device_id *ent)
257{
258 struct uli526x_board_info *db; /* board information structure */
259 struct net_device *dev;
260 int i, err;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400261
Peer Chen4689ced2005-07-29 15:33:58 -0400262 ULI526X_DBUG(0, "uli526x_init_one()", 0);
263
264 if (!printed_version++)
265 printk(version);
266
267 /* Init network device */
268 dev = alloc_etherdev(sizeof(*db));
269 if (dev == NULL)
270 return -ENOMEM;
Peer Chen4689ced2005-07-29 15:33:58 -0400271 SET_NETDEV_DEV(dev, &pdev->dev);
272
Peer Chen945a7872005-08-20 01:10:06 -0400273 if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
Peer Chen4689ced2005-07-29 15:33:58 -0400274 printk(KERN_WARNING DRV_NAME ": 32-bit PCI DMA not available.\n");
275 err = -ENODEV;
276 goto err_out_free;
277 }
278
279 /* Enable Master/IO access, Disable memory access */
280 err = pci_enable_device(pdev);
281 if (err)
282 goto err_out_free;
283
284 if (!pci_resource_start(pdev, 0)) {
285 printk(KERN_ERR DRV_NAME ": I/O base is zero\n");
286 err = -ENODEV;
287 goto err_out_disable;
288 }
289
290 if (pci_resource_len(pdev, 0) < (ULI526X_IO_SIZE) ) {
291 printk(KERN_ERR DRV_NAME ": Allocated I/O size too small\n");
292 err = -ENODEV;
293 goto err_out_disable;
294 }
295
296 if (pci_request_regions(pdev, DRV_NAME)) {
297 printk(KERN_ERR DRV_NAME ": Failed to request PCI regions\n");
298 err = -ENODEV;
299 goto err_out_disable;
300 }
301
Peer Chen4689ced2005-07-29 15:33:58 -0400302 /* Init system & device */
303 db = netdev_priv(dev);
304
305 /* Allocate Tx/Rx descriptor memory */
306 db->desc_pool_ptr = pci_alloc_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20, &db->desc_pool_dma_ptr);
Peer Chen945a7872005-08-20 01:10:06 -0400307 if(db->desc_pool_ptr == NULL)
308 {
309 err = -ENOMEM;
310 goto err_out_nomem;
311 }
Peer Chen4689ced2005-07-29 15:33:58 -0400312 db->buf_pool_ptr = pci_alloc_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4, &db->buf_pool_dma_ptr);
Peer Chen945a7872005-08-20 01:10:06 -0400313 if(db->buf_pool_ptr == NULL)
314 {
315 err = -ENOMEM;
316 goto err_out_nomem;
317 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400318
Peer Chen4689ced2005-07-29 15:33:58 -0400319 db->first_tx_desc = (struct tx_desc *) db->desc_pool_ptr;
320 db->first_tx_desc_dma = db->desc_pool_dma_ptr;
321 db->buf_pool_start = db->buf_pool_ptr;
322 db->buf_pool_dma_start = db->buf_pool_dma_ptr;
323
324 db->chip_id = ent->driver_data;
325 db->ioaddr = pci_resource_start(pdev, 0);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400326
Peer Chen4689ced2005-07-29 15:33:58 -0400327 db->pdev = pdev;
328 db->init = 1;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400329
Peer Chen4689ced2005-07-29 15:33:58 -0400330 dev->base_addr = db->ioaddr;
331 dev->irq = pdev->irq;
332 pci_set_drvdata(pdev, dev);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400333
Peer Chen4689ced2005-07-29 15:33:58 -0400334 /* Register some necessary functions */
335 dev->open = &uli526x_open;
336 dev->hard_start_xmit = &uli526x_start_xmit;
337 dev->stop = &uli526x_stop;
338 dev->get_stats = &uli526x_get_stats;
339 dev->set_multicast_list = &uli526x_set_filter_mode;
340 dev->ethtool_ops = &netdev_ethtool_ops;
341 spin_lock_init(&db->lock);
342
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400343
Peer Chen4689ced2005-07-29 15:33:58 -0400344 /* read 64 word srom data */
345 for (i = 0; i < 64; i++)
346 ((u16 *) db->srom)[i] = cpu_to_le16(read_srom_word(db->ioaddr, i));
347
348 /* Set Node address */
Peer Chen945a7872005-08-20 01:10:06 -0400349 if(((u16 *) db->srom)[0] == 0xffff || ((u16 *) db->srom)[0] == 0) /* SROM absent, so read MAC address from ID Table */
Peer Chen4689ced2005-07-29 15:33:58 -0400350 {
351 outl(0x10000, db->ioaddr + DCR0); //Diagnosis mode
352 outl(0x1c0, db->ioaddr + DCR13); //Reset dianostic pointer port
353 outl(0, db->ioaddr + DCR14); //Clear reset port
354 outl(0x10, db->ioaddr + DCR14); //Reset ID Table pointer
355 outl(0, db->ioaddr + DCR14); //Clear reset port
356 outl(0, db->ioaddr + DCR13); //Clear CR13
357 outl(0x1b0, db->ioaddr + DCR13); //Select ID Table access port
358 //Read MAC address from CR14
359 for (i = 0; i < 6; i++)
360 dev->dev_addr[i] = inl(db->ioaddr + DCR14);
361 //Read end
362 outl(0, db->ioaddr + DCR13); //Clear CR13
363 outl(0, db->ioaddr + DCR0); //Clear CR0
364 udelay(10);
365 }
366 else /*Exist SROM*/
367 {
368 for (i = 0; i < 6; i++)
369 dev->dev_addr[i] = db->srom[20 + i];
370 }
371 err = register_netdev (dev);
372 if (err)
373 goto err_out_res;
374
375 printk(KERN_INFO "%s: ULi M%04lx at pci%s,",dev->name,ent->driver_data >> 16,pci_name(pdev));
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400376
Peer Chen4689ced2005-07-29 15:33:58 -0400377 for (i = 0; i < 6; i++)
378 printk("%c%02x", i ? ':' : ' ', dev->dev_addr[i]);
379 printk(", irq %d.\n", dev->irq);
380
381 pci_set_master(pdev);
382
383 return 0;
384
385err_out_res:
386 pci_release_regions(pdev);
Peer Chen945a7872005-08-20 01:10:06 -0400387err_out_nomem:
388 if(db->desc_pool_ptr)
389 pci_free_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20,
390 db->desc_pool_ptr, db->desc_pool_dma_ptr);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400391
Peer Chen945a7872005-08-20 01:10:06 -0400392 if(db->buf_pool_ptr != NULL)
393 pci_free_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
394 db->buf_pool_ptr, db->buf_pool_dma_ptr);
Peer Chen4689ced2005-07-29 15:33:58 -0400395err_out_disable:
396 pci_disable_device(pdev);
397err_out_free:
398 pci_set_drvdata(pdev, NULL);
399 free_netdev(dev);
400
401 return err;
402}
403
404
405static void __devexit uli526x_remove_one (struct pci_dev *pdev)
406{
407 struct net_device *dev = pci_get_drvdata(pdev);
408 struct uli526x_board_info *db = netdev_priv(dev);
409
410 ULI526X_DBUG(0, "uli526x_remove_one()", 0);
411
Peer Chen945a7872005-08-20 01:10:06 -0400412 pci_free_consistent(db->pdev, sizeof(struct tx_desc) *
413 DESC_ALL_CNT + 0x20, db->desc_pool_ptr,
414 db->desc_pool_dma_ptr);
415 pci_free_consistent(db->pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
416 db->buf_pool_ptr, db->buf_pool_dma_ptr);
417 unregister_netdev(dev);
418 pci_release_regions(pdev);
419 free_netdev(dev); /* free board information */
420 pci_set_drvdata(pdev, NULL);
421 pci_disable_device(pdev);
Peer Chen4689ced2005-07-29 15:33:58 -0400422 ULI526X_DBUG(0, "uli526x_remove_one() exit", 0);
423}
424
425
426/*
427 * Open the interface.
Peer Chen945a7872005-08-20 01:10:06 -0400428 * The interface is opened whenever "ifconfig" activates it.
Peer Chen4689ced2005-07-29 15:33:58 -0400429 */
430
Peer Chen945a7872005-08-20 01:10:06 -0400431static int uli526x_open(struct net_device *dev)
Peer Chen4689ced2005-07-29 15:33:58 -0400432{
433 int ret;
434 struct uli526x_board_info *db = netdev_priv(dev);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400435
Peer Chen4689ced2005-07-29 15:33:58 -0400436 ULI526X_DBUG(0, "uli526x_open", 0);
437
Thomas Gleixner1fb9df52006-07-01 19:29:39 -0700438 ret = request_irq(dev->irq, &uli526x_interrupt, IRQF_SHARED, dev->name, dev);
Peer Chen4689ced2005-07-29 15:33:58 -0400439 if (ret)
440 return ret;
441
442 /* system variable init */
443 db->cr6_data = CR6_DEFAULT | uli526x_cr6_user_set;
Peer Chen4689ced2005-07-29 15:33:58 -0400444 db->tx_packet_cnt = 0;
445 db->rx_avail_cnt = 0;
446 db->link_failed = 1;
447 netif_carrier_off(dev);
448 db->wait_reset = 0;
449
450 db->NIC_capability = 0xf; /* All capability*/
451 db->PHY_reg4 = 0x1e0;
452
453 /* CR6 operation mode decision */
454 db->cr6_data |= ULI526X_TXTH_256;
455 db->cr0_data = CR0_DEFAULT;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400456
Peer Chen945a7872005-08-20 01:10:06 -0400457 /* Initialize ULI526X board */
Peer Chen4689ced2005-07-29 15:33:58 -0400458 uli526x_init(dev);
459
460 /* Active System Interface */
461 netif_wake_queue(dev);
462
463 /* set and active a timer process */
464 init_timer(&db->timer);
465 db->timer.expires = ULI526X_TIMER_WUT + HZ * 2;
466 db->timer.data = (unsigned long)dev;
467 db->timer.function = &uli526x_timer;
468 add_timer(&db->timer);
469
470 return 0;
471}
472
473
Peer Chen945a7872005-08-20 01:10:06 -0400474/* Initialize ULI526X board
Peer Chen4689ced2005-07-29 15:33:58 -0400475 * Reset ULI526X board
Peer Chen945a7872005-08-20 01:10:06 -0400476 * Initialize TX/Rx descriptor chain structure
Peer Chen4689ced2005-07-29 15:33:58 -0400477 * Send the set-up frame
478 * Enable Tx/Rx machine
479 */
480
Peer Chen945a7872005-08-20 01:10:06 -0400481static void uli526x_init(struct net_device *dev)
Peer Chen4689ced2005-07-29 15:33:58 -0400482{
483 struct uli526x_board_info *db = netdev_priv(dev);
484 unsigned long ioaddr = db->ioaddr;
485 u8 phy_tmp;
486 u16 phy_value;
487 u16 phy_reg_reset;
488
489 ULI526X_DBUG(0, "uli526x_init()", 0);
490
491 /* Reset M526x MAC controller */
492 outl(ULI526X_RESET, ioaddr + DCR0); /* RESET MAC */
493 udelay(100);
494 outl(db->cr0_data, ioaddr + DCR0);
495 udelay(5);
496
497 /* Phy addr : In some boards,M5261/M5263 phy address != 1 */
498 db->phy_addr = 1;
499 for(phy_tmp=0;phy_tmp<32;phy_tmp++)
500 {
501 phy_value=phy_read(db->ioaddr,phy_tmp,3,db->chip_id);//peer add
502 if(phy_value != 0xffff&&phy_value!=0)
503 {
504 db->phy_addr = phy_tmp;
505 break;
506 }
507 }
508 if(phy_tmp == 32)
509 printk(KERN_WARNING "Can not find the phy address!!!");
510 /* Parser SROM and media mode */
511 db->media_mode = uli526x_media_mode;
512
Peer Chen4689ced2005-07-29 15:33:58 -0400513 /* Phyxcer capability setting */
514 phy_reg_reset = phy_read(db->ioaddr, db->phy_addr, 0, db->chip_id);
515 phy_reg_reset = (phy_reg_reset | 0x8000);
516 phy_write(db->ioaddr, db->phy_addr, 0, phy_reg_reset, db->chip_id);
517 udelay(500);
518
519 /* Process Phyxcer Media Mode */
520 uli526x_set_phyxcer(db);
521
522 /* Media Mode Process */
523 if ( !(db->media_mode & ULI526X_AUTO) )
524 db->op_mode = db->media_mode; /* Force Mode */
525
Peer Chen945a7872005-08-20 01:10:06 -0400526 /* Initialize Transmit/Receive decriptor and CR3/4 */
Peer Chen4689ced2005-07-29 15:33:58 -0400527 uli526x_descriptor_init(db, ioaddr);
528
529 /* Init CR6 to program M526X operation */
530 update_cr6(db->cr6_data, ioaddr);
531
532 /* Send setup frame */
533 send_filter_frame(dev, dev->mc_count); /* M5261/M5263 */
534
535 /* Init CR7, interrupt active bit */
536 db->cr7_data = CR7_DEFAULT;
537 outl(db->cr7_data, ioaddr + DCR7);
538
539 /* Init CR15, Tx jabber and Rx watchdog timer */
540 outl(db->cr15_data, ioaddr + DCR15);
541
542 /* Enable ULI526X Tx/Rx function */
543 db->cr6_data |= CR6_RXSC | CR6_TXSC;
544 update_cr6(db->cr6_data, ioaddr);
545}
546
547
548/*
549 * Hardware start transmission.
550 * Send a packet to media from the upper layer.
551 */
552
Peer Chen945a7872005-08-20 01:10:06 -0400553static int uli526x_start_xmit(struct sk_buff *skb, struct net_device *dev)
Peer Chen4689ced2005-07-29 15:33:58 -0400554{
555 struct uli526x_board_info *db = netdev_priv(dev);
556 struct tx_desc *txptr;
557 unsigned long flags;
558
559 ULI526X_DBUG(0, "uli526x_start_xmit", 0);
560
561 /* Resource flag check */
562 netif_stop_queue(dev);
563
564 /* Too large packet check */
565 if (skb->len > MAX_PACKET_SIZE) {
566 printk(KERN_ERR DRV_NAME ": big packet = %d\n", (u16)skb->len);
567 dev_kfree_skb(skb);
568 return 0;
569 }
570
571 spin_lock_irqsave(&db->lock, flags);
572
573 /* No Tx resource check, it never happen nromally */
574 if (db->tx_packet_cnt >= TX_FREE_DESC_CNT) {
575 spin_unlock_irqrestore(&db->lock, flags);
576 printk(KERN_ERR DRV_NAME ": No Tx resource %ld\n", db->tx_packet_cnt);
577 return 1;
578 }
579
580 /* Disable NIC interrupt */
581 outl(0, dev->base_addr + DCR7);
582
583 /* transmit this packet */
584 txptr = db->tx_insert_ptr;
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -0300585 skb_copy_from_linear_data(skb, txptr->tx_buf_ptr, skb->len);
Peer Chen4689ced2005-07-29 15:33:58 -0400586 txptr->tdes1 = cpu_to_le32(0xe1000000 | skb->len);
587
588 /* Point to next transmit free descriptor */
589 db->tx_insert_ptr = txptr->next_tx_desc;
590
591 /* Transmit Packet Process */
592 if ( (db->tx_packet_cnt < TX_DESC_CNT) ) {
593 txptr->tdes0 = cpu_to_le32(0x80000000); /* Set owner bit */
594 db->tx_packet_cnt++; /* Ready to send */
595 outl(0x1, dev->base_addr + DCR1); /* Issue Tx polling */
596 dev->trans_start = jiffies; /* saved time stamp */
597 }
598
599 /* Tx resource check */
600 if ( db->tx_packet_cnt < TX_FREE_DESC_CNT )
601 netif_wake_queue(dev);
602
603 /* Restore CR7 to enable interrupt */
604 spin_unlock_irqrestore(&db->lock, flags);
605 outl(db->cr7_data, dev->base_addr + DCR7);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400606
Peer Chen4689ced2005-07-29 15:33:58 -0400607 /* free this SKB */
608 dev_kfree_skb(skb);
609
610 return 0;
611}
612
613
614/*
615 * Stop the interface.
616 * The interface is stopped when it is brought.
617 */
618
Peer Chen945a7872005-08-20 01:10:06 -0400619static int uli526x_stop(struct net_device *dev)
Peer Chen4689ced2005-07-29 15:33:58 -0400620{
621 struct uli526x_board_info *db = netdev_priv(dev);
622 unsigned long ioaddr = dev->base_addr;
623
624 ULI526X_DBUG(0, "uli526x_stop", 0);
625
626 /* disable system */
627 netif_stop_queue(dev);
628
629 /* deleted timer */
630 del_timer_sync(&db->timer);
631
632 /* Reset & stop ULI526X board */
633 outl(ULI526X_RESET, ioaddr + DCR0);
634 udelay(5);
635 phy_write(db->ioaddr, db->phy_addr, 0, 0x8000, db->chip_id);
636
637 /* free interrupt */
638 free_irq(dev->irq, dev);
639
640 /* free allocated rx buffer */
641 uli526x_free_rxbuffer(db);
642
643#if 0
644 /* show statistic counter */
645 printk(DRV_NAME ": FU:%lx EC:%lx LC:%lx NC:%lx LOC:%lx TXJT:%lx RESET:%lx RCR8:%lx FAL:%lx TT:%lx\n",
646 db->tx_fifo_underrun, db->tx_excessive_collision,
647 db->tx_late_collision, db->tx_no_carrier, db->tx_loss_carrier,
648 db->tx_jabber_timeout, db->reset_count, db->reset_cr8,
649 db->reset_fatal, db->reset_TXtimeout);
650#endif
651
652 return 0;
653}
654
655
656/*
657 * M5261/M5263 insterrupt handler
658 * receive the packet to upper layer, free the transmitted packet
659 */
660
David Howells7d12e782006-10-05 14:55:46 +0100661static irqreturn_t uli526x_interrupt(int irq, void *dev_id)
Peer Chen4689ced2005-07-29 15:33:58 -0400662{
Peer Chen945a7872005-08-20 01:10:06 -0400663 struct net_device *dev = dev_id;
Peer Chen4689ced2005-07-29 15:33:58 -0400664 struct uli526x_board_info *db = netdev_priv(dev);
665 unsigned long ioaddr = dev->base_addr;
666 unsigned long flags;
667
Peer Chen4689ced2005-07-29 15:33:58 -0400668 if (!dev) {
669 ULI526X_DBUG(1, "uli526x_interrupt() without DEVICE arg", 0);
670 return IRQ_NONE;
671 }
672
Peer Chen4689ced2005-07-29 15:33:58 -0400673 spin_lock_irqsave(&db->lock, flags);
674 outl(0, ioaddr + DCR7);
675
676 /* Got ULI526X status */
677 db->cr5_data = inl(ioaddr + DCR5);
678 outl(db->cr5_data, ioaddr + DCR5);
679 if ( !(db->cr5_data & 0x180c1) ) {
680 spin_unlock_irqrestore(&db->lock, flags);
681 outl(db->cr7_data, ioaddr + DCR7);
682 return IRQ_HANDLED;
683 }
684
Peer Chen4689ced2005-07-29 15:33:58 -0400685 /* Check system status */
686 if (db->cr5_data & 0x2000) {
687 /* system bus error happen */
688 ULI526X_DBUG(1, "System bus error happen. CR5=", db->cr5_data);
689 db->reset_fatal++;
690 db->wait_reset = 1; /* Need to RESET */
691 spin_unlock_irqrestore(&db->lock, flags);
692 return IRQ_HANDLED;
693 }
694
695 /* Received the coming packet */
696 if ( (db->cr5_data & 0x40) && db->rx_avail_cnt )
697 uli526x_rx_packet(dev, db);
698
699 /* reallocate rx descriptor buffer */
700 if (db->rx_avail_cnt<RX_DESC_CNT)
701 allocate_rx_buffer(db);
702
703 /* Free the transmitted descriptor */
704 if ( db->cr5_data & 0x01)
705 uli526x_free_tx_pkt(dev, db);
706
707 /* Restore CR7 to enable interrupt mask */
708 outl(db->cr7_data, ioaddr + DCR7);
709
710 spin_unlock_irqrestore(&db->lock, flags);
711 return IRQ_HANDLED;
712}
713
714
715/*
716 * Free TX resource after TX complete
717 */
718
Peer Chen945a7872005-08-20 01:10:06 -0400719static void uli526x_free_tx_pkt(struct net_device *dev, struct uli526x_board_info * db)
Peer Chen4689ced2005-07-29 15:33:58 -0400720{
721 struct tx_desc *txptr;
Peer Chen4689ced2005-07-29 15:33:58 -0400722 u32 tdes0;
723
724 txptr = db->tx_remove_ptr;
725 while(db->tx_packet_cnt) {
726 tdes0 = le32_to_cpu(txptr->tdes0);
727 /* printk(DRV_NAME ": tdes0=%x\n", tdes0); */
728 if (tdes0 & 0x80000000)
729 break;
730
731 /* A packet sent completed */
732 db->tx_packet_cnt--;
733 db->stats.tx_packets++;
734
735 /* Transmit statistic counter */
736 if ( tdes0 != 0x7fffffff ) {
737 /* printk(DRV_NAME ": tdes0=%x\n", tdes0); */
738 db->stats.collisions += (tdes0 >> 3) & 0xf;
739 db->stats.tx_bytes += le32_to_cpu(txptr->tdes1) & 0x7ff;
740 if (tdes0 & TDES0_ERR_MASK) {
741 db->stats.tx_errors++;
742 if (tdes0 & 0x0002) { /* UnderRun */
743 db->tx_fifo_underrun++;
744 if ( !(db->cr6_data & CR6_SFT) ) {
745 db->cr6_data = db->cr6_data | CR6_SFT;
746 update_cr6(db->cr6_data, db->ioaddr);
747 }
748 }
749 if (tdes0 & 0x0100)
750 db->tx_excessive_collision++;
751 if (tdes0 & 0x0200)
752 db->tx_late_collision++;
753 if (tdes0 & 0x0400)
754 db->tx_no_carrier++;
755 if (tdes0 & 0x0800)
756 db->tx_loss_carrier++;
757 if (tdes0 & 0x4000)
758 db->tx_jabber_timeout++;
759 }
760 }
761
762 txptr = txptr->next_tx_desc;
763 }/* End of while */
764
765 /* Update TX remove pointer to next */
766 db->tx_remove_ptr = txptr;
767
768 /* Resource available check */
769 if ( db->tx_packet_cnt < TX_WAKE_DESC_CNT )
770 netif_wake_queue(dev); /* Active upper layer, send again */
771}
772
773
774/*
775 * Receive the come packet and pass to upper layer
776 */
777
Peer Chen945a7872005-08-20 01:10:06 -0400778static void uli526x_rx_packet(struct net_device *dev, struct uli526x_board_info * db)
Peer Chen4689ced2005-07-29 15:33:58 -0400779{
780 struct rx_desc *rxptr;
781 struct sk_buff *skb;
782 int rxlen;
783 u32 rdes0;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400784
Peer Chen4689ced2005-07-29 15:33:58 -0400785 rxptr = db->rx_ready_ptr;
786
787 while(db->rx_avail_cnt) {
788 rdes0 = le32_to_cpu(rxptr->rdes0);
789 if (rdes0 & 0x80000000) /* packet owner check */
790 {
791 break;
792 }
793
794 db->rx_avail_cnt--;
795 db->interval_rx_cnt++;
796
797 pci_unmap_single(db->pdev, le32_to_cpu(rxptr->rdes2), RX_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
798 if ( (rdes0 & 0x300) != 0x300) {
799 /* A packet without First/Last flag */
800 /* reuse this SKB */
801 ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
802 uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
803 } else {
804 /* A packet with First/Last flag */
805 rxlen = ( (rdes0 >> 16) & 0x3fff) - 4;
806
807 /* error summary bit check */
808 if (rdes0 & 0x8000) {
809 /* This is a error packet */
810 //printk(DRV_NAME ": rdes0: %lx\n", rdes0);
811 db->stats.rx_errors++;
812 if (rdes0 & 1)
813 db->stats.rx_fifo_errors++;
814 if (rdes0 & 2)
815 db->stats.rx_crc_errors++;
816 if (rdes0 & 0x80)
817 db->stats.rx_length_errors++;
818 }
819
820 if ( !(rdes0 & 0x8000) ||
821 ((db->cr6_data & CR6_PM) && (rxlen>6)) ) {
822 skb = rxptr->rx_skb_ptr;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400823
Peer Chen4689ced2005-07-29 15:33:58 -0400824 /* Good packet, send to upper layer */
825 /* Shorst packet used new SKB */
826 if ( (rxlen < RX_COPY_SIZE) &&
827 ( (skb = dev_alloc_skb(rxlen + 2) )
828 != NULL) ) {
829 /* size less than COPY_SIZE, allocate a rxlen SKB */
Peer Chen4689ced2005-07-29 15:33:58 -0400830 skb_reserve(skb, 2); /* 16byte align */
Arnaldo Carvalho de Melo27a884d2007-04-19 20:29:13 -0700831 memcpy(skb_put(skb, rxlen),
832 skb_tail_pointer(rxptr->rx_skb_ptr),
833 rxlen);
Peer Chen4689ced2005-07-29 15:33:58 -0400834 uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
Arnaldo Carvalho de Melo4c13eb62007-04-25 17:40:23 -0700835 } else
Peer Chen4689ced2005-07-29 15:33:58 -0400836 skb_put(skb, rxlen);
Arnaldo Carvalho de Melo4c13eb62007-04-25 17:40:23 -0700837
Peer Chen4689ced2005-07-29 15:33:58 -0400838 skb->protocol = eth_type_trans(skb, dev);
839 netif_rx(skb);
840 dev->last_rx = jiffies;
841 db->stats.rx_packets++;
842 db->stats.rx_bytes += rxlen;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400843
Peer Chen4689ced2005-07-29 15:33:58 -0400844 } else {
845 /* Reuse SKB buffer when the packet is error */
846 ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
847 uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
848 }
849 }
850
851 rxptr = rxptr->next_rx_desc;
852 }
853
854 db->rx_ready_ptr = rxptr;
855}
856
857
858/*
859 * Get statistics from driver.
860 */
861
Peer Chen945a7872005-08-20 01:10:06 -0400862static struct net_device_stats * uli526x_get_stats(struct net_device *dev)
Peer Chen4689ced2005-07-29 15:33:58 -0400863{
864 struct uli526x_board_info *db = netdev_priv(dev);
865
866 ULI526X_DBUG(0, "uli526x_get_stats", 0);
867 return &db->stats;
868}
869
870
871/*
872 * Set ULI526X multicast address
873 */
874
Peer Chen945a7872005-08-20 01:10:06 -0400875static void uli526x_set_filter_mode(struct net_device * dev)
Peer Chen4689ced2005-07-29 15:33:58 -0400876{
877 struct uli526x_board_info *db = dev->priv;
878 unsigned long flags;
879
880 ULI526X_DBUG(0, "uli526x_set_filter_mode()", 0);
881 spin_lock_irqsave(&db->lock, flags);
882
883 if (dev->flags & IFF_PROMISC) {
884 ULI526X_DBUG(0, "Enable PROM Mode", 0);
885 db->cr6_data |= CR6_PM | CR6_PBF;
886 update_cr6(db->cr6_data, db->ioaddr);
887 spin_unlock_irqrestore(&db->lock, flags);
888 return;
889 }
890
891 if (dev->flags & IFF_ALLMULTI || dev->mc_count > ULI5261_MAX_MULTICAST) {
892 ULI526X_DBUG(0, "Pass all multicast address", dev->mc_count);
893 db->cr6_data &= ~(CR6_PM | CR6_PBF);
894 db->cr6_data |= CR6_PAM;
895 spin_unlock_irqrestore(&db->lock, flags);
896 return;
897 }
898
899 ULI526X_DBUG(0, "Set multicast address", dev->mc_count);
900 send_filter_frame(dev, dev->mc_count); /* M5261/M5263 */
901 spin_unlock_irqrestore(&db->lock, flags);
902}
903
904static void
905ULi_ethtool_gset(struct uli526x_board_info *db, struct ethtool_cmd *ecmd)
906{
Peer Chen945a7872005-08-20 01:10:06 -0400907 ecmd->supported = (SUPPORTED_10baseT_Half |
908 SUPPORTED_10baseT_Full |
909 SUPPORTED_100baseT_Half |
910 SUPPORTED_100baseT_Full |
911 SUPPORTED_Autoneg |
912 SUPPORTED_MII);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400913
Peer Chen945a7872005-08-20 01:10:06 -0400914 ecmd->advertising = (ADVERTISED_10baseT_Half |
915 ADVERTISED_10baseT_Full |
916 ADVERTISED_100baseT_Half |
917 ADVERTISED_100baseT_Full |
918 ADVERTISED_Autoneg |
919 ADVERTISED_MII);
Peer Chen4689ced2005-07-29 15:33:58 -0400920
921
Peer Chen945a7872005-08-20 01:10:06 -0400922 ecmd->port = PORT_MII;
923 ecmd->phy_address = db->phy_addr;
Peer Chen4689ced2005-07-29 15:33:58 -0400924
Peer Chen945a7872005-08-20 01:10:06 -0400925 ecmd->transceiver = XCVR_EXTERNAL;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400926
Peer Chen4689ced2005-07-29 15:33:58 -0400927 ecmd->speed = 10;
928 ecmd->duplex = DUPLEX_HALF;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400929
Peer Chen4689ced2005-07-29 15:33:58 -0400930 if(db->op_mode==ULI526X_100MHF || db->op_mode==ULI526X_100MFD)
931 {
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400932 ecmd->speed = 100;
Peer Chen4689ced2005-07-29 15:33:58 -0400933 }
934 if(db->op_mode==ULI526X_10MFD || db->op_mode==ULI526X_100MFD)
935 {
936 ecmd->duplex = DUPLEX_FULL;
937 }
938 if(db->link_failed)
939 {
940 ecmd->speed = -1;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400941 ecmd->duplex = -1;
Peer Chen4689ced2005-07-29 15:33:58 -0400942 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400943
Peer Chen4689ced2005-07-29 15:33:58 -0400944 if (db->media_mode & ULI526X_AUTO)
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400945 {
Peer Chen4689ced2005-07-29 15:33:58 -0400946 ecmd->autoneg = AUTONEG_ENABLE;
947 }
Peer Chen4689ced2005-07-29 15:33:58 -0400948}
949
950static void netdev_get_drvinfo(struct net_device *dev,
951 struct ethtool_drvinfo *info)
952{
953 struct uli526x_board_info *np = netdev_priv(dev);
954
955 strcpy(info->driver, DRV_NAME);
956 strcpy(info->version, DRV_VERSION);
957 if (np->pdev)
958 strcpy(info->bus_info, pci_name(np->pdev));
959 else
960 sprintf(info->bus_info, "EISA 0x%lx %d",
961 dev->base_addr, dev->irq);
962}
963
964static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd) {
965 struct uli526x_board_info *np = netdev_priv(dev);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400966
Peer Chen4689ced2005-07-29 15:33:58 -0400967 ULi_ethtool_gset(np, cmd);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400968
Peer Chen4689ced2005-07-29 15:33:58 -0400969 return 0;
970}
971
972static u32 netdev_get_link(struct net_device *dev) {
973 struct uli526x_board_info *np = netdev_priv(dev);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400974
Peer Chen4689ced2005-07-29 15:33:58 -0400975 if(np->link_failed)
976 return 0;
977 else
978 return 1;
979}
980
981static void uli526x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
982{
983 wol->supported = WAKE_PHY | WAKE_MAGIC;
984 wol->wolopts = 0;
985}
986
Jeff Garzik7282d492006-09-13 14:30:00 -0400987static const struct ethtool_ops netdev_ethtool_ops = {
Peer Chen4689ced2005-07-29 15:33:58 -0400988 .get_drvinfo = netdev_get_drvinfo,
989 .get_settings = netdev_get_settings,
990 .get_link = netdev_get_link,
991 .get_wol = uli526x_get_wol,
992};
993
994/*
995 * A periodic timer routine
996 * Dynamic media sense, allocate Rx buffer...
997 */
998
999static void uli526x_timer(unsigned long data)
1000{
1001 u32 tmp_cr8;
1002 unsigned char tmp_cr12=0;
Peer Chen945a7872005-08-20 01:10:06 -04001003 struct net_device *dev = (struct net_device *) data;
Peer Chen4689ced2005-07-29 15:33:58 -04001004 struct uli526x_board_info *db = netdev_priv(dev);
1005 unsigned long flags;
1006 u8 TmpSpeed=10;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001007
Peer Chen4689ced2005-07-29 15:33:58 -04001008 //ULI526X_DBUG(0, "uli526x_timer()", 0);
1009 spin_lock_irqsave(&db->lock, flags);
1010
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001011
Peer Chen4689ced2005-07-29 15:33:58 -04001012 /* Dynamic reset ULI526X : system error or transmit time-out */
1013 tmp_cr8 = inl(db->ioaddr + DCR8);
1014 if ( (db->interval_rx_cnt==0) && (tmp_cr8) ) {
1015 db->reset_cr8++;
1016 db->wait_reset = 1;
1017 }
1018 db->interval_rx_cnt = 0;
1019
1020 /* TX polling kick monitor */
1021 if ( db->tx_packet_cnt &&
1022 time_after(jiffies, dev->trans_start + ULI526X_TX_KICK) ) {
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001023 outl(0x1, dev->base_addr + DCR1); // Tx polling again
Peer Chen4689ced2005-07-29 15:33:58 -04001024
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001025 // TX Timeout
Peer Chen4689ced2005-07-29 15:33:58 -04001026 if ( time_after(jiffies, dev->trans_start + ULI526X_TX_TIMEOUT) ) {
1027 db->reset_TXtimeout++;
1028 db->wait_reset = 1;
1029 printk( "%s: Tx timeout - resetting\n",
1030 dev->name);
1031 }
1032 }
1033
1034 if (db->wait_reset) {
1035 ULI526X_DBUG(0, "Dynamic Reset device", db->tx_packet_cnt);
1036 db->reset_count++;
1037 uli526x_dynamic_reset(dev);
1038 db->timer.expires = ULI526X_TIMER_WUT;
1039 add_timer(&db->timer);
1040 spin_unlock_irqrestore(&db->lock, flags);
1041 return;
1042 }
1043
1044 /* Link status check, Dynamic media type change */
1045 if((phy_read(db->ioaddr, db->phy_addr, 5, db->chip_id) & 0x01e0)!=0)
1046 tmp_cr12 = 3;
1047
1048 if ( !(tmp_cr12 & 0x3) && !db->link_failed ) {
1049 /* Link Failed */
1050 ULI526X_DBUG(0, "Link Failed", tmp_cr12);
1051 netif_carrier_off(dev);
1052 printk(KERN_INFO "uli526x: %s NIC Link is Down\n",dev->name);
1053 db->link_failed = 1;
1054
1055 /* For Force 10/100M Half/Full mode: Enable Auto-Nego mode */
1056 /* AUTO don't need */
1057 if ( !(db->media_mode & 0x8) )
1058 phy_write(db->ioaddr, db->phy_addr, 0, 0x1000, db->chip_id);
1059
1060 /* AUTO mode, if INT phyxcer link failed, select EXT device */
1061 if (db->media_mode & ULI526X_AUTO) {
1062 db->cr6_data&=~0x00000200; /* bit9=0, HD mode */
1063 update_cr6(db->cr6_data, db->ioaddr);
1064 }
1065 } else
1066 if ((tmp_cr12 & 0x3) && db->link_failed) {
1067 ULI526X_DBUG(0, "Link link OK", tmp_cr12);
1068 db->link_failed = 0;
1069
1070 /* Auto Sense Speed */
1071 if ( (db->media_mode & ULI526X_AUTO) &&
1072 uli526x_sense_speed(db) )
1073 db->link_failed = 1;
1074 uli526x_process_mode(db);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001075
Peer Chen4689ced2005-07-29 15:33:58 -04001076 if(db->link_failed==0)
1077 {
1078 if(db->op_mode==ULI526X_100MHF || db->op_mode==ULI526X_100MFD)
1079 {
1080 TmpSpeed = 100;
1081 }
1082 if(db->op_mode==ULI526X_10MFD || db->op_mode==ULI526X_100MFD)
1083 {
1084 printk(KERN_INFO "uli526x: %s NIC Link is Up %d Mbps Full duplex\n",dev->name,TmpSpeed);
1085 }
1086 else
1087 {
1088 printk(KERN_INFO "uli526x: %s NIC Link is Up %d Mbps Half duplex\n",dev->name,TmpSpeed);
1089 }
1090 netif_carrier_on(dev);
1091 }
1092 /* SHOW_MEDIA_TYPE(db->op_mode); */
1093 }
1094 else if(!(tmp_cr12 & 0x3) && db->link_failed)
1095 {
1096 if(db->init==1)
1097 {
1098 printk(KERN_INFO "uli526x: %s NIC Link is Down\n",dev->name);
1099 netif_carrier_off(dev);
1100 }
1101 }
1102 db->init=0;
1103
1104 /* Timer active again */
1105 db->timer.expires = ULI526X_TIMER_WUT;
1106 add_timer(&db->timer);
1107 spin_unlock_irqrestore(&db->lock, flags);
1108}
1109
1110
1111/*
Peer Chen4689ced2005-07-29 15:33:58 -04001112 * Stop ULI526X board
1113 * Free Tx/Rx allocated memory
Rafael J. Wysockib6aec322007-08-14 20:09:02 +02001114 * Init system variable
Peer Chen4689ced2005-07-29 15:33:58 -04001115 */
1116
Rafael J. Wysockib6aec322007-08-14 20:09:02 +02001117static void uli526x_reset_prepare(struct net_device *dev)
Peer Chen4689ced2005-07-29 15:33:58 -04001118{
1119 struct uli526x_board_info *db = netdev_priv(dev);
1120
Peer Chen4689ced2005-07-29 15:33:58 -04001121 /* Sopt MAC controller */
1122 db->cr6_data &= ~(CR6_RXSC | CR6_TXSC); /* Disable Tx/Rx */
1123 update_cr6(db->cr6_data, dev->base_addr);
1124 outl(0, dev->base_addr + DCR7); /* Disable Interrupt */
1125 outl(inl(dev->base_addr + DCR5), dev->base_addr + DCR5);
1126
1127 /* Disable upper layer interface */
1128 netif_stop_queue(dev);
1129
1130 /* Free Rx Allocate buffer */
1131 uli526x_free_rxbuffer(db);
1132
1133 /* system variable init */
1134 db->tx_packet_cnt = 0;
1135 db->rx_avail_cnt = 0;
1136 db->link_failed = 1;
1137 db->init=1;
1138 db->wait_reset = 0;
Rafael J. Wysockib6aec322007-08-14 20:09:02 +02001139}
1140
1141
1142/*
1143 * Dynamic reset the ULI526X board
1144 * Stop ULI526X board
1145 * Free Tx/Rx allocated memory
1146 * Reset ULI526X board
1147 * Re-initialize ULI526X board
1148 */
1149
1150static void uli526x_dynamic_reset(struct net_device *dev)
1151{
1152 ULI526X_DBUG(0, "uli526x_dynamic_reset()", 0);
1153
1154 uli526x_reset_prepare(dev);
Peer Chen4689ced2005-07-29 15:33:58 -04001155
Peer Chen945a7872005-08-20 01:10:06 -04001156 /* Re-initialize ULI526X board */
Peer Chen4689ced2005-07-29 15:33:58 -04001157 uli526x_init(dev);
1158
1159 /* Restart upper layer interface */
1160 netif_wake_queue(dev);
1161}
1162
1163
Rafael J. Wysockib6aec322007-08-14 20:09:02 +02001164#ifdef CONFIG_PM
1165
1166/*
1167 * Suspend the interface.
1168 */
1169
1170static int uli526x_suspend(struct pci_dev *pdev, pm_message_t state)
1171{
1172 struct net_device *dev = pci_get_drvdata(pdev);
1173 pci_power_t power_state;
1174 int err;
1175
1176 ULI526X_DBUG(0, "uli526x_suspend", 0);
1177
1178 if (!netdev_priv(dev))
1179 return 0;
1180
1181 pci_save_state(pdev);
1182
1183 if (!netif_running(dev))
1184 return 0;
1185
1186 netif_device_detach(dev);
1187 uli526x_reset_prepare(dev);
1188
1189 power_state = pci_choose_state(pdev, state);
1190 pci_enable_wake(pdev, power_state, 0);
1191 err = pci_set_power_state(pdev, power_state);
1192 if (err) {
1193 netif_device_attach(dev);
1194 /* Re-initialize ULI526X board */
1195 uli526x_init(dev);
1196 /* Restart upper layer interface */
1197 netif_wake_queue(dev);
1198 }
1199
1200 return err;
1201}
1202
1203/*
1204 * Resume the interface.
1205 */
1206
1207static int uli526x_resume(struct pci_dev *pdev)
1208{
1209 struct net_device *dev = pci_get_drvdata(pdev);
1210 int err;
1211
1212 ULI526X_DBUG(0, "uli526x_resume", 0);
1213
1214 if (!netdev_priv(dev))
1215 return 0;
1216
1217 pci_restore_state(pdev);
1218
1219 if (!netif_running(dev))
1220 return 0;
1221
1222 err = pci_set_power_state(pdev, PCI_D0);
1223 if (err) {
1224 printk(KERN_WARNING "%s: Could not put device into D0\n",
1225 dev->name);
1226 return err;
1227 }
1228
1229 netif_device_attach(dev);
1230 /* Re-initialize ULI526X board */
1231 uli526x_init(dev);
1232 /* Restart upper layer interface */
1233 netif_wake_queue(dev);
1234
1235 return 0;
1236}
1237
1238#else /* !CONFIG_PM */
1239
1240#define uli526x_suspend NULL
1241#define uli526x_resume NULL
1242
1243#endif /* !CONFIG_PM */
1244
1245
Peer Chen4689ced2005-07-29 15:33:58 -04001246/*
1247 * free all allocated rx buffer
1248 */
1249
1250static void uli526x_free_rxbuffer(struct uli526x_board_info * db)
1251{
1252 ULI526X_DBUG(0, "uli526x_free_rxbuffer()", 0);
1253
1254 /* free allocated rx buffer */
1255 while (db->rx_avail_cnt) {
1256 dev_kfree_skb(db->rx_ready_ptr->rx_skb_ptr);
1257 db->rx_ready_ptr = db->rx_ready_ptr->next_rx_desc;
1258 db->rx_avail_cnt--;
1259 }
1260}
1261
1262
1263/*
1264 * Reuse the SK buffer
1265 */
1266
1267static void uli526x_reuse_skb(struct uli526x_board_info *db, struct sk_buff * skb)
1268{
1269 struct rx_desc *rxptr = db->rx_insert_ptr;
1270
1271 if (!(rxptr->rdes0 & cpu_to_le32(0x80000000))) {
1272 rxptr->rx_skb_ptr = skb;
Arnaldo Carvalho de Melo27a884d2007-04-19 20:29:13 -07001273 rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
1274 skb_tail_pointer(skb),
1275 RX_ALLOC_SIZE,
1276 PCI_DMA_FROMDEVICE));
Peer Chen4689ced2005-07-29 15:33:58 -04001277 wmb();
1278 rxptr->rdes0 = cpu_to_le32(0x80000000);
1279 db->rx_avail_cnt++;
1280 db->rx_insert_ptr = rxptr->next_rx_desc;
1281 } else
1282 ULI526X_DBUG(0, "SK Buffer reuse method error", db->rx_avail_cnt);
1283}
1284
1285
1286/*
1287 * Initialize transmit/Receive descriptor
1288 * Using Chain structure, and allocate Tx/Rx buffer
1289 */
1290
1291static void uli526x_descriptor_init(struct uli526x_board_info *db, unsigned long ioaddr)
1292{
1293 struct tx_desc *tmp_tx;
1294 struct rx_desc *tmp_rx;
1295 unsigned char *tmp_buf;
1296 dma_addr_t tmp_tx_dma, tmp_rx_dma;
1297 dma_addr_t tmp_buf_dma;
1298 int i;
1299
1300 ULI526X_DBUG(0, "uli526x_descriptor_init()", 0);
1301
1302 /* tx descriptor start pointer */
1303 db->tx_insert_ptr = db->first_tx_desc;
1304 db->tx_remove_ptr = db->first_tx_desc;
1305 outl(db->first_tx_desc_dma, ioaddr + DCR4); /* TX DESC address */
1306
1307 /* rx descriptor start pointer */
1308 db->first_rx_desc = (void *)db->first_tx_desc + sizeof(struct tx_desc) * TX_DESC_CNT;
1309 db->first_rx_desc_dma = db->first_tx_desc_dma + sizeof(struct tx_desc) * TX_DESC_CNT;
1310 db->rx_insert_ptr = db->first_rx_desc;
1311 db->rx_ready_ptr = db->first_rx_desc;
1312 outl(db->first_rx_desc_dma, ioaddr + DCR3); /* RX DESC address */
1313
1314 /* Init Transmit chain */
1315 tmp_buf = db->buf_pool_start;
1316 tmp_buf_dma = db->buf_pool_dma_start;
1317 tmp_tx_dma = db->first_tx_desc_dma;
1318 for (tmp_tx = db->first_tx_desc, i = 0; i < TX_DESC_CNT; i++, tmp_tx++) {
1319 tmp_tx->tx_buf_ptr = tmp_buf;
1320 tmp_tx->tdes0 = cpu_to_le32(0);
1321 tmp_tx->tdes1 = cpu_to_le32(0x81000000); /* IC, chain */
1322 tmp_tx->tdes2 = cpu_to_le32(tmp_buf_dma);
1323 tmp_tx_dma += sizeof(struct tx_desc);
1324 tmp_tx->tdes3 = cpu_to_le32(tmp_tx_dma);
1325 tmp_tx->next_tx_desc = tmp_tx + 1;
1326 tmp_buf = tmp_buf + TX_BUF_ALLOC;
1327 tmp_buf_dma = tmp_buf_dma + TX_BUF_ALLOC;
1328 }
1329 (--tmp_tx)->tdes3 = cpu_to_le32(db->first_tx_desc_dma);
1330 tmp_tx->next_tx_desc = db->first_tx_desc;
1331
1332 /* Init Receive descriptor chain */
1333 tmp_rx_dma=db->first_rx_desc_dma;
1334 for (tmp_rx = db->first_rx_desc, i = 0; i < RX_DESC_CNT; i++, tmp_rx++) {
1335 tmp_rx->rdes0 = cpu_to_le32(0);
1336 tmp_rx->rdes1 = cpu_to_le32(0x01000600);
1337 tmp_rx_dma += sizeof(struct rx_desc);
1338 tmp_rx->rdes3 = cpu_to_le32(tmp_rx_dma);
1339 tmp_rx->next_rx_desc = tmp_rx + 1;
1340 }
1341 (--tmp_rx)->rdes3 = cpu_to_le32(db->first_rx_desc_dma);
1342 tmp_rx->next_rx_desc = db->first_rx_desc;
1343
1344 /* pre-allocate Rx buffer */
1345 allocate_rx_buffer(db);
1346}
1347
1348
1349/*
1350 * Update CR6 value
Peer Chen945a7872005-08-20 01:10:06 -04001351 * Firstly stop ULI526X, then written value and start
Peer Chen4689ced2005-07-29 15:33:58 -04001352 */
1353
1354static void update_cr6(u32 cr6_data, unsigned long ioaddr)
1355{
1356
1357 outl(cr6_data, ioaddr + DCR6);
1358 udelay(5);
1359}
1360
1361
1362/*
1363 * Send a setup frame for M5261/M5263
Peer Chen945a7872005-08-20 01:10:06 -04001364 * This setup frame initialize ULI526X address filter mode
Peer Chen4689ced2005-07-29 15:33:58 -04001365 */
1366
Peer Chen945a7872005-08-20 01:10:06 -04001367static void send_filter_frame(struct net_device *dev, int mc_cnt)
Peer Chen4689ced2005-07-29 15:33:58 -04001368{
1369 struct uli526x_board_info *db = netdev_priv(dev);
1370 struct dev_mc_list *mcptr;
1371 struct tx_desc *txptr;
1372 u16 * addrptr;
1373 u32 * suptr;
1374 int i;
1375
1376 ULI526X_DBUG(0, "send_filter_frame()", 0);
1377
1378 txptr = db->tx_insert_ptr;
1379 suptr = (u32 *) txptr->tx_buf_ptr;
1380
1381 /* Node address */
1382 addrptr = (u16 *) dev->dev_addr;
1383 *suptr++ = addrptr[0];
1384 *suptr++ = addrptr[1];
1385 *suptr++ = addrptr[2];
1386
1387 /* broadcast address */
1388 *suptr++ = 0xffff;
1389 *suptr++ = 0xffff;
1390 *suptr++ = 0xffff;
1391
1392 /* fit the multicast address */
1393 for (mcptr = dev->mc_list, i = 0; i < mc_cnt; i++, mcptr = mcptr->next) {
1394 addrptr = (u16 *) mcptr->dmi_addr;
1395 *suptr++ = addrptr[0];
1396 *suptr++ = addrptr[1];
1397 *suptr++ = addrptr[2];
1398 }
1399
1400 for (; i<14; i++) {
1401 *suptr++ = 0xffff;
1402 *suptr++ = 0xffff;
1403 *suptr++ = 0xffff;
1404 }
1405
1406 /* prepare the setup frame */
1407 db->tx_insert_ptr = txptr->next_tx_desc;
1408 txptr->tdes1 = cpu_to_le32(0x890000c0);
1409
1410 /* Resource Check and Send the setup packet */
1411 if (db->tx_packet_cnt < TX_DESC_CNT) {
1412 /* Resource Empty */
1413 db->tx_packet_cnt++;
1414 txptr->tdes0 = cpu_to_le32(0x80000000);
1415 update_cr6(db->cr6_data | 0x2000, dev->base_addr);
1416 outl(0x1, dev->base_addr + DCR1); /* Issue Tx polling */
1417 update_cr6(db->cr6_data, dev->base_addr);
1418 dev->trans_start = jiffies;
1419 } else
1420 printk(KERN_ERR DRV_NAME ": No Tx resource - Send_filter_frame!\n");
1421}
1422
1423
1424/*
1425 * Allocate rx buffer,
1426 * As possible as allocate maxiumn Rx buffer
1427 */
1428
1429static void allocate_rx_buffer(struct uli526x_board_info *db)
1430{
1431 struct rx_desc *rxptr;
1432 struct sk_buff *skb;
1433
1434 rxptr = db->rx_insert_ptr;
1435
1436 while(db->rx_avail_cnt < RX_DESC_CNT) {
1437 if ( ( skb = dev_alloc_skb(RX_ALLOC_SIZE) ) == NULL )
1438 break;
1439 rxptr->rx_skb_ptr = skb; /* FIXME (?) */
Arnaldo Carvalho de Melo27a884d2007-04-19 20:29:13 -07001440 rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
1441 skb_tail_pointer(skb),
1442 RX_ALLOC_SIZE,
1443 PCI_DMA_FROMDEVICE));
Peer Chen4689ced2005-07-29 15:33:58 -04001444 wmb();
1445 rxptr->rdes0 = cpu_to_le32(0x80000000);
1446 rxptr = rxptr->next_rx_desc;
1447 db->rx_avail_cnt++;
1448 }
1449
1450 db->rx_insert_ptr = rxptr;
1451}
1452
1453
1454/*
1455 * Read one word data from the serial ROM
1456 */
1457
1458static u16 read_srom_word(long ioaddr, int offset)
1459{
1460 int i;
1461 u16 srom_data = 0;
1462 long cr9_ioaddr = ioaddr + DCR9;
1463
1464 outl(CR9_SROM_READ, cr9_ioaddr);
1465 outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
1466
1467 /* Send the Read Command 110b */
1468 SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
1469 SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
1470 SROM_CLK_WRITE(SROM_DATA_0, cr9_ioaddr);
1471
1472 /* Send the offset */
1473 for (i = 5; i >= 0; i--) {
1474 srom_data = (offset & (1 << i)) ? SROM_DATA_1 : SROM_DATA_0;
1475 SROM_CLK_WRITE(srom_data, cr9_ioaddr);
1476 }
1477
1478 outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
1479
1480 for (i = 16; i > 0; i--) {
1481 outl(CR9_SROM_READ | CR9_SRCS | CR9_SRCLK, cr9_ioaddr);
1482 udelay(5);
1483 srom_data = (srom_data << 1) | ((inl(cr9_ioaddr) & CR9_CRDOUT) ? 1 : 0);
1484 outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
1485 udelay(5);
1486 }
1487
1488 outl(CR9_SROM_READ, cr9_ioaddr);
1489 return srom_data;
1490}
1491
1492
1493/*
1494 * Auto sense the media mode
1495 */
1496
1497static u8 uli526x_sense_speed(struct uli526x_board_info * db)
1498{
1499 u8 ErrFlag = 0;
1500 u16 phy_mode;
1501
1502 phy_mode = phy_read(db->ioaddr, db->phy_addr, 1, db->chip_id);
1503 phy_mode = phy_read(db->ioaddr, db->phy_addr, 1, db->chip_id);
1504
1505 if ( (phy_mode & 0x24) == 0x24 ) {
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001506
Peer Chen4689ced2005-07-29 15:33:58 -04001507 phy_mode = ((phy_read(db->ioaddr, db->phy_addr, 5, db->chip_id) & 0x01e0)<<7);
1508 if(phy_mode&0x8000)
1509 phy_mode = 0x8000;
1510 else if(phy_mode&0x4000)
1511 phy_mode = 0x4000;
1512 else if(phy_mode&0x2000)
1513 phy_mode = 0x2000;
1514 else
1515 phy_mode = 0x1000;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001516
Peer Chen4689ced2005-07-29 15:33:58 -04001517 /* printk(DRV_NAME ": Phy_mode %x ",phy_mode); */
1518 switch (phy_mode) {
1519 case 0x1000: db->op_mode = ULI526X_10MHF; break;
1520 case 0x2000: db->op_mode = ULI526X_10MFD; break;
1521 case 0x4000: db->op_mode = ULI526X_100MHF; break;
1522 case 0x8000: db->op_mode = ULI526X_100MFD; break;
1523 default: db->op_mode = ULI526X_10MHF; ErrFlag = 1; break;
1524 }
1525 } else {
1526 db->op_mode = ULI526X_10MHF;
1527 ULI526X_DBUG(0, "Link Failed :", phy_mode);
1528 ErrFlag = 1;
1529 }
1530
1531 return ErrFlag;
1532}
1533
1534
1535/*
1536 * Set 10/100 phyxcer capability
1537 * AUTO mode : phyxcer register4 is NIC capability
1538 * Force mode: phyxcer register4 is the force media
1539 */
1540
1541static void uli526x_set_phyxcer(struct uli526x_board_info *db)
1542{
1543 u16 phy_reg;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001544
Peer Chen4689ced2005-07-29 15:33:58 -04001545 /* Phyxcer capability setting */
1546 phy_reg = phy_read(db->ioaddr, db->phy_addr, 4, db->chip_id) & ~0x01e0;
1547
1548 if (db->media_mode & ULI526X_AUTO) {
1549 /* AUTO Mode */
1550 phy_reg |= db->PHY_reg4;
1551 } else {
1552 /* Force Mode */
1553 switch(db->media_mode) {
1554 case ULI526X_10MHF: phy_reg |= 0x20; break;
1555 case ULI526X_10MFD: phy_reg |= 0x40; break;
1556 case ULI526X_100MHF: phy_reg |= 0x80; break;
1557 case ULI526X_100MFD: phy_reg |= 0x100; break;
1558 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001559
Peer Chen4689ced2005-07-29 15:33:58 -04001560 }
1561
1562 /* Write new capability to Phyxcer Reg4 */
1563 if ( !(phy_reg & 0x01e0)) {
1564 phy_reg|=db->PHY_reg4;
1565 db->media_mode|=ULI526X_AUTO;
1566 }
1567 phy_write(db->ioaddr, db->phy_addr, 4, phy_reg, db->chip_id);
1568
1569 /* Restart Auto-Negotiation */
1570 phy_write(db->ioaddr, db->phy_addr, 0, 0x1200, db->chip_id);
1571 udelay(50);
1572}
1573
1574
1575/*
1576 * Process op-mode
1577 AUTO mode : PHY controller in Auto-negotiation Mode
1578 * Force mode: PHY controller in force mode with HUB
1579 * N-way force capability with SWITCH
1580 */
1581
1582static void uli526x_process_mode(struct uli526x_board_info *db)
1583{
1584 u16 phy_reg;
1585
1586 /* Full Duplex Mode Check */
1587 if (db->op_mode & 0x4)
1588 db->cr6_data |= CR6_FDM; /* Set Full Duplex Bit */
1589 else
1590 db->cr6_data &= ~CR6_FDM; /* Clear Full Duplex Bit */
1591
1592 update_cr6(db->cr6_data, db->ioaddr);
1593
1594 /* 10/100M phyxcer force mode need */
1595 if ( !(db->media_mode & 0x8)) {
1596 /* Forece Mode */
1597 phy_reg = phy_read(db->ioaddr, db->phy_addr, 6, db->chip_id);
1598 if ( !(phy_reg & 0x1) ) {
1599 /* parter without N-Way capability */
1600 phy_reg = 0x0;
1601 switch(db->op_mode) {
1602 case ULI526X_10MHF: phy_reg = 0x0; break;
1603 case ULI526X_10MFD: phy_reg = 0x100; break;
1604 case ULI526X_100MHF: phy_reg = 0x2000; break;
1605 case ULI526X_100MFD: phy_reg = 0x2100; break;
1606 }
1607 phy_write(db->ioaddr, db->phy_addr, 0, phy_reg, db->chip_id);
1608 phy_write(db->ioaddr, db->phy_addr, 0, phy_reg, db->chip_id);
1609 }
1610 }
1611}
1612
1613
1614/*
1615 * Write a word to Phy register
1616 */
1617
1618static void phy_write(unsigned long iobase, u8 phy_addr, u8 offset, u16 phy_data, u32 chip_id)
1619{
1620 u16 i;
1621 unsigned long ioaddr;
1622
1623 if(chip_id == PCI_ULI5263_ID)
1624 {
1625 phy_writeby_cr10(iobase, phy_addr, offset, phy_data);
1626 return;
1627 }
1628 /* M5261/M5263 Chip */
1629 ioaddr = iobase + DCR9;
1630
1631 /* Send 33 synchronization clock to Phy controller */
1632 for (i = 0; i < 35; i++)
1633 phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
1634
1635 /* Send start command(01) to Phy */
1636 phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
1637 phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
1638
1639 /* Send write command(01) to Phy */
1640 phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
1641 phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
1642
1643 /* Send Phy address */
1644 for (i = 0x10; i > 0; i = i >> 1)
1645 phy_write_1bit(ioaddr, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
1646
1647 /* Send register address */
1648 for (i = 0x10; i > 0; i = i >> 1)
1649 phy_write_1bit(ioaddr, offset & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
1650
1651 /* written trasnition */
1652 phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
1653 phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
1654
1655 /* Write a word data to PHY controller */
1656 for ( i = 0x8000; i > 0; i >>= 1)
1657 phy_write_1bit(ioaddr, phy_data & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001658
Peer Chen4689ced2005-07-29 15:33:58 -04001659}
1660
1661
1662/*
1663 * Read a word data from phy register
1664 */
1665
1666static u16 phy_read(unsigned long iobase, u8 phy_addr, u8 offset, u32 chip_id)
1667{
1668 int i;
1669 u16 phy_data;
1670 unsigned long ioaddr;
1671
1672 if(chip_id == PCI_ULI5263_ID)
1673 return phy_readby_cr10(iobase, phy_addr, offset);
1674 /* M5261/M5263 Chip */
1675 ioaddr = iobase + DCR9;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001676
Peer Chen4689ced2005-07-29 15:33:58 -04001677 /* Send 33 synchronization clock to Phy controller */
1678 for (i = 0; i < 35; i++)
1679 phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
1680
1681 /* Send start command(01) to Phy */
1682 phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
1683 phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
1684
1685 /* Send read command(10) to Phy */
1686 phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
1687 phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
1688
1689 /* Send Phy address */
1690 for (i = 0x10; i > 0; i = i >> 1)
1691 phy_write_1bit(ioaddr, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
1692
1693 /* Send register address */
1694 for (i = 0x10; i > 0; i = i >> 1)
1695 phy_write_1bit(ioaddr, offset & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
1696
1697 /* Skip transition state */
1698 phy_read_1bit(ioaddr, chip_id);
1699
1700 /* read 16bit data */
1701 for (phy_data = 0, i = 0; i < 16; i++) {
1702 phy_data <<= 1;
1703 phy_data |= phy_read_1bit(ioaddr, chip_id);
1704 }
1705
1706 return phy_data;
1707}
1708
1709static u16 phy_readby_cr10(unsigned long iobase, u8 phy_addr, u8 offset)
1710{
1711 unsigned long ioaddr,cr10_value;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001712
Peer Chen4689ced2005-07-29 15:33:58 -04001713 ioaddr = iobase + DCR10;
1714 cr10_value = phy_addr;
1715 cr10_value = (cr10_value<<5) + offset;
1716 cr10_value = (cr10_value<<16) + 0x08000000;
1717 outl(cr10_value,ioaddr);
1718 udelay(1);
1719 while(1)
1720 {
1721 cr10_value = inl(ioaddr);
1722 if(cr10_value&0x10000000)
1723 break;
1724 }
1725 return (cr10_value&0x0ffff);
1726}
1727
1728static void phy_writeby_cr10(unsigned long iobase, u8 phy_addr, u8 offset, u16 phy_data)
1729{
1730 unsigned long ioaddr,cr10_value;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001731
Peer Chen4689ced2005-07-29 15:33:58 -04001732 ioaddr = iobase + DCR10;
1733 cr10_value = phy_addr;
1734 cr10_value = (cr10_value<<5) + offset;
1735 cr10_value = (cr10_value<<16) + 0x04000000 + phy_data;
1736 outl(cr10_value,ioaddr);
1737 udelay(1);
1738}
1739/*
1740 * Write one bit data to Phy Controller
1741 */
1742
1743static void phy_write_1bit(unsigned long ioaddr, u32 phy_data, u32 chip_id)
1744{
1745 outl(phy_data , ioaddr); /* MII Clock Low */
1746 udelay(1);
1747 outl(phy_data | MDCLKH, ioaddr); /* MII Clock High */
1748 udelay(1);
1749 outl(phy_data , ioaddr); /* MII Clock Low */
1750 udelay(1);
1751}
1752
1753
1754/*
1755 * Read one bit phy data from PHY controller
1756 */
1757
1758static u16 phy_read_1bit(unsigned long ioaddr, u32 chip_id)
1759{
1760 u16 phy_data;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001761
Peer Chen4689ced2005-07-29 15:33:58 -04001762 outl(0x50000 , ioaddr);
1763 udelay(1);
1764 phy_data = ( inl(ioaddr) >> 19 ) & 0x1;
1765 outl(0x40000 , ioaddr);
1766 udelay(1);
1767
1768 return phy_data;
1769}
1770
1771
1772static struct pci_device_id uli526x_pci_tbl[] = {
1773 { 0x10B9, 0x5261, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5261_ID },
1774 { 0x10B9, 0x5263, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5263_ID },
1775 { 0, }
1776};
1777MODULE_DEVICE_TABLE(pci, uli526x_pci_tbl);
1778
1779
1780static struct pci_driver uli526x_driver = {
1781 .name = "uli526x",
1782 .id_table = uli526x_pci_tbl,
1783 .probe = uli526x_init_one,
1784 .remove = __devexit_p(uli526x_remove_one),
Rafael J. Wysockib6aec322007-08-14 20:09:02 +02001785 .suspend = uli526x_suspend,
1786 .resume = uli526x_resume,
Peer Chen4689ced2005-07-29 15:33:58 -04001787};
1788
1789MODULE_AUTHOR("Peer Chen, peer.chen@uli.com.tw");
1790MODULE_DESCRIPTION("ULi M5261/M5263 fast ethernet driver");
1791MODULE_LICENSE("GPL");
1792
Eric Sesterhenn / snakebytec2134602006-01-10 13:16:03 +01001793module_param(debug, int, 0644);
1794module_param(mode, int, 0);
1795module_param(cr6set, int, 0);
Peer Chen4689ced2005-07-29 15:33:58 -04001796MODULE_PARM_DESC(debug, "ULi M5261/M5263 enable debugging (0-1)");
1797MODULE_PARM_DESC(mode, "ULi M5261/M5263: Bit 0: 10/100Mbps, bit 2: duplex, bit 8: HomePNA");
1798
1799/* Description:
1800 * when user used insmod to add module, system invoked init_module()
Peer Chen945a7872005-08-20 01:10:06 -04001801 * to register the services.
Peer Chen4689ced2005-07-29 15:33:58 -04001802 */
1803
1804static int __init uli526x_init_module(void)
1805{
Peer Chen4689ced2005-07-29 15:33:58 -04001806
1807 printk(version);
1808 printed_version = 1;
1809
1810 ULI526X_DBUG(0, "init_module() ", debug);
1811
1812 if (debug)
1813 uli526x_debug = debug; /* set debug flag */
1814 if (cr6set)
1815 uli526x_cr6_user_set = cr6set;
1816
Henrik Kretzschmare1c3e502006-07-24 14:42:01 +02001817 switch (mode) {
Peer Chen4689ced2005-07-29 15:33:58 -04001818 case ULI526X_10MHF:
1819 case ULI526X_100MHF:
1820 case ULI526X_10MFD:
1821 case ULI526X_100MFD:
1822 uli526x_media_mode = mode;
1823 break;
Henrik Kretzschmare1c3e502006-07-24 14:42:01 +02001824 default:
1825 uli526x_media_mode = ULI526X_AUTO;
Peer Chen4689ced2005-07-29 15:33:58 -04001826 break;
1827 }
1828
Henrik Kretzschmare1c3e502006-07-24 14:42:01 +02001829 return pci_register_driver(&uli526x_driver);
Peer Chen4689ced2005-07-29 15:33:58 -04001830}
1831
1832
1833/*
1834 * Description:
1835 * when user used rmmod to delete module, system invoked clean_module()
1836 * to un-register all registered services.
1837 */
1838
1839static void __exit uli526x_cleanup_module(void)
1840{
1841 ULI526X_DBUG(0, "uli526x_clean_module() ", debug);
1842 pci_unregister_driver(&uli526x_driver);
1843}
1844
1845module_init(uli526x_init_module);
1846module_exit(uli526x_cleanup_module);