blob: 45fa423f2e53dd3a3b0e2d39e079d791d44b1a88 [file] [log] [blame]
Paul Mundt5283ecb2006-09-27 15:59:17 +09001/*
2 * Low-Level PCI Support for the SH7780
3 *
4 * Dustin McIntire (dustin@sensoria.com)
5 * Derived from arch/i386/kernel/pci-*.c which bore the message:
6 * (c) 1999--2000 Martin Mares <mj@ucw.cz>
7 *
8 * Ported to the new API by Paul Mundt <lethal@linux-sh.org>
9 * With cleanup by Paul van Gool <pvangool@mimotech.com>
10 *
11 * May be copied or modified under the terms of the GNU General Public
12 * License. See linux/COPYING for more information.
13 *
14 */
Paul Mundt5283ecb2006-09-27 15:59:17 +090015#undef DEBUG
16
Paul Mundt5283ecb2006-09-27 15:59:17 +090017#include <linux/types.h>
18#include <linux/kernel.h>
19#include <linux/init.h>
20#include <linux/pci.h>
Paul Mundt5283ecb2006-09-27 15:59:17 +090021#include <linux/errno.h>
Paul Mundt5283ecb2006-09-27 15:59:17 +090022#include <linux/delay.h>
Paul Mundt959f85f2006-09-27 16:43:28 +090023#include "pci-sh4.h"
Paul Mundt5283ecb2006-09-27 15:59:17 +090024
25/*
26 * Initialization. Try all known PCI access methods. Note that we support
27 * using both PCI BIOS and direct access: in such cases, we use I/O ports
28 * to access config space.
29 *
30 * Note that the platform specific initialization (BSC registers, and memory
Paul Mundt959f85f2006-09-27 16:43:28 +090031 * space mapping) will be called via the platform defined function
32 * pcibios_init_platform().
Paul Mundt5283ecb2006-09-27 15:59:17 +090033 */
Magnus Dammd0e3db42009-03-11 15:46:14 +090034int __init sh7780_pci_init(struct pci_channel *chan)
Paul Mundt5283ecb2006-09-27 15:59:17 +090035{
Paul Mundt959f85f2006-09-27 16:43:28 +090036 unsigned int id;
Paul Mundt32351a22007-03-12 14:38:59 +090037 int ret, match = 0;
Paul Mundt5283ecb2006-09-27 15:59:17 +090038
39 pr_debug("PCI: Starting intialization.\n");
40
Magnus Damme4c6a362008-02-19 21:35:04 +090041 chan->reg_base = 0xfe040000;
Magnus Dammef53fde2008-02-19 21:35:14 +090042 chan->io_base = 0xfe200000;
Magnus Damme4c6a362008-02-19 21:35:04 +090043
Magnus Damme036eaa2008-02-14 13:52:43 +090044 ctrl_outl(0x00000001, SH7780_PCI_VCR2); /* Enable PCIC */
Paul Mundt959f85f2006-09-27 16:43:28 +090045
46 /* check for SH7780/SH7780R hardware */
Magnus Dammd0e3db42009-03-11 15:46:14 +090047 id = pci_read_reg(chan, SH7780_PCIVID);
Paul Mundt32351a22007-03-12 14:38:59 +090048 if ((id & 0xffff) == SH7780_VENDOR_ID) {
49 switch ((id >> 16) & 0xffff) {
Yoshihiro Shimoda7d740a02008-01-07 14:40:07 +090050 case SH7763_DEVICE_ID:
Paul Mundt32351a22007-03-12 14:38:59 +090051 case SH7780_DEVICE_ID:
52 case SH7781_DEVICE_ID:
53 case SH7785_DEVICE_ID:
54 match = 1;
55 break;
56 }
57 }
58
59 if (unlikely(!match)) {
Paul Mundt959f85f2006-09-27 16:43:28 +090060 printk(KERN_ERR "PCI: This is not an SH7780 (%x)\n", id);
61 return -ENODEV;
62 }
63
Magnus Dammd0e3db42009-03-11 15:46:14 +090064 if ((ret = sh4_pci_check_direct(chan)) != 0)
Paul Mundt5283ecb2006-09-27 15:59:17 +090065 return ret;
66
67 return pcibios_init_platform();
68}
Paul Mundt5283ecb2006-09-27 15:59:17 +090069
Magnus Dammb8b47bf2009-03-11 15:41:51 +090070int __init sh7780_pcic_init(struct pci_channel *chan,
71 struct sh4_pci_address_map *map)
Paul Mundt5283ecb2006-09-27 15:59:17 +090072{
73 u32 word;
74
Paul Mundt5283ecb2006-09-27 15:59:17 +090075 /* set the command/status bits to:
76 * Wait Cycle Control + Parity Enable + Bus Master +
77 * Mem space enable
78 */
Magnus Dammb8b47bf2009-03-11 15:41:51 +090079 pci_write_reg(chan, 0x00000046, SH7780_PCICMD);
Paul Mundt5283ecb2006-09-27 15:59:17 +090080
81 /* define this host as the host bridge */
Paul Mundt959f85f2006-09-27 16:43:28 +090082 word = PCI_BASE_CLASS_BRIDGE << 24;
Magnus Dammb8b47bf2009-03-11 15:41:51 +090083 pci_write_reg(chan, word, SH7780_PCIRID);
Paul Mundt5283ecb2006-09-27 15:59:17 +090084
85 /* Set IO and Mem windows to local address
86 * Make PCI and local address the same for easy 1 to 1 mapping
Paul Mundt5283ecb2006-09-27 15:59:17 +090087 */
Magnus Dammb8b47bf2009-03-11 15:41:51 +090088 pci_write_reg(chan, map->window0.size - 0xfffff, SH4_PCILSR0);
89 pci_write_reg(chan, map->window1.size - 0xfffff, SH4_PCILSR1);
Paul Mundt5283ecb2006-09-27 15:59:17 +090090 /* Set the values on window 0 PCI config registers */
Magnus Dammb8b47bf2009-03-11 15:41:51 +090091 pci_write_reg(chan, map->window0.base, SH4_PCILAR0);
92 pci_write_reg(chan, map->window0.base, SH7780_PCIMBAR0);
Paul Mundt5283ecb2006-09-27 15:59:17 +090093 /* Set the values on window 1 PCI config registers */
Magnus Dammb8b47bf2009-03-11 15:41:51 +090094 pci_write_reg(chan, map->window1.base, SH4_PCILAR1);
95 pci_write_reg(chan, map->window1.base, SH7780_PCIMBAR1);
Paul Mundt5283ecb2006-09-27 15:59:17 +090096
Nobuhiro Iwamatsub7576232007-03-29 00:07:35 +090097 /* Apply any last-minute PCIC fixups */
Magnus Dammb8b47bf2009-03-11 15:41:51 +090098 pci_fixup_pcic(chan);
Paul Mundt5283ecb2006-09-27 15:59:17 +090099
100 /* SH7780 init done, set central function init complete */
101 /* use round robin mode to stop a device starving/overruning */
Paul Mundt959f85f2006-09-27 16:43:28 +0900102 word = SH4_PCICR_PREFIX | SH4_PCICR_CFIN | SH4_PCICR_FTO;
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900103 pci_write_reg(chan, word, SH4_PCICR);
Paul Mundt5283ecb2006-09-27 15:59:17 +0900104
Magnus Dammd0e3db42009-03-11 15:46:14 +0900105 return 0;
Paul Mundt5283ecb2006-09-27 15:59:17 +0900106}