blob: bc66f57f3257e07785c6fa138ce72ccc866e4726 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Synthesize TLB refill handlers at runtime.
7 *
Thiemo Seufere30ec452008-01-28 20:05:38 +00008 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
David Daney95affdd2009-05-20 11:40:59 -07009 * Copyright (C) 2005, 2007, 2008, 2009 Maciej W. Rozycki
Ralf Baechle41c594a2006-04-05 09:45:45 +010010 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
David Daneyfd062c82009-05-27 17:47:44 -070011 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
Ralf Baechle41c594a2006-04-05 09:45:45 +010012 *
13 * ... and the days got worse and worse and now you see
14 * I've gone completly out of my mind.
15 *
16 * They're coming to take me a away haha
17 * they're coming to take me a away hoho hihi haha
18 * to the funny farm where code is beautiful all the time ...
19 *
20 * (Condolences to Napoleon XIV)
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 */
22
David Daney95affdd2009-05-20 11:40:59 -070023#include <linux/bug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/kernel.h>
25#include <linux/types.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010026#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/string.h>
28#include <linux/init.h>
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <asm/war.h>
32
Thiemo Seufere30ec452008-01-28 20:05:38 +000033#include "uasm.h"
34
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010035static inline int r45k_bvahwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070036{
37 /* XXX: We should probe for the presence of this bug, but we don't. */
38 return 0;
39}
40
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010041static inline int r4k_250MHZhwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070042{
43 /* XXX: We should probe for the presence of this bug, but we don't. */
44 return 0;
45}
46
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010047static inline int __maybe_unused bcm1250_m3_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070048{
49 return BCM1250_M3_WAR;
50}
51
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010052static inline int __maybe_unused r10000_llsc_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070053{
54 return R10000_LLSC_WAR;
55}
56
57/*
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +010058 * Found by experiment: At least some revisions of the 4kc throw under
59 * some circumstances a machine check exception, triggered by invalid
60 * values in the index register. Delaying the tlbp instruction until
61 * after the next branch, plus adding an additional nop in front of
62 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
63 * why; it's not an issue caused by the core RTL.
64 *
65 */
Ralf Baechle234fcd12008-03-08 09:56:28 +000066static int __cpuinit m4kc_tlbp_war(void)
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +010067{
68 return (current_cpu_data.processor_id & 0xffff00) ==
69 (PRID_COMP_MIPS | PRID_IMP_4KC);
70}
71
Thiemo Seufere30ec452008-01-28 20:05:38 +000072/* Handle labels (which must be positive integers). */
Linus Torvalds1da177e2005-04-16 15:20:36 -070073enum label_id {
Thiemo Seufere30ec452008-01-28 20:05:38 +000074 label_second_part = 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 label_leave,
Atsushi Nemoto656be922006-10-26 00:08:31 +090076#ifdef MODULE_START
77 label_module_alloc,
78#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 label_vmalloc,
80 label_vmalloc_done,
81 label_tlbw_hazard,
82 label_split,
83 label_nopage_tlbl,
84 label_nopage_tlbs,
85 label_nopage_tlbm,
86 label_smp_pgtable_change,
87 label_r3000_write_probe_fail,
David Daneyfd062c82009-05-27 17:47:44 -070088#ifdef CONFIG_HUGETLB_PAGE
89 label_tlb_huge_update,
90#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070091};
92
Thiemo Seufere30ec452008-01-28 20:05:38 +000093UASM_L_LA(_second_part)
94UASM_L_LA(_leave)
Atsushi Nemoto656be922006-10-26 00:08:31 +090095#ifdef MODULE_START
Thiemo Seufere30ec452008-01-28 20:05:38 +000096UASM_L_LA(_module_alloc)
Atsushi Nemoto656be922006-10-26 00:08:31 +090097#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +000098UASM_L_LA(_vmalloc)
99UASM_L_LA(_vmalloc_done)
100UASM_L_LA(_tlbw_hazard)
101UASM_L_LA(_split)
102UASM_L_LA(_nopage_tlbl)
103UASM_L_LA(_nopage_tlbs)
104UASM_L_LA(_nopage_tlbm)
105UASM_L_LA(_smp_pgtable_change)
106UASM_L_LA(_r3000_write_probe_fail)
David Daneyfd062c82009-05-27 17:47:44 -0700107#ifdef CONFIG_HUGETLB_PAGE
108UASM_L_LA(_tlb_huge_update)
109#endif
Atsushi Nemoto656be922006-10-26 00:08:31 +0900110
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200111/*
112 * For debug purposes.
113 */
114static inline void dump_handler(const u32 *handler, int count)
115{
116 int i;
117
118 pr_debug("\t.set push\n");
119 pr_debug("\t.set noreorder\n");
120
121 for (i = 0; i < count; i++)
122 pr_debug("\t%p\t.word 0x%08x\n", &handler[i], handler[i]);
123
124 pr_debug("\t.set pop\n");
125}
126
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127/* The only general purpose registers allowed in TLB handlers. */
128#define K0 26
129#define K1 27
130
131/* Some CP0 registers */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100132#define C0_INDEX 0, 0
133#define C0_ENTRYLO0 2, 0
134#define C0_TCBIND 2, 2
135#define C0_ENTRYLO1 3, 0
136#define C0_CONTEXT 4, 0
David Daneyfd062c82009-05-27 17:47:44 -0700137#define C0_PAGEMASK 5, 0
Ralf Baechle41c594a2006-04-05 09:45:45 +0100138#define C0_BADVADDR 8, 0
139#define C0_ENTRYHI 10, 0
140#define C0_EPC 14, 0
141#define C0_XCONTEXT 20, 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142
Ralf Baechle875d43e2005-09-03 15:56:16 -0700143#ifdef CONFIG_64BIT
Thiemo Seufere30ec452008-01-28 20:05:38 +0000144# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000146# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147#endif
148
149/* The worst case length of the handler is around 18 instructions for
150 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
151 * Maximum space available is 32 instructions for R3000 and 64
152 * instructions for R4000.
153 *
154 * We deliberately chose a buffer size of 128, so we won't scribble
155 * over anything important on overflow before we panic.
156 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000157static u32 tlb_handler[128] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
159/* simply assume worst case size for labels and relocs */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000160static struct uasm_label labels[128] __cpuinitdata;
161static struct uasm_reloc relocs[128] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162
163/*
164 * The R3000 TLB handler is simple.
165 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000166static void __cpuinit build_r3000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167{
168 long pgdc = (long)pgd_current;
169 u32 *p;
170
171 memset(tlb_handler, 0, sizeof(tlb_handler));
172 p = tlb_handler;
173
Thiemo Seufere30ec452008-01-28 20:05:38 +0000174 uasm_i_mfc0(&p, K0, C0_BADVADDR);
175 uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
176 uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
177 uasm_i_srl(&p, K0, K0, 22); /* load delay */
178 uasm_i_sll(&p, K0, K0, 2);
179 uasm_i_addu(&p, K1, K1, K0);
180 uasm_i_mfc0(&p, K0, C0_CONTEXT);
181 uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
182 uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
183 uasm_i_addu(&p, K1, K1, K0);
184 uasm_i_lw(&p, K0, 0, K1);
185 uasm_i_nop(&p); /* load delay */
186 uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
187 uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
188 uasm_i_tlbwr(&p); /* cp0 delay */
189 uasm_i_jr(&p, K1);
190 uasm_i_rfe(&p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
192 if (p > tlb_handler + 32)
193 panic("TLB refill handler space exceeded");
194
Thiemo Seufere30ec452008-01-28 20:05:38 +0000195 pr_debug("Wrote TLB refill handler (%u instructions).\n",
196 (unsigned int)(p - tlb_handler));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197
Ralf Baechle91b05e62006-03-29 18:53:00 +0100198 memcpy((void *)ebase, tlb_handler, 0x80);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200199
200 dump_handler((u32 *)ebase, 32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201}
202
203/*
204 * The R4000 TLB handler is much more complicated. We have two
205 * consecutive handler areas with 32 instructions space each.
206 * Since they aren't used at the same time, we can overflow in the
207 * other one.To keep things simple, we first assume linear space,
208 * then we relocate it to the final handler layout as needed.
209 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000210static u32 final_handler[64] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211
212/*
213 * Hazards
214 *
215 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
216 * 2. A timing hazard exists for the TLBP instruction.
217 *
218 * stalling_instruction
219 * TLBP
220 *
221 * The JTLB is being read for the TLBP throughout the stall generated by the
222 * previous instruction. This is not really correct as the stalling instruction
223 * can modify the address used to access the JTLB. The failure symptom is that
224 * the TLBP instruction will use an address created for the stalling instruction
225 * and not the address held in C0_ENHI and thus report the wrong results.
226 *
227 * The software work-around is to not allow the instruction preceding the TLBP
228 * to stall - make it an NOP or some other instruction guaranteed not to stall.
229 *
230 * Errata 2 will not be fixed. This errata is also on the R5000.
231 *
232 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
233 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000234static void __cpuinit __maybe_unused build_tlb_probe_entry(u32 **p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100236 switch (current_cpu_type()) {
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200237 /* Found by experiment: R4600 v2.0/R4700 needs this, too. */
Thiemo Seuferf5b4d952005-09-09 17:11:50 +0000238 case CPU_R4600:
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200239 case CPU_R4700:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 case CPU_R5000:
241 case CPU_R5000A:
242 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000243 uasm_i_nop(p);
244 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 break;
246
247 default:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000248 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 break;
250 }
251}
252
253/*
254 * Write random or indexed TLB entry, and care about the hazards from
255 * the preceeding mtc0 and for the following eret.
256 */
257enum tlb_write_entry { tlb_random, tlb_indexed };
258
Ralf Baechle234fcd12008-03-08 09:56:28 +0000259static void __cpuinit build_tlb_write_entry(u32 **p, struct uasm_label **l,
Thiemo Seufere30ec452008-01-28 20:05:38 +0000260 struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 enum tlb_write_entry wmode)
262{
263 void(*tlbw)(u32 **) = NULL;
264
265 switch (wmode) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000266 case tlb_random: tlbw = uasm_i_tlbwr; break;
267 case tlb_indexed: tlbw = uasm_i_tlbwi; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 }
269
Ralf Baechle161548b2008-01-29 10:14:54 +0000270 if (cpu_has_mips_r2) {
David Daney41f0e4d2009-05-12 12:41:53 -0700271 if (cpu_has_mips_r2_exec_hazard)
272 uasm_i_ehb(p);
Ralf Baechle161548b2008-01-29 10:14:54 +0000273 tlbw(p);
274 return;
275 }
276
Ralf Baechle10cc3522007-10-11 23:46:15 +0100277 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 case CPU_R4000PC:
279 case CPU_R4000SC:
280 case CPU_R4000MC:
281 case CPU_R4400PC:
282 case CPU_R4400SC:
283 case CPU_R4400MC:
284 /*
285 * This branch uses up a mtc0 hazard nop slot and saves
286 * two nops after the tlbw instruction.
287 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000288 uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000290 uasm_l_tlbw_hazard(l, *p);
291 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 break;
293
294 case CPU_R4600:
295 case CPU_R4700:
296 case CPU_R5000:
297 case CPU_R5000A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000298 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000299 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000300 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000301 break;
302
303 case CPU_R4300:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 case CPU_5KC:
305 case CPU_TX49XX:
Pete Popovbdf21b12005-07-14 17:47:57 +0000306 case CPU_PR4450:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000307 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 tlbw(p);
309 break;
310
311 case CPU_R10000:
312 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400313 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 case CPU_4KC:
Thomas Bogendoerferb1ec4c82008-03-26 16:42:54 +0100315 case CPU_4KEC:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 case CPU_SB1:
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700317 case CPU_SB1A:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 case CPU_4KSC:
319 case CPU_20KC:
320 case CPU_25KF:
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200321 case CPU_BCM3302:
322 case CPU_BCM4710:
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800323 case CPU_LOONGSON2:
Shinya Kuribayashia644b272009-03-03 18:05:51 +0900324 case CPU_R5500:
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100325 if (m4kc_tlbp_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000326 uasm_i_nop(p);
Manuel Lauss2f794d02009-03-25 17:49:30 +0100327 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 tlbw(p);
329 break;
330
331 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000332 uasm_i_nop(p); /* QED specifies 2 nops hazard */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 /*
334 * This branch uses up a mtc0 hazard nop slot and saves
335 * a nop after the tlbw instruction.
336 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000337 uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000339 uasm_l_tlbw_hazard(l, *p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 break;
341
342 case CPU_RM7000:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000343 uasm_i_nop(p);
344 uasm_i_nop(p);
345 uasm_i_nop(p);
346 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 tlbw(p);
348 break;
349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 case CPU_RM9000:
351 /*
352 * When the JTLB is updated by tlbwi or tlbwr, a subsequent
353 * use of the JTLB for instructions should not occur for 4
354 * cpu cycles and use for data translations should not occur
355 * for 3 cpu cycles.
356 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000357 uasm_i_ssnop(p);
358 uasm_i_ssnop(p);
359 uasm_i_ssnop(p);
360 uasm_i_ssnop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000362 uasm_i_ssnop(p);
363 uasm_i_ssnop(p);
364 uasm_i_ssnop(p);
365 uasm_i_ssnop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 break;
367
368 case CPU_VR4111:
369 case CPU_VR4121:
370 case CPU_VR4122:
371 case CPU_VR4181:
372 case CPU_VR4181A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000373 uasm_i_nop(p);
374 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000376 uasm_i_nop(p);
377 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 break;
379
380 case CPU_VR4131:
381 case CPU_VR4133:
Ralf Baechle7623deb2005-08-29 16:49:55 +0000382 case CPU_R5432:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000383 uasm_i_nop(p);
384 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 tlbw(p);
386 break;
387
388 default:
389 panic("No TLB refill handler yet (CPU type: %d)",
390 current_cpu_data.cputype);
391 break;
392 }
393}
394
David Daneyfd062c82009-05-27 17:47:44 -0700395#ifdef CONFIG_HUGETLB_PAGE
396static __cpuinit void build_huge_tlb_write_entry(u32 **p,
397 struct uasm_label **l,
398 struct uasm_reloc **r,
399 unsigned int tmp,
400 enum tlb_write_entry wmode)
401{
402 /* Set huge page tlb entry size */
403 uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
404 uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
405 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
406
407 build_tlb_write_entry(p, l, r, wmode);
408
409 /* Reset default page size */
410 if (PM_DEFAULT_MASK >> 16) {
411 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
412 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
413 uasm_il_b(p, r, label_leave);
414 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
415 } else if (PM_DEFAULT_MASK) {
416 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
417 uasm_il_b(p, r, label_leave);
418 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
419 } else {
420 uasm_il_b(p, r, label_leave);
421 uasm_i_mtc0(p, 0, C0_PAGEMASK);
422 }
423}
424
425/*
426 * Check if Huge PTE is present, if so then jump to LABEL.
427 */
428static void __cpuinit
429build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
430 unsigned int pmd, int lid)
431{
432 UASM_i_LW(p, tmp, 0, pmd);
433 uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
434 uasm_il_bnez(p, r, tmp, lid);
435}
436
437static __cpuinit void build_huge_update_entries(u32 **p,
438 unsigned int pte,
439 unsigned int tmp)
440{
441 int small_sequence;
442
443 /*
444 * A huge PTE describes an area the size of the
445 * configured huge page size. This is twice the
446 * of the large TLB entry size we intend to use.
447 * A TLB entry half the size of the configured
448 * huge page size is configured into entrylo0
449 * and entrylo1 to cover the contiguous huge PTE
450 * address space.
451 */
452 small_sequence = (HPAGE_SIZE >> 7) < 0x10000;
453
454 /* We can clobber tmp. It isn't used after this.*/
455 if (!small_sequence)
456 uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));
457
458 UASM_i_SRL(p, pte, pte, 6); /* convert to entrylo */
459 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* load it */
460 /* convert to entrylo1 */
461 if (small_sequence)
462 UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
463 else
464 UASM_i_ADDU(p, pte, pte, tmp);
465
466 uasm_i_mtc0(p, pte, C0_ENTRYLO1); /* load it */
467}
468
469static __cpuinit void build_huge_handler_tail(u32 **p,
470 struct uasm_reloc **r,
471 struct uasm_label **l,
472 unsigned int pte,
473 unsigned int ptr)
474{
475#ifdef CONFIG_SMP
476 UASM_i_SC(p, pte, 0, ptr);
477 uasm_il_beqz(p, r, pte, label_tlb_huge_update);
478 UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
479#else
480 UASM_i_SW(p, pte, 0, ptr);
481#endif
482 build_huge_update_entries(p, pte, ptr);
483 build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed);
484}
485#endif /* CONFIG_HUGETLB_PAGE */
486
Ralf Baechle875d43e2005-09-03 15:56:16 -0700487#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488/*
489 * TMP and PTR are scratch.
490 * TMP will be clobbered, PTR will hold the pmd entry.
491 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000492static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000493build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 unsigned int tmp, unsigned int ptr)
495{
496 long pgdc = (long)pgd_current;
497
498 /*
499 * The vmalloc handling is not in the hotpath.
500 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000501 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000502 uasm_il_bltz(p, r, tmp, label_vmalloc);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000503 /* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
505#ifdef CONFIG_SMP
Ralf Baechle41c594a2006-04-05 09:45:45 +0100506# ifdef CONFIG_MIPS_MT_SMTC
507 /*
508 * SMTC uses TCBind value as "CPU" index
509 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000510 uasm_i_mfc0(p, ptr, C0_TCBIND);
511 uasm_i_dsrl(p, ptr, ptr, 19);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100512# else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 /*
Thiemo Seufer1b3a6e92005-04-01 14:07:13 +0000514 * 64 bit SMP running in XKPHYS has smp_processor_id() << 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 * stored in CONTEXT.
516 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000517 uasm_i_dmfc0(p, ptr, C0_CONTEXT);
518 uasm_i_dsrl(p, ptr, ptr, 23);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100519#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000520 UASM_i_LA_mostly(p, tmp, pgdc);
521 uasm_i_daddu(p, ptr, ptr, tmp);
522 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
523 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000525 UASM_i_LA_mostly(p, ptr, pgdc);
526 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527#endif
528
Thiemo Seufere30ec452008-01-28 20:05:38 +0000529 uasm_l_vmalloc_done(l, *p);
Ralf Baechle242954b2006-10-24 02:29:01 +0100530
531 if (PGDIR_SHIFT - 3 < 32) /* get pgd offset in bytes */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000532 uasm_i_dsrl(p, tmp, tmp, PGDIR_SHIFT-3);
Ralf Baechle242954b2006-10-24 02:29:01 +0100533 else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000534 uasm_i_dsrl32(p, tmp, tmp, PGDIR_SHIFT - 3 - 32);
Ralf Baechle242954b2006-10-24 02:29:01 +0100535
Thiemo Seufere30ec452008-01-28 20:05:38 +0000536 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
537 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
538 uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
539 uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
540 uasm_i_dsrl(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
541 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
542 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543}
544
545/*
546 * BVADDR is the faulting address, PTR is scratch.
547 * PTR will hold the pgd for vmalloc.
548 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000549static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000550build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 unsigned int bvaddr, unsigned int ptr)
552{
553 long swpd = (long)swapper_pg_dir;
554
Thiemo Seufere30ec452008-01-28 20:05:38 +0000555 uasm_l_vmalloc(l, *p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556
Thiemo Seufere30ec452008-01-28 20:05:38 +0000557 if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
558 uasm_il_b(p, r, label_vmalloc_done);
559 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 } else {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000561 UASM_i_LA_mostly(p, ptr, swpd);
562 uasm_il_b(p, r, label_vmalloc_done);
563 if (uasm_in_compat_space_p(swpd))
564 uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
Maciej W. Rozycki619b6e12007-10-23 12:43:25 +0100565 else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000566 uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 }
568}
569
Ralf Baechle875d43e2005-09-03 15:56:16 -0700570#else /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571
572/*
573 * TMP and PTR are scratch.
574 * TMP will be clobbered, PTR will hold the pgd entry.
575 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000576static void __cpuinit __maybe_unused
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
578{
579 long pgdc = (long)pgd_current;
580
581 /* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
582#ifdef CONFIG_SMP
Ralf Baechle41c594a2006-04-05 09:45:45 +0100583#ifdef CONFIG_MIPS_MT_SMTC
584 /*
585 * SMTC uses TCBind value as "CPU" index
586 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000587 uasm_i_mfc0(p, ptr, C0_TCBIND);
588 UASM_i_LA_mostly(p, tmp, pgdc);
589 uasm_i_srl(p, ptr, ptr, 19);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100590#else
591 /*
592 * smp_processor_id() << 3 is stored in CONTEXT.
593 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000594 uasm_i_mfc0(p, ptr, C0_CONTEXT);
595 UASM_i_LA_mostly(p, tmp, pgdc);
596 uasm_i_srl(p, ptr, ptr, 23);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100597#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000598 uasm_i_addu(p, ptr, tmp, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000600 UASM_i_LA_mostly(p, ptr, pgdc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000602 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
603 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
604 uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
605 uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
606 uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607}
608
Ralf Baechle875d43e2005-09-03 15:56:16 -0700609#endif /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610
Ralf Baechle234fcd12008-03-08 09:56:28 +0000611static void __cpuinit build_adjust_context(u32 **p, unsigned int ctx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612{
Ralf Baechle242954b2006-10-24 02:29:01 +0100613 unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);
615
Ralf Baechle10cc3522007-10-11 23:46:15 +0100616 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 case CPU_VR41XX:
618 case CPU_VR4111:
619 case CPU_VR4121:
620 case CPU_VR4122:
621 case CPU_VR4131:
622 case CPU_VR4181:
623 case CPU_VR4181A:
624 case CPU_VR4133:
625 shift += 2;
626 break;
627
628 default:
629 break;
630 }
631
632 if (shift)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000633 UASM_i_SRL(p, ctx, ctx, shift);
634 uasm_i_andi(p, ctx, ctx, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635}
636
Ralf Baechle234fcd12008-03-08 09:56:28 +0000637static void __cpuinit build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638{
639 /*
640 * Bug workaround for the Nevada. It seems as if under certain
641 * circumstances the move from cp0_context might produce a
642 * bogus result when the mfc0 instruction and its consumer are
643 * in a different cacheline or a load instruction, probably any
644 * memory reference, is between them.
645 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100646 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000648 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 GET_CONTEXT(p, tmp); /* get context reg */
650 break;
651
652 default:
653 GET_CONTEXT(p, tmp); /* get context reg */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000654 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 break;
656 }
657
658 build_adjust_context(p, tmp);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000659 UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660}
661
Ralf Baechle234fcd12008-03-08 09:56:28 +0000662static void __cpuinit build_update_entries(u32 **p, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 unsigned int ptep)
664{
665 /*
666 * 64bit address support (36bit on a 32bit CPU) in a 32bit
667 * Kernel is a special case. Only a few CPUs use it.
668 */
669#ifdef CONFIG_64BIT_PHYS_ADDR
670 if (cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000671 uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
672 uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
673 uasm_i_dsrl(p, tmp, tmp, 6); /* convert to entrylo0 */
674 uasm_i_mtc0(p, tmp, C0_ENTRYLO0); /* load it */
675 uasm_i_dsrl(p, ptep, ptep, 6); /* convert to entrylo1 */
676 uasm_i_mtc0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 } else {
678 int pte_off_even = sizeof(pte_t) / 2;
679 int pte_off_odd = pte_off_even + sizeof(pte_t);
680
681 /* The pte entries are pre-shifted */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000682 uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
683 uasm_i_mtc0(p, tmp, C0_ENTRYLO0); /* load it */
684 uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
685 uasm_i_mtc0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 }
687#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000688 UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
689 UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 if (r45k_bvahwbug())
691 build_tlb_probe_entry(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000692 UASM_i_SRL(p, tmp, tmp, 6); /* convert to entrylo0 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 if (r4k_250MHZhwbug())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000694 uasm_i_mtc0(p, 0, C0_ENTRYLO0);
695 uasm_i_mtc0(p, tmp, C0_ENTRYLO0); /* load it */
696 UASM_i_SRL(p, ptep, ptep, 6); /* convert to entrylo1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 if (r45k_bvahwbug())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000698 uasm_i_mfc0(p, tmp, C0_INDEX);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 if (r4k_250MHZhwbug())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000700 uasm_i_mtc0(p, 0, C0_ENTRYLO1);
701 uasm_i_mtc0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702#endif
703}
704
David Daneye6f72d32009-05-20 11:40:58 -0700705/*
706 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
707 * because EXL == 0. If we wrap, we can also use the 32 instruction
708 * slots before the XTLB refill exception handler which belong to the
709 * unused TLB refill exception.
710 */
711#define MIPS64_REFILL_INSNS 32
712
Ralf Baechle234fcd12008-03-08 09:56:28 +0000713static void __cpuinit build_r4000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714{
715 u32 *p = tlb_handler;
Thiemo Seufere30ec452008-01-28 20:05:38 +0000716 struct uasm_label *l = labels;
717 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 u32 *f;
719 unsigned int final_len;
720
721 memset(tlb_handler, 0, sizeof(tlb_handler));
722 memset(labels, 0, sizeof(labels));
723 memset(relocs, 0, sizeof(relocs));
724 memset(final_handler, 0, sizeof(final_handler));
725
726 /*
727 * create the plain linear handler
728 */
729 if (bcm1250_m3_war()) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000730 UASM_i_MFC0(&p, K0, C0_BADVADDR);
731 UASM_i_MFC0(&p, K1, C0_ENTRYHI);
732 uasm_i_xor(&p, K0, K0, K1);
733 UASM_i_SRL(&p, K0, K0, PAGE_SHIFT + 1);
734 uasm_il_bnez(&p, &r, K0, label_leave);
735 /* No need for uasm_i_nop */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 }
737
Ralf Baechle875d43e2005-09-03 15:56:16 -0700738#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
740#else
741 build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
742#endif
743
David Daneyfd062c82009-05-27 17:47:44 -0700744#ifdef CONFIG_HUGETLB_PAGE
745 build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
746#endif
747
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 build_get_ptep(&p, K0, K1);
749 build_update_entries(&p, K0, K1);
750 build_tlb_write_entry(&p, &l, &r, tlb_random);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000751 uasm_l_leave(&l, p);
752 uasm_i_eret(&p); /* return from trap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753
David Daneyfd062c82009-05-27 17:47:44 -0700754#ifdef CONFIG_HUGETLB_PAGE
755 uasm_l_tlb_huge_update(&l, p);
756 UASM_i_LW(&p, K0, 0, K1);
757 build_huge_update_entries(&p, K0, K1);
758 build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random);
759#endif
760
Ralf Baechle875d43e2005-09-03 15:56:16 -0700761#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 build_get_pgd_vmalloc64(&p, &l, &r, K0, K1);
763#endif
764
765 /*
766 * Overflow check: For the 64bit handler, we need at least one
767 * free instruction slot for the wrap-around branch. In worst
768 * case, if the intended insertion point is a delay slot, we
Matt LaPlante4b3f6862006-10-03 22:21:02 +0200769 * need three, with the second nop'ed and the third being
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 * unused.
771 */
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800772 /* Loongson2 ebase is different than r4k, we have more space */
773#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 if ((p - tlb_handler) > 64)
775 panic("TLB refill handler space exceeded");
776#else
David Daneye6f72d32009-05-20 11:40:58 -0700777 if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
778 || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
779 && uasm_insn_has_bdelay(relocs,
780 tlb_handler + MIPS64_REFILL_INSNS - 3)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 panic("TLB refill handler space exceeded");
782#endif
783
784 /*
785 * Now fold the handler in the TLB refill handler space.
786 */
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800787#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 f = final_handler;
789 /* Simplest case, just copy the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000790 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 final_len = p - tlb_handler;
Ralf Baechle875d43e2005-09-03 15:56:16 -0700792#else /* CONFIG_64BIT */
David Daneye6f72d32009-05-20 11:40:58 -0700793 f = final_handler + MIPS64_REFILL_INSNS;
794 if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 /* Just copy the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000796 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 final_len = p - tlb_handler;
798 } else {
David Daneyfd062c82009-05-27 17:47:44 -0700799#if defined(CONFIG_HUGETLB_PAGE)
800 const enum label_id ls = label_tlb_huge_update;
801#elif defined(MODULE_START)
David Daney95affdd2009-05-20 11:40:59 -0700802 const enum label_id ls = label_module_alloc;
803#else
804 const enum label_id ls = label_vmalloc;
805#endif
806 u32 *split;
807 int ov = 0;
808 int i;
809
810 for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
811 ;
812 BUG_ON(i == ARRAY_SIZE(labels));
813 split = labels[i].addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814
815 /*
David Daney95affdd2009-05-20 11:40:59 -0700816 * See if we have overflown one way or the other.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 */
David Daney95affdd2009-05-20 11:40:59 -0700818 if (split > tlb_handler + MIPS64_REFILL_INSNS ||
819 split < p - MIPS64_REFILL_INSNS)
820 ov = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821
David Daney95affdd2009-05-20 11:40:59 -0700822 if (ov) {
823 /*
824 * Split two instructions before the end. One
825 * for the branch and one for the instruction
826 * in the delay slot.
827 */
828 split = tlb_handler + MIPS64_REFILL_INSNS - 2;
829
830 /*
831 * If the branch would fall in a delay slot,
832 * we must back up an additional instruction
833 * so that it is no longer in a delay slot.
834 */
835 if (uasm_insn_has_bdelay(relocs, split - 1))
836 split--;
837 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 /* Copy first part of the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000839 uasm_copy_handler(relocs, labels, tlb_handler, split, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 f += split - tlb_handler;
841
David Daney95affdd2009-05-20 11:40:59 -0700842 if (ov) {
843 /* Insert branch. */
844 uasm_l_split(&l, final_handler);
845 uasm_il_b(&f, &r, label_split);
846 if (uasm_insn_has_bdelay(relocs, split))
847 uasm_i_nop(&f);
848 else {
849 uasm_copy_handler(relocs, labels,
850 split, split + 1, f);
851 uasm_move_labels(labels, f, f + 1, -1);
852 f++;
853 split++;
854 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 }
856
857 /* Copy the rest of the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000858 uasm_copy_handler(relocs, labels, split, p, final_handler);
David Daneye6f72d32009-05-20 11:40:58 -0700859 final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
860 (p - split);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 }
Ralf Baechle875d43e2005-09-03 15:56:16 -0700862#endif /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863
Thiemo Seufere30ec452008-01-28 20:05:38 +0000864 uasm_resolve_relocs(relocs, labels);
865 pr_debug("Wrote TLB refill handler (%u instructions).\n",
866 final_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867
Ralf Baechle91b05e62006-03-29 18:53:00 +0100868 memcpy((void *)ebase, final_handler, 0x100);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200869
870 dump_handler((u32 *)ebase, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871}
872
873/*
874 * TLB load/store/modify handlers.
875 *
876 * Only the fastpath gets synthesized at runtime, the slowpath for
877 * do_page_fault remains normal asm.
878 */
879extern void tlb_do_page_fault_0(void);
880extern void tlb_do_page_fault_1(void);
881
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882/*
883 * 128 instructions for the fastpath handler is generous and should
884 * never be exceeded.
885 */
886#define FASTPATH_SIZE 128
887
Franck Bui-Huucbdbe072007-10-18 09:11:16 +0200888u32 handle_tlbl[FASTPATH_SIZE] __cacheline_aligned;
889u32 handle_tlbs[FASTPATH_SIZE] __cacheline_aligned;
890u32 handle_tlbm[FASTPATH_SIZE] __cacheline_aligned;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891
Ralf Baechle234fcd12008-03-08 09:56:28 +0000892static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -0700893iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894{
895#ifdef CONFIG_SMP
896# ifdef CONFIG_64BIT_PHYS_ADDR
897 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000898 uasm_i_lld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 else
900# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000901 UASM_i_LL(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902#else
903# ifdef CONFIG_64BIT_PHYS_ADDR
904 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000905 uasm_i_ld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 else
907# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000908 UASM_i_LW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909#endif
910}
911
Ralf Baechle234fcd12008-03-08 09:56:28 +0000912static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000913iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +0000914 unsigned int mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +0000916#ifdef CONFIG_64BIT_PHYS_ADDR
917 unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
918#endif
919
Thiemo Seufere30ec452008-01-28 20:05:38 +0000920 uasm_i_ori(p, pte, pte, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921#ifdef CONFIG_SMP
922# ifdef CONFIG_64BIT_PHYS_ADDR
923 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000924 uasm_i_scd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 else
926# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000927 UASM_i_SC(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928
929 if (r10000_llsc_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000930 uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000932 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933
934# ifdef CONFIG_64BIT_PHYS_ADDR
935 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000936 /* no uasm_i_nop needed */
937 uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
938 uasm_i_ori(p, pte, pte, hwmode);
939 uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
940 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
941 /* no uasm_i_nop needed */
942 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 } else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000944 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945# else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000946 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947# endif
948#else
949# ifdef CONFIG_64BIT_PHYS_ADDR
950 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000951 uasm_i_sd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 else
953# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000954 UASM_i_SW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955
956# ifdef CONFIG_64BIT_PHYS_ADDR
957 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000958 uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
959 uasm_i_ori(p, pte, pte, hwmode);
960 uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
961 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 }
963# endif
964#endif
965}
966
967/*
968 * Check if PTE is present, if not then jump to LABEL. PTR points to
969 * the page table where this PTE is located, PTE will be re-loaded
970 * with it's original value.
971 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000972static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -0700973build_pte_present(u32 **p, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 unsigned int pte, unsigned int ptr, enum label_id lid)
975{
Thiemo Seufere30ec452008-01-28 20:05:38 +0000976 uasm_i_andi(p, pte, pte, _PAGE_PRESENT | _PAGE_READ);
977 uasm_i_xori(p, pte, pte, _PAGE_PRESENT | _PAGE_READ);
978 uasm_il_bnez(p, r, pte, lid);
David Daneybd1437e2009-05-08 15:10:50 -0700979 iPTE_LW(p, pte, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980}
981
982/* Make PTE valid, store result in PTR. */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000983static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000984build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985 unsigned int ptr)
986{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +0000987 unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;
988
989 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990}
991
992/*
993 * Check if PTE can be written to, if not branch to LABEL. Regardless
994 * restore PTE with value from PTR when done.
995 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000996static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -0700997build_pte_writable(u32 **p, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 unsigned int pte, unsigned int ptr, enum label_id lid)
999{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001000 uasm_i_andi(p, pte, pte, _PAGE_PRESENT | _PAGE_WRITE);
1001 uasm_i_xori(p, pte, pte, _PAGE_PRESENT | _PAGE_WRITE);
1002 uasm_il_bnez(p, r, pte, lid);
David Daneybd1437e2009-05-08 15:10:50 -07001003 iPTE_LW(p, pte, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004}
1005
1006/* Make PTE writable, update software status bits as well, then store
1007 * at PTR.
1008 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001009static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001010build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 unsigned int ptr)
1012{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001013 unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
1014 | _PAGE_DIRTY);
1015
1016 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017}
1018
1019/*
1020 * Check if PTE can be modified, if not branch to LABEL. Regardless
1021 * restore PTE with value from PTR when done.
1022 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001023static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -07001024build_pte_modifiable(u32 **p, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 unsigned int pte, unsigned int ptr, enum label_id lid)
1026{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001027 uasm_i_andi(p, pte, pte, _PAGE_WRITE);
1028 uasm_il_beqz(p, r, pte, lid);
David Daneybd1437e2009-05-08 15:10:50 -07001029 iPTE_LW(p, pte, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030}
1031
1032/*
1033 * R3000 style TLB load/store/modify handlers.
1034 */
1035
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001036/*
1037 * This places the pte into ENTRYLO0 and writes it with tlbwi.
1038 * Then it returns.
1039 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001040static void __cpuinit
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001041build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001043 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1044 uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
1045 uasm_i_tlbwi(p);
1046 uasm_i_jr(p, tmp);
1047 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048}
1049
1050/*
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001051 * This places the pte into ENTRYLO0 and writes it with tlbwi
1052 * or tlbwr as appropriate. This is because the index register
1053 * may have the probe fail bit set as a result of a trap on a
1054 * kseg2 access, i.e. without refill. Then it returns.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001056static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001057build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
1058 struct uasm_reloc **r, unsigned int pte,
1059 unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001061 uasm_i_mfc0(p, tmp, C0_INDEX);
1062 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1063 uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
1064 uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
1065 uasm_i_tlbwi(p); /* cp0 delay */
1066 uasm_i_jr(p, tmp);
1067 uasm_i_rfe(p); /* branch delay */
1068 uasm_l_r3000_write_probe_fail(l, *p);
1069 uasm_i_tlbwr(p); /* cp0 delay */
1070 uasm_i_jr(p, tmp);
1071 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072}
1073
Ralf Baechle234fcd12008-03-08 09:56:28 +00001074static void __cpuinit
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
1076 unsigned int ptr)
1077{
1078 long pgdc = (long)pgd_current;
1079
Thiemo Seufere30ec452008-01-28 20:05:38 +00001080 uasm_i_mfc0(p, pte, C0_BADVADDR);
1081 uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
1082 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
1083 uasm_i_srl(p, pte, pte, 22); /* load delay */
1084 uasm_i_sll(p, pte, pte, 2);
1085 uasm_i_addu(p, ptr, ptr, pte);
1086 uasm_i_mfc0(p, pte, C0_CONTEXT);
1087 uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
1088 uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
1089 uasm_i_addu(p, ptr, ptr, pte);
1090 uasm_i_lw(p, pte, 0, ptr);
1091 uasm_i_tlbp(p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092}
1093
Ralf Baechle234fcd12008-03-08 09:56:28 +00001094static void __cpuinit build_r3000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095{
1096 u32 *p = handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001097 struct uasm_label *l = labels;
1098 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099
1100 memset(handle_tlbl, 0, sizeof(handle_tlbl));
1101 memset(labels, 0, sizeof(labels));
1102 memset(relocs, 0, sizeof(relocs));
1103
1104 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001105 build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001106 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 build_make_valid(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001108 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109
Thiemo Seufere30ec452008-01-28 20:05:38 +00001110 uasm_l_nopage_tlbl(&l, p);
1111 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1112 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113
1114 if ((p - handle_tlbl) > FASTPATH_SIZE)
1115 panic("TLB load handler fastpath space exceeded");
1116
Thiemo Seufere30ec452008-01-28 20:05:38 +00001117 uasm_resolve_relocs(relocs, labels);
1118 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1119 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001121 dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122}
1123
Ralf Baechle234fcd12008-03-08 09:56:28 +00001124static void __cpuinit build_r3000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125{
1126 u32 *p = handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001127 struct uasm_label *l = labels;
1128 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129
1130 memset(handle_tlbs, 0, sizeof(handle_tlbs));
1131 memset(labels, 0, sizeof(labels));
1132 memset(relocs, 0, sizeof(relocs));
1133
1134 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001135 build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001136 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001138 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139
Thiemo Seufere30ec452008-01-28 20:05:38 +00001140 uasm_l_nopage_tlbs(&l, p);
1141 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1142 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143
1144 if ((p - handle_tlbs) > FASTPATH_SIZE)
1145 panic("TLB store handler fastpath space exceeded");
1146
Thiemo Seufere30ec452008-01-28 20:05:38 +00001147 uasm_resolve_relocs(relocs, labels);
1148 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1149 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001151 dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152}
1153
Ralf Baechle234fcd12008-03-08 09:56:28 +00001154static void __cpuinit build_r3000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155{
1156 u32 *p = handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001157 struct uasm_label *l = labels;
1158 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159
1160 memset(handle_tlbm, 0, sizeof(handle_tlbm));
1161 memset(labels, 0, sizeof(labels));
1162 memset(relocs, 0, sizeof(relocs));
1163
1164 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001165 build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001166 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001168 build_r3000_pte_reload_tlbwi(&p, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169
Thiemo Seufere30ec452008-01-28 20:05:38 +00001170 uasm_l_nopage_tlbm(&l, p);
1171 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1172 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173
1174 if ((p - handle_tlbm) > FASTPATH_SIZE)
1175 panic("TLB modify handler fastpath space exceeded");
1176
Thiemo Seufere30ec452008-01-28 20:05:38 +00001177 uasm_resolve_relocs(relocs, labels);
1178 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1179 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001181 dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182}
1183
1184/*
1185 * R4000 style TLB load/store/modify handlers.
1186 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001187static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001188build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
1189 struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 unsigned int ptr)
1191{
Ralf Baechle875d43e2005-09-03 15:56:16 -07001192#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 build_get_pmde64(p, l, r, pte, ptr); /* get pmd in ptr */
1194#else
1195 build_get_pgde32(p, pte, ptr); /* get pgd in ptr */
1196#endif
1197
David Daneyfd062c82009-05-27 17:47:44 -07001198#ifdef CONFIG_HUGETLB_PAGE
1199 /*
1200 * For huge tlb entries, pmd doesn't contain an address but
1201 * instead contains the tlb pte. Check the PAGE_HUGE bit and
1202 * see if we need to jump to huge tlb processing.
1203 */
1204 build_is_huge_pte(p, r, pte, ptr, label_tlb_huge_update);
1205#endif
1206
Thiemo Seufere30ec452008-01-28 20:05:38 +00001207 UASM_i_MFC0(p, pte, C0_BADVADDR);
1208 UASM_i_LW(p, ptr, 0, ptr);
1209 UASM_i_SRL(p, pte, pte, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
1210 uasm_i_andi(p, pte, pte, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
1211 UASM_i_ADDU(p, ptr, ptr, pte);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212
1213#ifdef CONFIG_SMP
Thiemo Seufere30ec452008-01-28 20:05:38 +00001214 uasm_l_smp_pgtable_change(l, *p);
1215#endif
David Daneybd1437e2009-05-08 15:10:50 -07001216 iPTE_LW(p, pte, ptr); /* get even pte */
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001217 if (!m4kc_tlbp_war())
1218 build_tlb_probe_entry(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219}
1220
Ralf Baechle234fcd12008-03-08 09:56:28 +00001221static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001222build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
1223 struct uasm_reloc **r, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224 unsigned int ptr)
1225{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001226 uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
1227 uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228 build_update_entries(p, tmp, ptr);
1229 build_tlb_write_entry(p, l, r, tlb_indexed);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001230 uasm_l_leave(l, *p);
1231 uasm_i_eret(p); /* return from trap */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232
Ralf Baechle875d43e2005-09-03 15:56:16 -07001233#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 build_get_pgd_vmalloc64(p, l, r, tmp, ptr);
1235#endif
1236}
1237
Ralf Baechle234fcd12008-03-08 09:56:28 +00001238static void __cpuinit build_r4000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239{
1240 u32 *p = handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001241 struct uasm_label *l = labels;
1242 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243
1244 memset(handle_tlbl, 0, sizeof(handle_tlbl));
1245 memset(labels, 0, sizeof(labels));
1246 memset(relocs, 0, sizeof(relocs));
1247
1248 if (bcm1250_m3_war()) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001249 UASM_i_MFC0(&p, K0, C0_BADVADDR);
1250 UASM_i_MFC0(&p, K1, C0_ENTRYHI);
1251 uasm_i_xor(&p, K0, K0, K1);
1252 UASM_i_SRL(&p, K0, K0, PAGE_SHIFT + 1);
1253 uasm_il_bnez(&p, &r, K0, label_leave);
1254 /* No need for uasm_i_nop */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 }
1256
1257 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001258 build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001259 if (m4kc_tlbp_war())
1260 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261 build_make_valid(&p, &r, K0, K1);
1262 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1263
David Daneyfd062c82009-05-27 17:47:44 -07001264#ifdef CONFIG_HUGETLB_PAGE
1265 /*
1266 * This is the entry point when build_r4000_tlbchange_handler_head
1267 * spots a huge page.
1268 */
1269 uasm_l_tlb_huge_update(&l, p);
1270 iPTE_LW(&p, K0, K1);
1271 build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
1272 build_tlb_probe_entry(&p);
1273 uasm_i_ori(&p, K0, K0, (_PAGE_ACCESSED | _PAGE_VALID));
1274 build_huge_handler_tail(&p, &r, &l, K0, K1);
1275#endif
1276
Thiemo Seufere30ec452008-01-28 20:05:38 +00001277 uasm_l_nopage_tlbl(&l, p);
1278 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1279 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280
1281 if ((p - handle_tlbl) > FASTPATH_SIZE)
1282 panic("TLB load handler fastpath space exceeded");
1283
Thiemo Seufere30ec452008-01-28 20:05:38 +00001284 uasm_resolve_relocs(relocs, labels);
1285 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1286 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001288 dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289}
1290
Ralf Baechle234fcd12008-03-08 09:56:28 +00001291static void __cpuinit build_r4000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292{
1293 u32 *p = handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001294 struct uasm_label *l = labels;
1295 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296
1297 memset(handle_tlbs, 0, sizeof(handle_tlbs));
1298 memset(labels, 0, sizeof(labels));
1299 memset(relocs, 0, sizeof(relocs));
1300
1301 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001302 build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001303 if (m4kc_tlbp_war())
1304 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 build_make_write(&p, &r, K0, K1);
1306 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1307
David Daneyfd062c82009-05-27 17:47:44 -07001308#ifdef CONFIG_HUGETLB_PAGE
1309 /*
1310 * This is the entry point when
1311 * build_r4000_tlbchange_handler_head spots a huge page.
1312 */
1313 uasm_l_tlb_huge_update(&l, p);
1314 iPTE_LW(&p, K0, K1);
1315 build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
1316 build_tlb_probe_entry(&p);
1317 uasm_i_ori(&p, K0, K0,
1318 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
1319 build_huge_handler_tail(&p, &r, &l, K0, K1);
1320#endif
1321
Thiemo Seufere30ec452008-01-28 20:05:38 +00001322 uasm_l_nopage_tlbs(&l, p);
1323 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1324 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325
1326 if ((p - handle_tlbs) > FASTPATH_SIZE)
1327 panic("TLB store handler fastpath space exceeded");
1328
Thiemo Seufere30ec452008-01-28 20:05:38 +00001329 uasm_resolve_relocs(relocs, labels);
1330 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1331 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001333 dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334}
1335
Ralf Baechle234fcd12008-03-08 09:56:28 +00001336static void __cpuinit build_r4000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337{
1338 u32 *p = handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001339 struct uasm_label *l = labels;
1340 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341
1342 memset(handle_tlbm, 0, sizeof(handle_tlbm));
1343 memset(labels, 0, sizeof(labels));
1344 memset(relocs, 0, sizeof(relocs));
1345
1346 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001347 build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001348 if (m4kc_tlbp_war())
1349 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350 /* Present and writable bits set, set accessed and dirty bits. */
1351 build_make_write(&p, &r, K0, K1);
1352 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1353
David Daneyfd062c82009-05-27 17:47:44 -07001354#ifdef CONFIG_HUGETLB_PAGE
1355 /*
1356 * This is the entry point when
1357 * build_r4000_tlbchange_handler_head spots a huge page.
1358 */
1359 uasm_l_tlb_huge_update(&l, p);
1360 iPTE_LW(&p, K0, K1);
1361 build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
1362 build_tlb_probe_entry(&p);
1363 uasm_i_ori(&p, K0, K0,
1364 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
1365 build_huge_handler_tail(&p, &r, &l, K0, K1);
1366#endif
1367
Thiemo Seufere30ec452008-01-28 20:05:38 +00001368 uasm_l_nopage_tlbm(&l, p);
1369 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1370 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371
1372 if ((p - handle_tlbm) > FASTPATH_SIZE)
1373 panic("TLB modify handler fastpath space exceeded");
1374
Thiemo Seufere30ec452008-01-28 20:05:38 +00001375 uasm_resolve_relocs(relocs, labels);
1376 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1377 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001379 dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380}
1381
Ralf Baechle234fcd12008-03-08 09:56:28 +00001382void __cpuinit build_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383{
1384 /*
1385 * The refill handler is generated per-CPU, multi-node systems
1386 * may have local storage for it. The other handlers are only
1387 * needed once.
1388 */
1389 static int run_once = 0;
1390
Ralf Baechle10cc3522007-10-11 23:46:15 +01001391 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392 case CPU_R2000:
1393 case CPU_R3000:
1394 case CPU_R3000A:
1395 case CPU_R3081E:
1396 case CPU_TX3912:
1397 case CPU_TX3922:
1398 case CPU_TX3927:
1399 build_r3000_tlb_refill_handler();
1400 if (!run_once) {
1401 build_r3000_tlb_load_handler();
1402 build_r3000_tlb_store_handler();
1403 build_r3000_tlb_modify_handler();
1404 run_once++;
1405 }
1406 break;
1407
1408 case CPU_R6000:
1409 case CPU_R6000A:
1410 panic("No R6000 TLB refill handler yet");
1411 break;
1412
1413 case CPU_R8000:
1414 panic("No R8000 TLB refill handler yet");
1415 break;
1416
1417 default:
1418 build_r4000_tlb_refill_handler();
1419 if (!run_once) {
1420 build_r4000_tlb_load_handler();
1421 build_r4000_tlb_store_handler();
1422 build_r4000_tlb_modify_handler();
1423 run_once++;
1424 }
1425 }
1426}
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001427
Ralf Baechle234fcd12008-03-08 09:56:28 +00001428void __cpuinit flush_tlb_handlers(void)
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001429{
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001430 local_flush_icache_range((unsigned long)handle_tlbl,
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001431 (unsigned long)handle_tlbl + sizeof(handle_tlbl));
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001432 local_flush_icache_range((unsigned long)handle_tlbs,
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001433 (unsigned long)handle_tlbs + sizeof(handle_tlbs));
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001434 local_flush_icache_range((unsigned long)handle_tlbm,
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001435 (unsigned long)handle_tlbm + sizeof(handle_tlbm));
1436}