blob: 186b93a8c08e7240ea70aafabde8db763e0a59e3 [file] [log] [blame]
Juergen Beisert80eedae2008-07-05 10:03:00 +02001/*
2 * Copyright (C) 2000 Deep Blue Solutions Ltd
3 * Copyright (C) 2002 Shane Nay (shane@minirl.com)
4 * Copyright 2006-2007 Freescale Semiconductor, Inc. All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Juergen Beisert80eedae2008-07-05 10:03:00 +020015 */
16
17#include <linux/platform_device.h>
18#include <linux/mtd/mtd.h>
19#include <linux/mtd/map.h>
20#include <linux/mtd/partitions.h>
21#include <linux/mtd/physmap.h>
Vladimir Barinovc9812142009-04-29 04:00:50 +040022#include <linux/i2c.h>
Vladimir Barinov60c24dc2009-04-30 15:31:20 +040023#include <linux/irq.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010024#include <mach/common.h>
25#include <mach/hardware.h>
Juergen Beisert80eedae2008-07-05 10:03:00 +020026#include <asm/mach-types.h>
27#include <asm/mach/arch.h>
28#include <asm/mach/time.h>
29#include <asm/mach/map.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010030#include <mach/gpio.h>
31#include <mach/imx-uart.h>
Uwe Kleine-Könige835d882010-02-16 11:07:49 +010032#include <mach/iomux-mx27.h>
Vladimir Barinov8d4fd252009-04-29 04:00:49 +040033#include <mach/mxc_nand.h>
Vladimir Barinovc9812142009-04-29 04:00:50 +040034#include <mach/i2c.h>
Vladimir Barinov11cda132009-04-29 04:00:51 +040035#include <mach/imxfb.h>
Vladimir Barinov60c24dc2009-04-30 15:31:20 +040036#include <mach/mmc.h>
Juergen Beisert80eedae2008-07-05 10:03:00 +020037
Sascha Hauer7e905342008-09-09 10:19:41 +020038#include "devices.h"
39
Uwe Kleine-König1faeaab2010-03-08 16:07:30 +010040/*
41 * Base address of PBC controller, CS4
42 */
43#define PBC_BASE_ADDRESS 0xf4300000
44#define PBC_REG_ADDR(offset) (void __force __iomem *) \
45 (PBC_BASE_ADDRESS + (offset))
46
47/* When the PBC address connection is fixed in h/w, defined as 1 */
48#define PBC_ADDR_SH 0
49
50/* Offsets for the PBC Controller register */
51/*
52 * PBC Board version register offset
53 */
54#define PBC_VERSION_REG PBC_REG_ADDR(0x00000 >> PBC_ADDR_SH)
55/*
56 * PBC Board control register 1 set address.
57 */
58#define PBC_BCTRL1_SET_REG PBC_REG_ADDR(0x00008 >> PBC_ADDR_SH)
59/*
60 * PBC Board control register 1 clear address.
61 */
62#define PBC_BCTRL1_CLEAR_REG PBC_REG_ADDR(0x0000C >> PBC_ADDR_SH)
63
64/* PBC Board Control Register 1 bit definitions */
65#define PBC_BCTRL1_LCDON 0x0800 /* Enable the LCD */
66
67/* to determine the correct external crystal reference */
68#define CKIH_27MHZ_BIT_SET (1 << 3)
69
Vladimir Barinovc1a6f122009-04-29 04:00:48 +040070static unsigned int mx27ads_pins[] = {
71 /* UART0 */
72 PE12_PF_UART1_TXD,
73 PE13_PF_UART1_RXD,
74 PE14_PF_UART1_CTS,
75 PE15_PF_UART1_RTS,
76 /* UART1 */
77 PE3_PF_UART2_CTS,
78 PE4_PF_UART2_RTS,
79 PE6_PF_UART2_TXD,
80 PE7_PF_UART2_RXD,
81 /* UART2 */
82 PE8_PF_UART3_TXD,
83 PE9_PF_UART3_RXD,
84 PE10_PF_UART3_CTS,
85 PE11_PF_UART3_RTS,
86 /* UART3 */
87 PB26_AF_UART4_RTS,
88 PB28_AF_UART4_TXD,
89 PB29_AF_UART4_CTS,
90 PB31_AF_UART4_RXD,
91 /* UART4 */
92 PB18_AF_UART5_TXD,
93 PB19_AF_UART5_RXD,
94 PB20_AF_UART5_CTS,
95 PB21_AF_UART5_RTS,
96 /* UART5 */
97 PB10_AF_UART6_TXD,
98 PB12_AF_UART6_CTS,
99 PB11_AF_UART6_RXD,
100 PB13_AF_UART6_RTS,
101 /* FEC */
102 PD0_AIN_FEC_TXD0,
103 PD1_AIN_FEC_TXD1,
104 PD2_AIN_FEC_TXD2,
105 PD3_AIN_FEC_TXD3,
106 PD4_AOUT_FEC_RX_ER,
107 PD5_AOUT_FEC_RXD1,
108 PD6_AOUT_FEC_RXD2,
109 PD7_AOUT_FEC_RXD3,
110 PD8_AF_FEC_MDIO,
111 PD9_AIN_FEC_MDC,
112 PD10_AOUT_FEC_CRS,
113 PD11_AOUT_FEC_TX_CLK,
114 PD12_AOUT_FEC_RXD0,
115 PD13_AOUT_FEC_RX_DV,
116 PD14_AOUT_FEC_RX_CLK,
117 PD15_AOUT_FEC_COL,
118 PD16_AIN_FEC_TX_ER,
119 PF23_AIN_FEC_TX_EN,
Vladimir Barinovc9812142009-04-29 04:00:50 +0400120 /* I2C2 */
121 PC5_PF_I2C2_SDA,
122 PC6_PF_I2C2_SCL,
Vladimir Barinov11cda132009-04-29 04:00:51 +0400123 /* FB */
124 PA5_PF_LSCLK,
125 PA6_PF_LD0,
126 PA7_PF_LD1,
127 PA8_PF_LD2,
128 PA9_PF_LD3,
129 PA10_PF_LD4,
130 PA11_PF_LD5,
131 PA12_PF_LD6,
132 PA13_PF_LD7,
133 PA14_PF_LD8,
134 PA15_PF_LD9,
135 PA16_PF_LD10,
136 PA17_PF_LD11,
137 PA18_PF_LD12,
138 PA19_PF_LD13,
139 PA20_PF_LD14,
140 PA21_PF_LD15,
141 PA22_PF_LD16,
142 PA23_PF_LD17,
143 PA24_PF_REV,
144 PA25_PF_CLS,
145 PA26_PF_PS,
146 PA27_PF_SPL_SPR,
147 PA28_PF_HSYNC,
148 PA29_PF_VSYNC,
149 PA30_PF_CONTRAST,
150 PA31_PF_OE_ACD,
Vladimir Barinov9366d8f2009-04-29 04:00:52 +0400151 /* OWIRE */
152 PE16_AF_OWIRE,
Vladimir Barinov60c24dc2009-04-30 15:31:20 +0400153 /* SDHC1*/
154 PE18_PF_SD1_D0,
155 PE19_PF_SD1_D1,
156 PE20_PF_SD1_D2,
157 PE21_PF_SD1_D3,
158 PE22_PF_SD1_CMD,
159 PE23_PF_SD1_CLK,
160 /* SDHC2*/
161 PB4_PF_SD2_D0,
162 PB5_PF_SD2_D1,
163 PB6_PF_SD2_D2,
164 PB7_PF_SD2_D3,
165 PB8_PF_SD2_CMD,
166 PB9_PF_SD2_CLK,
Vladimir Barinovc1a6f122009-04-29 04:00:48 +0400167};
168
Vladimir Barinov8d4fd252009-04-29 04:00:49 +0400169static struct mxc_nand_platform_data mx27ads_nand_board_info = {
170 .width = 1,
171 .hw_ecc = 1,
172};
173
Juergen Beisert80eedae2008-07-05 10:03:00 +0200174/* ADS's NOR flash */
175static struct physmap_flash_data mx27ads_flash_data = {
176 .width = 2,
177};
178
179static struct resource mx27ads_flash_resource = {
180 .start = 0xc0000000,
181 .end = 0xc0000000 + 0x02000000 - 1,
182 .flags = IORESOURCE_MEM,
183
184};
185
186static struct platform_device mx27ads_nor_mtd_device = {
187 .name = "physmap-flash",
188 .id = 0,
189 .dev = {
190 .platform_data = &mx27ads_flash_data,
191 },
192 .num_resources = 1,
193 .resource = &mx27ads_flash_resource,
194};
195
Vladimir Barinovc9812142009-04-29 04:00:50 +0400196static struct imxi2c_platform_data mx27ads_i2c_data = {
197 .bitrate = 100000,
198};
199
200static struct i2c_board_info mx27ads_i2c_devices[] = {
201};
202
Vladimir Barinov11cda132009-04-29 04:00:51 +0400203void lcd_power(int on)
204{
205 if (on)
206 __raw_writew(PBC_BCTRL1_LCDON, PBC_BCTRL1_SET_REG);
207 else
208 __raw_writew(PBC_BCTRL1_LCDON, PBC_BCTRL1_CLEAR_REG);
209}
210
Sascha Hauer343684f2009-03-19 08:25:41 +0100211static struct imx_fb_videomode mx27ads_modes[] = {
212 {
213 .mode = {
214 .name = "Sharp-LQ035Q7",
215 .refresh = 60,
216 .xres = 240,
217 .yres = 320,
218 .pixclock = 188679, /* in ps (5.3MHz) */
219 .hsync_len = 1,
220 .left_margin = 9,
221 .right_margin = 16,
222 .vsync_len = 1,
223 .upper_margin = 7,
224 .lower_margin = 9,
225 },
226 .bpp = 16,
227 .pcr = 0xFB008BC0,
228 },
229};
230
Vladimir Barinov11cda132009-04-29 04:00:51 +0400231static struct imx_fb_platform_data mx27ads_fb_data = {
Sascha Hauer343684f2009-03-19 08:25:41 +0100232 .mode = mx27ads_modes,
233 .num_modes = ARRAY_SIZE(mx27ads_modes),
Vladimir Barinov11cda132009-04-29 04:00:51 +0400234
235 /*
236 * - HSYNC active high
237 * - VSYNC active high
238 * - clk notenabled while idle
239 * - clock inverted
240 * - data not inverted
241 * - data enable low active
242 * - enable sharp mode
243 */
Vladimir Barinov11cda132009-04-29 04:00:51 +0400244 .pwmr = 0x00A903FF,
245 .lscr1 = 0x00120300,
246 .dmacr = 0x00020010,
247
248 .lcd_power = lcd_power,
249};
250
Vladimir Barinov60c24dc2009-04-30 15:31:20 +0400251static int mx27ads_sdhc1_init(struct device *dev, irq_handler_t detect_irq,
252 void *data)
253{
254 return request_irq(IRQ_GPIOE(21), detect_irq, IRQF_TRIGGER_RISING,
255 "sdhc1-card-detect", data);
256}
257
258static int mx27ads_sdhc2_init(struct device *dev, irq_handler_t detect_irq,
259 void *data)
260{
261 return request_irq(IRQ_GPIOB(7), detect_irq, IRQF_TRIGGER_RISING,
262 "sdhc2-card-detect", data);
263}
264
265static void mx27ads_sdhc1_exit(struct device *dev, void *data)
266{
267 free_irq(IRQ_GPIOE(21), data);
268}
269
270static void mx27ads_sdhc2_exit(struct device *dev, void *data)
271{
272 free_irq(IRQ_GPIOB(7), data);
273}
274
275static struct imxmmc_platform_data sdhc1_pdata = {
276 .init = mx27ads_sdhc1_init,
277 .exit = mx27ads_sdhc1_exit,
278};
279
280static struct imxmmc_platform_data sdhc2_pdata = {
281 .init = mx27ads_sdhc2_init,
282 .exit = mx27ads_sdhc2_exit,
283};
284
Juergen Beisert80eedae2008-07-05 10:03:00 +0200285static struct platform_device *platform_devices[] __initdata = {
286 &mx27ads_nor_mtd_device,
Sascha Hauer879fea12009-01-26 17:26:02 +0100287 &mxc_fec_device,
Vladimir Barinov9366d8f2009-04-29 04:00:52 +0400288 &mxc_w1_master_device,
Juergen Beisert80eedae2008-07-05 10:03:00 +0200289};
290
Juergen Beisert80eedae2008-07-05 10:03:00 +0200291static struct imxuart_platform_data uart_pdata[] = {
292 {
Juergen Beisert80eedae2008-07-05 10:03:00 +0200293 .flags = IMXUART_HAVE_RTSCTS,
294 }, {
Juergen Beisert80eedae2008-07-05 10:03:00 +0200295 .flags = IMXUART_HAVE_RTSCTS,
296 }, {
Juergen Beisert80eedae2008-07-05 10:03:00 +0200297 .flags = IMXUART_HAVE_RTSCTS,
298 }, {
Juergen Beisert80eedae2008-07-05 10:03:00 +0200299 .flags = IMXUART_HAVE_RTSCTS,
300 }, {
Juergen Beisert80eedae2008-07-05 10:03:00 +0200301 .flags = IMXUART_HAVE_RTSCTS,
302 }, {
Juergen Beisert80eedae2008-07-05 10:03:00 +0200303 .flags = IMXUART_HAVE_RTSCTS,
304 },
305};
306
307static void __init mx27ads_board_init(void)
308{
Vladimir Barinovc1a6f122009-04-29 04:00:48 +0400309 mxc_gpio_setup_multiple_pins(mx27ads_pins, ARRAY_SIZE(mx27ads_pins),
310 "mx27ads");
Juergen Beisert80eedae2008-07-05 10:03:00 +0200311
Uwe Kleine-König551823e2010-06-11 09:08:02 +0200312 mxc_register_device(&imx2x_uart_device0, &uart_pdata[0]);
313 mxc_register_device(&imx2x_uart_device1, &uart_pdata[1]);
314 mxc_register_device(&imx2x_uart_device2, &uart_pdata[2]);
315 mxc_register_device(&imx2x_uart_device3, &uart_pdata[3]);
316 mxc_register_device(&imx2x_uart_device4, &uart_pdata[4]);
317 mxc_register_device(&imx2x_uart_device5, &uart_pdata[5]);
Uwe Kleine-König3636a142010-02-11 16:31:49 +0100318 mxc_register_device(&imx27_nand_device, &mx27ads_nand_board_info);
Juergen Beisert80eedae2008-07-05 10:03:00 +0200319
Vladimir Barinovc9812142009-04-29 04:00:50 +0400320 /* only the i2c master 1 is used on this CPU card */
321 i2c_register_board_info(1, mx27ads_i2c_devices,
322 ARRAY_SIZE(mx27ads_i2c_devices));
323 mxc_register_device(&mxc_i2c_device1, &mx27ads_i2c_data);
Vladimir Barinov11cda132009-04-29 04:00:51 +0400324 mxc_register_device(&mxc_fb_device, &mx27ads_fb_data);
Vladimir Barinov60c24dc2009-04-30 15:31:20 +0400325 mxc_register_device(&mxc_sdhc_device0, &sdhc1_pdata);
326 mxc_register_device(&mxc_sdhc_device1, &sdhc2_pdata);
Vladimir Barinovc9812142009-04-29 04:00:50 +0400327
Juergen Beisert80eedae2008-07-05 10:03:00 +0200328 platform_add_devices(platform_devices, ARRAY_SIZE(platform_devices));
329}
330
331static void __init mx27ads_timer_init(void)
332{
333 unsigned long fref = 26000000;
334
335 if ((__raw_readw(PBC_VERSION_REG) & CKIH_27MHZ_BIT_SET) == 0)
336 fref = 27000000;
337
Sascha Hauer30c730f2009-02-16 14:36:49 +0100338 mx27_clocks_init(fref);
Juergen Beisert80eedae2008-07-05 10:03:00 +0200339}
340
Holger Schurig058b7a62009-01-26 16:34:51 +0100341static struct sys_timer mx27ads_timer = {
Juergen Beisert80eedae2008-07-05 10:03:00 +0200342 .init = mx27ads_timer_init,
343};
344
345static struct map_desc mx27ads_io_desc[] __initdata = {
346 {
347 .virtual = PBC_BASE_ADDRESS,
Uwe Kleine-König3f35d1f2009-12-09 11:32:11 +0100348 .pfn = __phys_to_pfn(MX27_CS4_BASE_ADDR),
Juergen Beisert80eedae2008-07-05 10:03:00 +0200349 .length = SZ_1M,
350 .type = MT_DEVICE,
351 },
352};
353
Holger Schurig058b7a62009-01-26 16:34:51 +0100354static void __init mx27ads_map_io(void)
Juergen Beisert80eedae2008-07-05 10:03:00 +0200355{
Sascha Hauercd4a05f2009-04-02 22:32:10 +0200356 mx27_map_io();
Juergen Beisert80eedae2008-07-05 10:03:00 +0200357 iotable_init(mx27ads_io_desc, ARRAY_SIZE(mx27ads_io_desc));
358}
359
360MACHINE_START(MX27ADS, "Freescale i.MX27ADS")
361 /* maintainer: Freescale Semiconductor, Inc. */
Uwe Kleine-König3f35d1f2009-12-09 11:32:11 +0100362 .phys_io = MX27_AIPI_BASE_ADDR,
363 .io_pg_offst = ((MX27_AIPI_BASE_ADDR_VIRT) >> 18) & 0xfffc,
Uwe Kleine-König34101232010-01-29 17:36:05 +0100364 .boot_params = MX27_PHYS_OFFSET + 0x100,
Juergen Beisert80eedae2008-07-05 10:03:00 +0200365 .map_io = mx27ads_map_io,
Sascha Hauerc5aa0ad2009-05-25 17:36:19 +0200366 .init_irq = mx27_init_irq,
Juergen Beisert80eedae2008-07-05 10:03:00 +0200367 .init_machine = mx27ads_board_init,
368 .timer = &mx27ads_timer,
369MACHINE_END