blob: fb2a23e7c1729cdd3c36029df4887340ac205284 [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/dmtimer.c
3 *
4 * OMAP Dual-Mode Timers
5 *
6 * Copyright (C) 2005 Nokia Corporation
Timo Teras77900a22006-06-26 16:16:12 -07007 * OMAP2 support by Juha Yrjola
8 * API improvements and OMAP2 clock framework support by Timo Teras
Tony Lindgren92105bb2005-09-07 17:20:26 +01009 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
14 *
15 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
16 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
17 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
18 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
21 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
22 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
23 *
24 * You should have received a copy of the GNU General Public License along
25 * with this program; if not, write to the Free Software Foundation, Inc.,
26 * 675 Mass Ave, Cambridge, MA 02139, USA.
27 */
28
29#include <linux/init.h>
Timo Teras77900a22006-06-26 16:16:12 -070030#include <linux/spinlock.h>
31#include <linux/errno.h>
32#include <linux/list.h>
33#include <linux/clk.h>
34#include <linux/delay.h>
Russell King0a5709b2005-11-16 14:51:20 +000035#include <asm/hardware.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010036#include <asm/arch/dmtimer.h>
37#include <asm/io.h>
38#include <asm/arch/irqs.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010039
Timo Teras77900a22006-06-26 16:16:12 -070040/* register offsets */
Tony Lindgren92105bb2005-09-07 17:20:26 +010041#define OMAP_TIMER_ID_REG 0x00
42#define OMAP_TIMER_OCP_CFG_REG 0x10
43#define OMAP_TIMER_SYS_STAT_REG 0x14
44#define OMAP_TIMER_STAT_REG 0x18
45#define OMAP_TIMER_INT_EN_REG 0x1c
46#define OMAP_TIMER_WAKEUP_EN_REG 0x20
47#define OMAP_TIMER_CTRL_REG 0x24
48#define OMAP_TIMER_COUNTER_REG 0x28
49#define OMAP_TIMER_LOAD_REG 0x2c
50#define OMAP_TIMER_TRIGGER_REG 0x30
51#define OMAP_TIMER_WRITE_PEND_REG 0x34
52#define OMAP_TIMER_MATCH_REG 0x38
53#define OMAP_TIMER_CAPTURE_REG 0x3c
54#define OMAP_TIMER_IF_CTRL_REG 0x40
55
Timo Teras77900a22006-06-26 16:16:12 -070056/* timer control reg bits */
57#define OMAP_TIMER_CTRL_GPOCFG (1 << 14)
58#define OMAP_TIMER_CTRL_CAPTMODE (1 << 13)
59#define OMAP_TIMER_CTRL_PT (1 << 12)
60#define OMAP_TIMER_CTRL_TCM_LOWTOHIGH (0x1 << 8)
61#define OMAP_TIMER_CTRL_TCM_HIGHTOLOW (0x2 << 8)
62#define OMAP_TIMER_CTRL_TCM_BOTHEDGES (0x3 << 8)
63#define OMAP_TIMER_CTRL_SCPWM (1 << 7)
64#define OMAP_TIMER_CTRL_CE (1 << 6) /* compare enable */
65#define OMAP_TIMER_CTRL_PRE (1 << 5) /* prescaler enable */
66#define OMAP_TIMER_CTRL_PTV_SHIFT 2 /* how much to shift the prescaler value */
67#define OMAP_TIMER_CTRL_AR (1 << 1) /* auto-reload enable */
68#define OMAP_TIMER_CTRL_ST (1 << 0) /* start timer */
Tony Lindgren92105bb2005-09-07 17:20:26 +010069
Timo Teras77900a22006-06-26 16:16:12 -070070struct omap_dm_timer {
71 unsigned long phys_base;
72 int irq;
73#ifdef CONFIG_ARCH_OMAP2
74 struct clk *iclk, *fclk;
75#endif
76 void __iomem *io_base;
77 unsigned reserved:1;
Tony Lindgren92105bb2005-09-07 17:20:26 +010078};
79
Timo Teras77900a22006-06-26 16:16:12 -070080#ifdef CONFIG_ARCH_OMAP1
81
Timo Terasfa4bb622006-09-25 12:41:35 +030082#define omap_dm_clk_enable(x)
83#define omap_dm_clk_disable(x)
84
Timo Teras77900a22006-06-26 16:16:12 -070085static struct omap_dm_timer dm_timers[] = {
86 { .phys_base = 0xfffb1400, .irq = INT_1610_GPTIMER1 },
87 { .phys_base = 0xfffb1c00, .irq = INT_1610_GPTIMER2 },
88 { .phys_base = 0xfffb2400, .irq = INT_1610_GPTIMER3 },
89 { .phys_base = 0xfffb2c00, .irq = INT_1610_GPTIMER4 },
90 { .phys_base = 0xfffb3400, .irq = INT_1610_GPTIMER5 },
91 { .phys_base = 0xfffb3c00, .irq = INT_1610_GPTIMER6 },
92 { .phys_base = 0xfffb4400, .irq = INT_1610_GPTIMER7 },
93 { .phys_base = 0xfffb4c00, .irq = INT_1610_GPTIMER8 },
94};
95
96#elif defined(CONFIG_ARCH_OMAP2)
97
Timo Terasfa4bb622006-09-25 12:41:35 +030098#define omap_dm_clk_enable(x) clk_enable(x)
99#define omap_dm_clk_disable(x) clk_disable(x)
100
Timo Teras77900a22006-06-26 16:16:12 -0700101static struct omap_dm_timer dm_timers[] = {
102 { .phys_base = 0x48028000, .irq = INT_24XX_GPTIMER1 },
103 { .phys_base = 0x4802a000, .irq = INT_24XX_GPTIMER2 },
104 { .phys_base = 0x48078000, .irq = INT_24XX_GPTIMER3 },
105 { .phys_base = 0x4807a000, .irq = INT_24XX_GPTIMER4 },
106 { .phys_base = 0x4807c000, .irq = INT_24XX_GPTIMER5 },
107 { .phys_base = 0x4807e000, .irq = INT_24XX_GPTIMER6 },
108 { .phys_base = 0x48080000, .irq = INT_24XX_GPTIMER7 },
109 { .phys_base = 0x48082000, .irq = INT_24XX_GPTIMER8 },
110 { .phys_base = 0x48084000, .irq = INT_24XX_GPTIMER9 },
111 { .phys_base = 0x48086000, .irq = INT_24XX_GPTIMER10 },
112 { .phys_base = 0x48088000, .irq = INT_24XX_GPTIMER11 },
113 { .phys_base = 0x4808a000, .irq = INT_24XX_GPTIMER12 },
114};
115
Timo Teras83379c82006-06-26 16:16:23 -0700116static const char *dm_source_names[] = {
117 "sys_ck",
118 "func_32k_ck",
119 "alt_ck"
120};
121
122static struct clk *dm_source_clocks[3];
123
Timo Teras77900a22006-06-26 16:16:12 -0700124#else
125
126#error OMAP architecture not supported!
127
128#endif
129
130static const int dm_timer_count = ARRAY_SIZE(dm_timers);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100131static spinlock_t dm_timer_lock;
132
Timo Teras77900a22006-06-26 16:16:12 -0700133static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, int reg)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100134{
Timo Teras77900a22006-06-26 16:16:12 -0700135 return readl(timer->io_base + reg);
136}
137
138static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, int reg, u32 value)
139{
140 writel(value, timer->io_base + reg);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100141 while (omap_dm_timer_read_reg(timer, OMAP_TIMER_WRITE_PEND_REG))
142 ;
143}
144
Timo Teras77900a22006-06-26 16:16:12 -0700145static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100146{
Timo Teras77900a22006-06-26 16:16:12 -0700147 int c;
148
149 c = 0;
150 while (!(omap_dm_timer_read_reg(timer, OMAP_TIMER_SYS_STAT_REG) & 1)) {
151 c++;
152 if (c > 100000) {
153 printk(KERN_ERR "Timer failed to reset\n");
154 return;
155 }
156 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100157}
158
Timo Teras77900a22006-06-26 16:16:12 -0700159static void omap_dm_timer_reset(struct omap_dm_timer *timer)
160{
161 u32 l;
162
Timo Terase32f7ec2006-06-26 16:16:13 -0700163 if (timer != &dm_timers[0]) {
164 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
165 omap_dm_timer_wait_for_reset(timer);
166 }
Timo Teras77900a22006-06-26 16:16:12 -0700167 omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_SYS_CLK);
168
169 /* Set to smart-idle mode */
170 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_OCP_CFG_REG);
171 l |= 0x02 << 3;
172 omap_dm_timer_write_reg(timer, OMAP_TIMER_OCP_CFG_REG, l);
173}
174
Timo Teras83379c82006-06-26 16:16:23 -0700175static void omap_dm_timer_prepare(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700176{
Timo Terasfa4bb622006-09-25 12:41:35 +0300177 omap_dm_clk_enable(timer->fclk);
178 omap_dm_clk_enable(timer->iclk);
179
Timo Teras77900a22006-06-26 16:16:12 -0700180 omap_dm_timer_reset(timer);
Timo Terasfa4bb622006-09-25 12:41:35 +0300181
182 /* Leave iclk enabled for GPT1 as it is needed for the
183 * system timer to work properly. */
184 if (timer != &dm_timers[0])
185 omap_dm_clk_disable(timer->iclk);
Timo Teras77900a22006-06-26 16:16:12 -0700186}
187
188struct omap_dm_timer *omap_dm_timer_request(void)
189{
190 struct omap_dm_timer *timer = NULL;
191 unsigned long flags;
192 int i;
193
194 spin_lock_irqsave(&dm_timer_lock, flags);
195 for (i = 0; i < dm_timer_count; i++) {
196 if (dm_timers[i].reserved)
197 continue;
198
199 timer = &dm_timers[i];
Timo Teras83379c82006-06-26 16:16:23 -0700200 timer->reserved = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700201 break;
202 }
203 spin_unlock_irqrestore(&dm_timer_lock, flags);
204
Timo Teras83379c82006-06-26 16:16:23 -0700205 if (timer != NULL)
206 omap_dm_timer_prepare(timer);
207
Timo Teras77900a22006-06-26 16:16:12 -0700208 return timer;
209}
210
211struct omap_dm_timer *omap_dm_timer_request_specific(int id)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100212{
213 struct omap_dm_timer *timer;
Timo Teras77900a22006-06-26 16:16:12 -0700214 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100215
Timo Teras77900a22006-06-26 16:16:12 -0700216 spin_lock_irqsave(&dm_timer_lock, flags);
217 if (id <= 0 || id > dm_timer_count || dm_timers[id-1].reserved) {
218 spin_unlock_irqrestore(&dm_timer_lock, flags);
219 printk("BUG: warning at %s:%d/%s(): unable to get timer %d\n",
220 __FILE__, __LINE__, __FUNCTION__, id);
221 dump_stack();
222 return NULL;
223 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100224
Timo Teras77900a22006-06-26 16:16:12 -0700225 timer = &dm_timers[id-1];
Timo Teras83379c82006-06-26 16:16:23 -0700226 timer->reserved = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700227 spin_unlock_irqrestore(&dm_timer_lock, flags);
228
Timo Teras83379c82006-06-26 16:16:23 -0700229 omap_dm_timer_prepare(timer);
230
Timo Teras77900a22006-06-26 16:16:12 -0700231 return timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100232}
233
Timo Teras77900a22006-06-26 16:16:12 -0700234void omap_dm_timer_free(struct omap_dm_timer *timer)
235{
Timo Terasfa4bb622006-09-25 12:41:35 +0300236 omap_dm_clk_enable(timer->iclk);
Timo Teras77900a22006-06-26 16:16:12 -0700237 omap_dm_timer_reset(timer);
Timo Terasfa4bb622006-09-25 12:41:35 +0300238 omap_dm_clk_disable(timer->iclk);
239
240 if (timer == &dm_timers[0])
241 omap_dm_clk_disable(timer->iclk);
242 omap_dm_clk_disable(timer->fclk);
243
Timo Teras77900a22006-06-26 16:16:12 -0700244 WARN_ON(!timer->reserved);
245 timer->reserved = 0;
246}
247
248int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
249{
250 return timer->irq;
251}
252
253#if defined(CONFIG_ARCH_OMAP1)
254
255struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
256{
257 BUG();
258}
Tony Lindgren92105bb2005-09-07 17:20:26 +0100259
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100260/**
261 * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
262 * @inputmask: current value of idlect mask
263 */
264__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
265{
Timo Teras77900a22006-06-26 16:16:12 -0700266 int i;
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100267
268 /* If ARMXOR cannot be idled this function call is unnecessary */
269 if (!(inputmask & (1 << 1)))
270 return inputmask;
271
272 /* If any active timer is using ARMXOR return modified mask */
Timo Teras77900a22006-06-26 16:16:12 -0700273 for (i = 0; i < dm_timer_count; i++) {
274 u32 l;
275
Tony Lindgren35912c72006-07-01 19:56:42 +0100276 l = omap_dm_timer_read_reg(&dm_timers[i], OMAP_TIMER_CTRL_REG);
Timo Teras77900a22006-06-26 16:16:12 -0700277 if (l & OMAP_TIMER_CTRL_ST) {
278 if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100279 inputmask &= ~(1 << 1);
280 else
281 inputmask &= ~(1 << 2);
282 }
Timo Teras77900a22006-06-26 16:16:12 -0700283 }
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100284
285 return inputmask;
286}
287
Timo Teras77900a22006-06-26 16:16:12 -0700288#elif defined(CONFIG_ARCH_OMAP2)
289
290struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
291{
Timo Terasfa4bb622006-09-25 12:41:35 +0300292 return timer->fclk;
Timo Teras77900a22006-06-26 16:16:12 -0700293}
294
295__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
296{
297 BUG();
298}
299
300#endif
301
302void omap_dm_timer_trigger(struct omap_dm_timer *timer)
303{
Timo Terasfa4bb622006-09-25 12:41:35 +0300304 omap_dm_clk_enable(timer->iclk);
Timo Teras77900a22006-06-26 16:16:12 -0700305 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Timo Terasfa4bb622006-09-25 12:41:35 +0300306 omap_dm_clk_disable(timer->iclk);
Timo Teras77900a22006-06-26 16:16:12 -0700307}
308
309void omap_dm_timer_start(struct omap_dm_timer *timer)
310{
311 u32 l;
312
Timo Terasfa4bb622006-09-25 12:41:35 +0300313 omap_dm_clk_enable(timer->iclk);
Timo Teras77900a22006-06-26 16:16:12 -0700314 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
315 if (!(l & OMAP_TIMER_CTRL_ST)) {
316 l |= OMAP_TIMER_CTRL_ST;
317 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
318 }
Timo Terasfa4bb622006-09-25 12:41:35 +0300319 omap_dm_clk_disable(timer->iclk);
Timo Teras77900a22006-06-26 16:16:12 -0700320}
321
322void omap_dm_timer_stop(struct omap_dm_timer *timer)
323{
324 u32 l;
325
Timo Terasfa4bb622006-09-25 12:41:35 +0300326 omap_dm_clk_enable(timer->iclk);
Timo Teras77900a22006-06-26 16:16:12 -0700327 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
328 if (l & OMAP_TIMER_CTRL_ST) {
329 l &= ~0x1;
330 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
331 }
Timo Terasfa4bb622006-09-25 12:41:35 +0300332 omap_dm_clk_disable(timer->iclk);
Timo Teras77900a22006-06-26 16:16:12 -0700333}
334
335#ifdef CONFIG_ARCH_OMAP1
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100336
Tony Lindgren92105bb2005-09-07 17:20:26 +0100337void omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
338{
339 int n = (timer - dm_timers) << 1;
340 u32 l;
341
342 l = omap_readl(MOD_CONF_CTRL_1) & ~(0x03 << n);
343 l |= source << n;
344 omap_writel(l, MOD_CONF_CTRL_1);
345}
346
Timo Teras77900a22006-06-26 16:16:12 -0700347#else
Tony Lindgren92105bb2005-09-07 17:20:26 +0100348
Timo Teras77900a22006-06-26 16:16:12 -0700349void omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100350{
Timo Teras77900a22006-06-26 16:16:12 -0700351 if (source < 0 || source >= 3)
352 return;
353
Timo Teras77900a22006-06-26 16:16:12 -0700354 clk_disable(timer->fclk);
Timo Teras83379c82006-06-26 16:16:23 -0700355 clk_set_parent(timer->fclk, dm_source_clocks[source]);
Timo Teras77900a22006-06-26 16:16:12 -0700356 clk_enable(timer->fclk);
Timo Teras77900a22006-06-26 16:16:12 -0700357
358 /* When the functional clock disappears, too quick writes seem to
359 * cause an abort. */
Timo Terase32f7ec2006-06-26 16:16:13 -0700360 __delay(15000);
Timo Teras77900a22006-06-26 16:16:12 -0700361}
362
363#endif
364
365void omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
366 unsigned int load)
367{
368 u32 l;
369
Timo Terasfa4bb622006-09-25 12:41:35 +0300370 omap_dm_clk_enable(timer->iclk);
Timo Teras77900a22006-06-26 16:16:12 -0700371 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
372 if (autoreload)
373 l |= OMAP_TIMER_CTRL_AR;
374 else
375 l &= ~OMAP_TIMER_CTRL_AR;
376 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
377 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
378 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Timo Terasfa4bb622006-09-25 12:41:35 +0300379 omap_dm_clk_disable(timer->iclk);
Timo Teras77900a22006-06-26 16:16:12 -0700380}
381
382void omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
383 unsigned int match)
384{
385 u32 l;
386
Timo Terasfa4bb622006-09-25 12:41:35 +0300387 omap_dm_clk_enable(timer->iclk);
Timo Teras77900a22006-06-26 16:16:12 -0700388 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras83379c82006-06-26 16:16:23 -0700389 if (enable)
Timo Teras77900a22006-06-26 16:16:12 -0700390 l |= OMAP_TIMER_CTRL_CE;
391 else
392 l &= ~OMAP_TIMER_CTRL_CE;
393 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
394 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
Timo Terasfa4bb622006-09-25 12:41:35 +0300395 omap_dm_clk_disable(timer->iclk);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100396}
397
398
Timo Teras77900a22006-06-26 16:16:12 -0700399void omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
400 int toggle, int trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100401{
Timo Teras77900a22006-06-26 16:16:12 -0700402 u32 l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100403
Timo Terasfa4bb622006-09-25 12:41:35 +0300404 omap_dm_clk_enable(timer->iclk);
Timo Teras77900a22006-06-26 16:16:12 -0700405 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
406 l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
407 OMAP_TIMER_CTRL_PT | (0x03 << 10));
408 if (def_on)
409 l |= OMAP_TIMER_CTRL_SCPWM;
410 if (toggle)
411 l |= OMAP_TIMER_CTRL_PT;
412 l |= trigger << 10;
413 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Timo Terasfa4bb622006-09-25 12:41:35 +0300414 omap_dm_clk_disable(timer->iclk);
Timo Teras77900a22006-06-26 16:16:12 -0700415}
416
417void omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
418{
419 u32 l;
420
Timo Terasfa4bb622006-09-25 12:41:35 +0300421 omap_dm_clk_enable(timer->iclk);
Timo Teras77900a22006-06-26 16:16:12 -0700422 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
423 l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
424 if (prescaler >= 0x00 && prescaler <= 0x07) {
425 l |= OMAP_TIMER_CTRL_PRE;
426 l |= prescaler << 2;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100427 }
Timo Teras77900a22006-06-26 16:16:12 -0700428 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Timo Terasfa4bb622006-09-25 12:41:35 +0300429 omap_dm_clk_disable(timer->iclk);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100430}
431
432void omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
Timo Teras77900a22006-06-26 16:16:12 -0700433 unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100434{
Timo Terasfa4bb622006-09-25 12:41:35 +0300435 omap_dm_clk_enable(timer->iclk);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100436 omap_dm_timer_write_reg(timer, OMAP_TIMER_INT_EN_REG, value);
Timo Terasfa4bb622006-09-25 12:41:35 +0300437 omap_dm_clk_disable(timer->iclk);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100438}
439
440unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
441{
Timo Terasfa4bb622006-09-25 12:41:35 +0300442 unsigned int l;
443
444 omap_dm_clk_enable(timer->iclk);
445 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_STAT_REG);
446 omap_dm_clk_disable(timer->iclk);
447
448 return l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100449}
450
451void omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
452{
Timo Terasfa4bb622006-09-25 12:41:35 +0300453 omap_dm_clk_enable(timer->iclk);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100454 omap_dm_timer_write_reg(timer, OMAP_TIMER_STAT_REG, value);
Timo Terasfa4bb622006-09-25 12:41:35 +0300455 omap_dm_clk_disable(timer->iclk);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100456}
457
Tony Lindgren92105bb2005-09-07 17:20:26 +0100458unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
459{
Timo Terasfa4bb622006-09-25 12:41:35 +0300460 unsigned int l;
461
462 omap_dm_clk_enable(timer->iclk);
463 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_COUNTER_REG);
464 omap_dm_clk_disable(timer->iclk);
465
466 return l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100467}
468
Timo Teras83379c82006-06-26 16:16:23 -0700469void omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
470{
Timo Terasfa4bb622006-09-25 12:41:35 +0300471 omap_dm_clk_enable(timer->iclk);
472 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
473 omap_dm_clk_disable(timer->iclk);
Timo Teras83379c82006-06-26 16:16:23 -0700474}
475
Timo Teras77900a22006-06-26 16:16:12 -0700476int omap_dm_timers_active(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100477{
Timo Teras77900a22006-06-26 16:16:12 -0700478 int i;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100479
Timo Teras77900a22006-06-26 16:16:12 -0700480 for (i = 0; i < dm_timer_count; i++) {
481 struct omap_dm_timer *timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100482
Timo Teras77900a22006-06-26 16:16:12 -0700483 timer = &dm_timers[i];
Timo Terasfa4bb622006-09-25 12:41:35 +0300484 omap_dm_clk_enable(timer->iclk);
Timo Teras77900a22006-06-26 16:16:12 -0700485 if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
Timo Terasfa4bb622006-09-25 12:41:35 +0300486 OMAP_TIMER_CTRL_ST) {
487 omap_dm_clk_disable(timer->iclk);
Timo Teras77900a22006-06-26 16:16:12 -0700488 return 1;
Timo Terasfa4bb622006-09-25 12:41:35 +0300489 }
490 omap_dm_clk_disable(timer->iclk);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100491 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100492 return 0;
493}
494
Timo Teras77900a22006-06-26 16:16:12 -0700495int omap_dm_timer_init(void)
496{
497 struct omap_dm_timer *timer;
498 int i;
499
500 if (!(cpu_is_omap16xx() || cpu_is_omap24xx()))
501 return -ENODEV;
502
503 spin_lock_init(&dm_timer_lock);
Timo Teras83379c82006-06-26 16:16:23 -0700504#ifdef CONFIG_ARCH_OMAP2
505 for (i = 0; i < ARRAY_SIZE(dm_source_names); i++) {
506 dm_source_clocks[i] = clk_get(NULL, dm_source_names[i]);
507 BUG_ON(dm_source_clocks[i] == NULL);
508 }
509#endif
510
Timo Teras77900a22006-06-26 16:16:12 -0700511 for (i = 0; i < dm_timer_count; i++) {
512#ifdef CONFIG_ARCH_OMAP2
513 char clk_name[16];
514#endif
515
516 timer = &dm_timers[i];
517 timer->io_base = (void __iomem *) io_p2v(timer->phys_base);
518#ifdef CONFIG_ARCH_OMAP2
519 sprintf(clk_name, "gpt%d_ick", i + 1);
520 timer->iclk = clk_get(NULL, clk_name);
521 sprintf(clk_name, "gpt%d_fck", i + 1);
522 timer->fclk = clk_get(NULL, clk_name);
523#endif
524 }
525
526 return 0;
527}