blob: a8c256b44d8edca49b5bae290cb9e42b65d53270 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef __LINUX_UHCI_HCD_H
2#define __LINUX_UHCI_HCD_H
3
4#include <linux/list.h>
5#include <linux/usb.h>
6
7#define usb_packetid(pipe) (usb_pipein(pipe) ? USB_PID_IN : USB_PID_OUT)
8#define PIPE_DEVEP_MASK 0x0007ff00
9
Alan Stern8b262bd2005-09-26 16:31:15 -040010
Linus Torvalds1da177e2005-04-16 15:20:36 -070011/*
12 * Universal Host Controller Interface data structures and defines
13 */
14
15/* Command register */
16#define USBCMD 0
17#define USBCMD_RS 0x0001 /* Run/Stop */
18#define USBCMD_HCRESET 0x0002 /* Host reset */
19#define USBCMD_GRESET 0x0004 /* Global reset */
20#define USBCMD_EGSM 0x0008 /* Global Suspend Mode */
21#define USBCMD_FGR 0x0010 /* Force Global Resume */
22#define USBCMD_SWDBG 0x0020 /* SW Debug mode */
23#define USBCMD_CF 0x0040 /* Config Flag (sw only) */
24#define USBCMD_MAXP 0x0080 /* Max Packet (0 = 32, 1 = 64) */
25
26/* Status register */
27#define USBSTS 2
28#define USBSTS_USBINT 0x0001 /* Interrupt due to IOC */
29#define USBSTS_ERROR 0x0002 /* Interrupt due to error */
30#define USBSTS_RD 0x0004 /* Resume Detect */
Alan Sterndccf4a42005-12-17 17:58:46 -050031#define USBSTS_HSE 0x0008 /* Host System Error: PCI problems */
32#define USBSTS_HCPE 0x0010 /* Host Controller Process Error:
33 * the schedule is buggy */
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#define USBSTS_HCH 0x0020 /* HC Halted */
35
36/* Interrupt enable register */
37#define USBINTR 4
38#define USBINTR_TIMEOUT 0x0001 /* Timeout/CRC error enable */
39#define USBINTR_RESUME 0x0002 /* Resume interrupt enable */
40#define USBINTR_IOC 0x0004 /* Interrupt On Complete enable */
41#define USBINTR_SP 0x0008 /* Short packet interrupt enable */
42
43#define USBFRNUM 6
44#define USBFLBASEADD 8
45#define USBSOF 12
Alan Sterna8bed8b2005-04-09 17:29:00 -040046#define USBSOF_DEFAULT 64 /* Frame length is exactly 1 ms */
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48/* USB port status and control registers */
49#define USBPORTSC1 16
50#define USBPORTSC2 18
Alan Sterndccf4a42005-12-17 17:58:46 -050051#define USBPORTSC_CCS 0x0001 /* Current Connect Status
52 * ("device present") */
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#define USBPORTSC_CSC 0x0002 /* Connect Status Change */
54#define USBPORTSC_PE 0x0004 /* Port Enable */
55#define USBPORTSC_PEC 0x0008 /* Port Enable Change */
56#define USBPORTSC_DPLUS 0x0010 /* D+ high (line status) */
57#define USBPORTSC_DMINUS 0x0020 /* D- high (line status) */
58#define USBPORTSC_RD 0x0040 /* Resume Detect */
59#define USBPORTSC_RES1 0x0080 /* reserved, always 1 */
60#define USBPORTSC_LSDA 0x0100 /* Low Speed Device Attached */
61#define USBPORTSC_PR 0x0200 /* Port Reset */
62/* OC and OCC from Intel 430TX and later (not UHCI 1.1d spec) */
63#define USBPORTSC_OC 0x0400 /* Over Current condition */
64#define USBPORTSC_OCC 0x0800 /* Over Current Change R/WC */
65#define USBPORTSC_SUSP 0x1000 /* Suspend */
66#define USBPORTSC_RES2 0x2000 /* reserved, write zeroes */
67#define USBPORTSC_RES3 0x4000 /* reserved, write zeroes */
68#define USBPORTSC_RES4 0x8000 /* reserved, write zeroes */
69
70/* Legacy support register */
71#define USBLEGSUP 0xc0
72#define USBLEGSUP_DEFAULT 0x2000 /* only PIRQ enable set */
Alan Sterna8bed8b2005-04-09 17:29:00 -040073#define USBLEGSUP_RWC 0x8f00 /* the R/WC bits */
74#define USBLEGSUP_RO 0x5040 /* R/O and reserved bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
Alan Sterndccf4a42005-12-17 17:58:46 -050076#define UHCI_PTR_BITS __constant_cpu_to_le32(0x000F)
77#define UHCI_PTR_TERM __constant_cpu_to_le32(0x0001)
78#define UHCI_PTR_QH __constant_cpu_to_le32(0x0002)
79#define UHCI_PTR_DEPTH __constant_cpu_to_le32(0x0004)
80#define UHCI_PTR_BREADTH __constant_cpu_to_le32(0x0000)
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
82#define UHCI_NUMFRAMES 1024 /* in the frame list [array] */
83#define UHCI_MAX_SOF_NUMBER 2047 /* in an SOF packet */
Alan Sterndccf4a42005-12-17 17:58:46 -050084#define CAN_SCHEDULE_FRAMES 1000 /* how far in the future frames
85 * can be scheduled */
Alan Stern3ca2a322007-01-16 11:56:32 -050086#define MAX_PHASE 32 /* Periodic scheduling length */
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
Alan Stern84afddd2006-05-12 11:35:45 -040088/* When no queues need Full-Speed Bandwidth Reclamation,
89 * delay this long before turning FSBR off */
Alan Sternc5e3b742006-06-05 12:28:57 -040090#define FSBR_OFF_DELAY msecs_to_jiffies(10)
Alan Stern84afddd2006-05-12 11:35:45 -040091
92/* If a queue hasn't advanced after this much time, assume it is stuck */
93#define QH_WAIT_TIMEOUT msecs_to_jiffies(200)
94
Linus Torvalds1da177e2005-04-16 15:20:36 -070095
Alan Stern8b262bd2005-09-26 16:31:15 -040096/*
97 * Queue Headers
98 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
100/*
Alan Sterndccf4a42005-12-17 17:58:46 -0500101 * One role of a QH is to hold a queue of TDs for some endpoint. One QH goes
102 * with each endpoint, and qh->element (updated by the HC) is either:
103 * - the next unprocessed TD in the endpoint's queue, or
104 * - UHCI_PTR_TERM (when there's no more traffic for this endpoint).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 *
106 * The other role of a QH is to serve as a "skeleton" framelist entry, so we
107 * can easily splice a QH for some endpoint into the schedule at the right
108 * place. Then qh->element is UHCI_PTR_TERM.
109 *
Alan Sterndccf4a42005-12-17 17:58:46 -0500110 * In the schedule, qh->link maintains a list of QHs seen by the HC:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 * skel1 --> ep1-qh --> ep2-qh --> ... --> skel2 --> ...
Alan Sterndccf4a42005-12-17 17:58:46 -0500112 *
113 * qh->node is the software equivalent of qh->link. The differences
114 * are that the software list is doubly-linked and QHs in the UNLINKING
115 * state are on the software list but not the hardware schedule.
116 *
117 * For bookkeeping purposes we maintain QHs even for Isochronous endpoints,
118 * but they never get added to the hardware schedule.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 */
Alan Sterndccf4a42005-12-17 17:58:46 -0500120#define QH_STATE_IDLE 1 /* QH is not being used */
121#define QH_STATE_UNLINKING 2 /* QH has been removed from the
122 * schedule but the hardware may
123 * still be using it */
124#define QH_STATE_ACTIVE 3 /* QH is on the schedule */
125
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126struct uhci_qh {
127 /* Hardware fields */
Alan Sterndccf4a42005-12-17 17:58:46 -0500128 __le32 link; /* Next QH in the schedule */
129 __le32 element; /* Queue element (TD) pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130
131 /* Software fields */
Alan Stern28b93252007-02-19 15:51:51 -0500132 dma_addr_t dma_handle;
133
Alan Sterndccf4a42005-12-17 17:58:46 -0500134 struct list_head node; /* Node in the list of QHs */
135 struct usb_host_endpoint *hep; /* Endpoint information */
136 struct usb_device *udev;
137 struct list_head queue; /* Queue of urbps for this QH */
138 struct uhci_qh *skel; /* Skeleton for this QH */
Alan Sternaf0bb592005-12-17 18:00:12 -0500139 struct uhci_td *dummy_td; /* Dummy TD to end the queue */
Alan Stern59e29ed2006-05-12 11:19:19 -0400140 struct uhci_td *post_td; /* Last TD completed */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
Alan Sternc8155cc2006-05-19 16:52:35 -0400142 struct usb_iso_packet_descriptor *iso_packet_desc;
143 /* Next urb->iso_frame_desc entry */
Alan Stern84afddd2006-05-12 11:35:45 -0400144 unsigned long advance_jiffies; /* Time of last queue advance */
Alan Sterndccf4a42005-12-17 17:58:46 -0500145 unsigned int unlink_frame; /* When the QH was unlinked */
Alan Sterncaf38272006-05-19 16:44:55 -0400146 unsigned int period; /* For Interrupt and Isochronous QHs */
Alan Stern3ca2a322007-01-16 11:56:32 -0500147 short phase; /* Between 0 and period-1 */
148 short load; /* Periodic time requirement, in us */
Alan Sternc8155cc2006-05-19 16:52:35 -0400149 unsigned int iso_frame; /* Frame # for iso_packet_desc */
150 int iso_status; /* Status for Isochronous URBs */
Alan Sterncaf38272006-05-19 16:44:55 -0400151
Alan Sterndccf4a42005-12-17 17:58:46 -0500152 int state; /* QH_STATE_xxx; see above */
Alan Stern4de7d2c2006-05-05 16:26:58 -0400153 int type; /* Queue type (control, bulk, etc) */
Alan Stern0ed8fee2005-12-17 18:02:38 -0500154
155 unsigned int initial_toggle:1; /* Endpoint's current toggle value */
156 unsigned int needs_fixup:1; /* Must fix the TD toggle values */
Alan Stern59e29ed2006-05-12 11:19:19 -0400157 unsigned int is_stopped:1; /* Queue was stopped by error/unlink */
Alan Stern84afddd2006-05-12 11:35:45 -0400158 unsigned int wait_expired:1; /* QH_WAIT_TIMEOUT has expired */
Alan Stern3ca2a322007-01-16 11:56:32 -0500159 unsigned int bandwidth_reserved:1; /* Periodic bandwidth has
160 * been allocated */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161} __attribute__((aligned(16)));
162
163/*
164 * We need a special accessor for the element pointer because it is
Alan Stern8b262bd2005-09-26 16:31:15 -0400165 * subject to asynchronous updates by the controller.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 */
Alan Sterndccf4a42005-12-17 17:58:46 -0500167static inline __le32 qh_element(struct uhci_qh *qh) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 __le32 element = qh->element;
169
170 barrier();
171 return element;
172}
173
Alan Stern28b93252007-02-19 15:51:51 -0500174#define LINK_TO_QH(qh) (UHCI_PTR_QH | cpu_to_le32((qh)->dma_handle))
175
Alan Stern8b262bd2005-09-26 16:31:15 -0400176
177/*
178 * Transfer Descriptors
179 */
180
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181/*
182 * for TD <status>:
183 */
184#define TD_CTRL_SPD (1 << 29) /* Short Packet Detect */
185#define TD_CTRL_C_ERR_MASK (3 << 27) /* Error Counter bits */
186#define TD_CTRL_C_ERR_SHIFT 27
187#define TD_CTRL_LS (1 << 26) /* Low Speed Device */
188#define TD_CTRL_IOS (1 << 25) /* Isochronous Select */
189#define TD_CTRL_IOC (1 << 24) /* Interrupt on Complete */
190#define TD_CTRL_ACTIVE (1 << 23) /* TD Active */
191#define TD_CTRL_STALLED (1 << 22) /* TD Stalled */
192#define TD_CTRL_DBUFERR (1 << 21) /* Data Buffer Error */
193#define TD_CTRL_BABBLE (1 << 20) /* Babble Detected */
194#define TD_CTRL_NAK (1 << 19) /* NAK Received */
195#define TD_CTRL_CRCTIMEO (1 << 18) /* CRC/Time Out Error */
196#define TD_CTRL_BITSTUFF (1 << 17) /* Bit Stuff Error */
197#define TD_CTRL_ACTLEN_MASK 0x7FF /* actual length, encoded as n - 1 */
198
199#define TD_CTRL_ANY_ERROR (TD_CTRL_STALLED | TD_CTRL_DBUFERR | \
Alan Sterndccf4a42005-12-17 17:58:46 -0500200 TD_CTRL_BABBLE | TD_CTRL_CRCTIME | \
201 TD_CTRL_BITSTUFF)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202
203#define uhci_maxerr(err) ((err) << TD_CTRL_C_ERR_SHIFT)
204#define uhci_status_bits(ctrl_sts) ((ctrl_sts) & 0xF60000)
Alan Sterndccf4a42005-12-17 17:58:46 -0500205#define uhci_actual_length(ctrl_sts) (((ctrl_sts) + 1) & \
206 TD_CTRL_ACTLEN_MASK) /* 1-based */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207
208/*
209 * for TD <info>: (a.k.a. Token)
210 */
211#define td_token(td) le32_to_cpu((td)->token)
212#define TD_TOKEN_DEVADDR_SHIFT 8
213#define TD_TOKEN_TOGGLE_SHIFT 19
214#define TD_TOKEN_TOGGLE (1 << 19)
215#define TD_TOKEN_EXPLEN_SHIFT 21
Alan Sterndccf4a42005-12-17 17:58:46 -0500216#define TD_TOKEN_EXPLEN_MASK 0x7FF /* expected length, encoded as n-1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217#define TD_TOKEN_PID_MASK 0xFF
218
Alan Sternfa346562005-11-30 11:57:51 -0500219#define uhci_explen(len) ((((len) - 1) & TD_TOKEN_EXPLEN_MASK) << \
220 TD_TOKEN_EXPLEN_SHIFT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221
Alan Sternfa346562005-11-30 11:57:51 -0500222#define uhci_expected_length(token) ((((token) >> TD_TOKEN_EXPLEN_SHIFT) + \
223 1) & TD_TOKEN_EXPLEN_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224#define uhci_toggle(token) (((token) >> TD_TOKEN_TOGGLE_SHIFT) & 1)
225#define uhci_endpoint(token) (((token) >> 15) & 0xf)
226#define uhci_devaddr(token) (((token) >> TD_TOKEN_DEVADDR_SHIFT) & 0x7f)
227#define uhci_devep(token) (((token) >> TD_TOKEN_DEVADDR_SHIFT) & 0x7ff)
228#define uhci_packetid(token) ((token) & TD_TOKEN_PID_MASK)
229#define uhci_packetout(token) (uhci_packetid(token) != USB_PID_IN)
230#define uhci_packetin(token) (uhci_packetid(token) == USB_PID_IN)
231
232/*
233 * The documentation says "4 words for hardware, 4 words for software".
234 *
235 * That's silly, the hardware doesn't care. The hardware only cares that
236 * the hardware words are 16-byte aligned, and we can have any amount of
Alan Stern8b262bd2005-09-26 16:31:15 -0400237 * sw space after the TD entry.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 *
239 * td->link points to either another TD (not necessarily for the same urb or
Alan Sterndccf4a42005-12-17 17:58:46 -0500240 * even the same endpoint), or nothing (PTR_TERM), or a QH.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 */
242struct uhci_td {
243 /* Hardware fields */
244 __le32 link;
245 __le32 status;
246 __le32 token;
247 __le32 buffer;
248
249 /* Software fields */
250 dma_addr_t dma_handle;
251
Alan Stern8b262bd2005-09-26 16:31:15 -0400252 struct list_head list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253
254 int frame; /* for iso: what frame? */
Alan Stern8b262bd2005-09-26 16:31:15 -0400255 struct list_head fl_list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256} __attribute__((aligned(16)));
257
258/*
259 * We need a special accessor for the control/status word because it is
Alan Stern8b262bd2005-09-26 16:31:15 -0400260 * subject to asynchronous updates by the controller.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 */
Alan Sterndccf4a42005-12-17 17:58:46 -0500262static inline u32 td_status(struct uhci_td *td) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263 __le32 status = td->status;
264
265 barrier();
266 return le32_to_cpu(status);
267}
268
Alan Stern28b93252007-02-19 15:51:51 -0500269#define LINK_TO_TD(td) (cpu_to_le32((td)->dma_handle))
270
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271
272/*
Alan Stern8b262bd2005-09-26 16:31:15 -0400273 * Skeleton Queue Headers
274 */
275
276/*
Alan Sterndccf4a42005-12-17 17:58:46 -0500277 * The UHCI driver uses QHs with Interrupt, Control and Bulk URBs for
278 * automatic queuing. To make it easy to insert entries into the schedule,
279 * we have a skeleton of QHs for each predefined Interrupt latency,
280 * low-speed control, full-speed control, bulk, and terminating QH
281 * (see explanation for the terminating QH below).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 *
283 * When we want to add a new QH, we add it to the end of the list for the
Alan Sterndccf4a42005-12-17 17:58:46 -0500284 * skeleton QH. For instance, the schedule list can look like this:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 *
286 * skel int128 QH
287 * dev 1 interrupt QH
288 * dev 5 interrupt QH
289 * skel int64 QH
290 * skel int32 QH
291 * ...
292 * skel int1 QH
293 * skel low-speed control QH
294 * dev 5 control QH
295 * skel full-speed control QH
296 * skel bulk QH
297 * dev 1 bulk QH
298 * dev 2 bulk QH
299 * skel terminating QH
300 *
301 * The terminating QH is used for 2 reasons:
302 * - To place a terminating TD which is used to workaround a PIIX bug
Alan Stern8b262bd2005-09-26 16:31:15 -0400303 * (see Intel errata for explanation), and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 * - To loop back to the full-speed control queue for full-speed bandwidth
Alan Stern8b262bd2005-09-26 16:31:15 -0400305 * reclamation.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 *
Alan Sterndccf4a42005-12-17 17:58:46 -0500307 * There's a special skeleton QH for Isochronous QHs. It never appears
308 * on the schedule, and Isochronous TDs go on the schedule before the
309 * the skeleton QHs. The hardware accesses them directly rather than
310 * through their QH, which is used only for bookkeeping purposes.
311 * While the UHCI spec doesn't forbid the use of QHs for Isochronous,
312 * it doesn't use them either. And the spec says that queues never
313 * advance on an error completion status, which makes them totally
314 * unsuitable for Isochronous transfers.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 */
316
Alan Sterndccf4a42005-12-17 17:58:46 -0500317#define UHCI_NUM_SKELQH 14
318#define skel_unlink_qh skelqh[0]
319#define skel_iso_qh skelqh[1]
320#define skel_int128_qh skelqh[2]
321#define skel_int64_qh skelqh[3]
322#define skel_int32_qh skelqh[4]
323#define skel_int16_qh skelqh[5]
324#define skel_int8_qh skelqh[6]
325#define skel_int4_qh skelqh[7]
326#define skel_int2_qh skelqh[8]
327#define skel_int1_qh skelqh[9]
328#define skel_ls_control_qh skelqh[10]
329#define skel_fs_control_qh skelqh[11]
330#define skel_bulk_qh skelqh[12]
331#define skel_term_qh skelqh[13]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332
Alan Sterncaf38272006-05-19 16:44:55 -0400333/* Find the skelqh entry corresponding to an interval exponent */
334#define UHCI_SKEL_INDEX(exponent) (9 - exponent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335
Alan Stern8b262bd2005-09-26 16:31:15 -0400336
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337/*
Alan Stern8b262bd2005-09-26 16:31:15 -0400338 * The UHCI controller and root hub
339 */
340
341/*
342 * States for the root hub:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 *
344 * To prevent "bouncing" in the presence of electrical noise,
Alan Sternc8f4fe42005-04-09 17:27:32 -0400345 * when there are no devices attached we delay for 1 second in the
346 * RUNNING_NODEVS state before switching to the AUTO_STOPPED state.
347 *
348 * (Note that the AUTO_STOPPED state won't be necessary once the hub
349 * driver learns to autosuspend.)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 */
Alan Sternc8f4fe42005-04-09 17:27:32 -0400351enum uhci_rh_state {
Alan Stern6c1b4452005-04-21 16:04:58 -0400352 /* In the following states the HC must be halted.
Alan Stern8b262bd2005-09-26 16:31:15 -0400353 * These two must come first. */
Alan Stern6c1b4452005-04-21 16:04:58 -0400354 UHCI_RH_RESET,
Alan Sternc8f4fe42005-04-09 17:27:32 -0400355 UHCI_RH_SUSPENDED,
Alan Sterna8bed8b2005-04-09 17:29:00 -0400356
Alan Sternc8f4fe42005-04-09 17:27:32 -0400357 UHCI_RH_AUTO_STOPPED,
358 UHCI_RH_RESUMING,
359
Alan Stern6c1b4452005-04-21 16:04:58 -0400360 /* In this state the HC changes from running to halted,
361 * so it can legally appear either way. */
Alan Sternc8f4fe42005-04-09 17:27:32 -0400362 UHCI_RH_SUSPENDING,
363
Alan Stern6c1b4452005-04-21 16:04:58 -0400364 /* In the following states it's an error if the HC is halted.
Alan Stern8b262bd2005-09-26 16:31:15 -0400365 * These two must come last. */
Alan Sternc8f4fe42005-04-09 17:27:32 -0400366 UHCI_RH_RUNNING, /* The normal state */
367 UHCI_RH_RUNNING_NODEVS, /* Running with no devices attached */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368};
369
370/*
Alan Stern8b262bd2005-09-26 16:31:15 -0400371 * The full UHCI controller information:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 */
373struct uhci_hcd {
374
375 /* debugfs */
376 struct dentry *dentry;
377
378 /* Grabbed from PCI */
379 unsigned long io_addr;
380
381 struct dma_pool *qh_pool;
382 struct dma_pool *td_pool;
383
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 struct uhci_td *term_td; /* Terminating TD, see UHCI bug */
Alan Stern687f5f32005-11-30 17:16:19 -0500385 struct uhci_qh *skelqh[UHCI_NUM_SKELQH]; /* Skeleton QHs */
Alan Stern0ed8fee2005-12-17 18:02:38 -0500386 struct uhci_qh *next_qh; /* Next QH to scan */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387
388 spinlock_t lock;
Alan Sterna1d59ce2005-09-16 14:22:51 -0400389
Alan Sterndccf4a42005-12-17 17:58:46 -0500390 dma_addr_t frame_dma_handle; /* Hardware frame list */
Alan Stern8b262bd2005-09-26 16:31:15 -0400391 __le32 *frame;
Alan Sterndccf4a42005-12-17 17:58:46 -0500392 void **frame_cpu; /* CPU's frame list */
Alan Sterna1d59ce2005-09-16 14:22:51 -0400393
Alan Sternc8f4fe42005-04-09 17:27:32 -0400394 enum uhci_rh_state rh_state;
395 unsigned long auto_stop_time; /* When to AUTO_STOP */
396
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 unsigned int frame_number; /* As of last check */
398 unsigned int is_stopped;
399#define UHCI_IS_STOPPED 9999 /* Larger than a frame # */
Alan Sternc8155cc2006-05-19 16:52:35 -0400400 unsigned int last_iso_frame; /* Frame of last scan */
401 unsigned int cur_iso_frame; /* Frame for current scan */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402
403 unsigned int scan_in_progress:1; /* Schedule scan is running */
404 unsigned int need_rescan:1; /* Redo the schedule scan */
Alan Sterne323de42006-06-05 12:21:30 -0400405 unsigned int dead:1; /* Controller has died */
Alan Stern1f09df82005-09-05 13:59:51 -0400406 unsigned int working_RD:1; /* Suspended root hub doesn't
407 need to be polled */
Alan Stern8d402e12005-12-17 18:03:37 -0500408 unsigned int is_initialized:1; /* Data structure is usable */
Alan Stern84afddd2006-05-12 11:35:45 -0400409 unsigned int fsbr_is_on:1; /* FSBR is turned on */
Alan Sternc5e3b742006-06-05 12:28:57 -0400410 unsigned int fsbr_is_wanted:1; /* Does any URB want FSBR? */
411 unsigned int fsbr_expiring:1; /* FSBR is timing out */
412
413 struct timer_list fsbr_timer; /* For turning off FBSR */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
415 /* Support for port suspend/resume/reset */
416 unsigned long port_c_suspend; /* Bit-arrays of ports */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 unsigned long resuming_ports;
418 unsigned long ports_timeout; /* Time to stop signalling */
419
Alan Sterndccf4a42005-12-17 17:58:46 -0500420 struct list_head idle_qh_list; /* Where the idle QHs live */
421
Alan Stern1f09df82005-09-05 13:59:51 -0400422 int rh_numports; /* Number of root-hub ports */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423
424 wait_queue_head_t waitqh; /* endpoint_disable waiters */
Alan Sterndccf4a42005-12-17 17:58:46 -0500425 int num_waiting; /* Number of waiters */
Alan Stern3ca2a322007-01-16 11:56:32 -0500426
427 int total_load; /* Sum of array values */
428 short load[MAX_PHASE]; /* Periodic allocations */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429};
430
431/* Convert between a usb_hcd pointer and the corresponding uhci_hcd */
432static inline struct uhci_hcd *hcd_to_uhci(struct usb_hcd *hcd)
433{
434 return (struct uhci_hcd *) (hcd->hcd_priv);
435}
436static inline struct usb_hcd *uhci_to_hcd(struct uhci_hcd *uhci)
437{
438 return container_of((void *) uhci, struct usb_hcd, hcd_priv);
439}
440
441#define uhci_dev(u) (uhci_to_hcd(u)->self.controller)
442
Alan Sternc4334722006-05-19 16:34:57 -0400443/* Utility macro for comparing frame numbers */
444#define uhci_frame_before_eq(f1, f2) (0 <= (int) ((f2) - (f1)))
445
Alan Stern8b262bd2005-09-26 16:31:15 -0400446
447/*
448 * Private per-URB data
449 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450struct urb_priv {
Alan Sterndccf4a42005-12-17 17:58:46 -0500451 struct list_head node; /* Node in the QH's urbp list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
453 struct urb *urb;
454
455 struct uhci_qh *qh; /* QH for this URB */
Alan Stern8b262bd2005-09-26 16:31:15 -0400456 struct list_head td_list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457
Alan Stern84afddd2006-05-12 11:35:45 -0400458 unsigned fsbr:1; /* URB wants FSBR */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459};
460
Alan Stern8b262bd2005-09-26 16:31:15 -0400461
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462/*
463 * Locking in uhci.c
464 *
465 * Almost everything relating to the hardware schedule and processing
466 * of URBs is protected by uhci->lock. urb->status is protected by
467 * urb->lock; that's the one exception.
468 *
469 * To prevent deadlocks, never lock uhci->lock while holding urb->lock.
470 * The safe order of locking is:
471 *
472 * #1 uhci->lock
473 * #2 urb->lock
474 */
475
Alan Sternc8f4fe42005-04-09 17:27:32 -0400476
477/* Some special IDs */
478
479#define PCI_VENDOR_ID_GENESYS 0x17a0
480#define PCI_DEVICE_ID_GL880S_UHCI 0x8083
Alan Sternc8f4fe42005-04-09 17:27:32 -0400481
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482#endif