blob: 61374b2c930da4bd12683c988bc664f704e6fe0b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Synthesize TLB refill handlers at runtime.
7 *
Thiemo Seufere30ec452008-01-28 20:05:38 +00008 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
David Daney95affdd2009-05-20 11:40:59 -07009 * Copyright (C) 2005, 2007, 2008, 2009 Maciej W. Rozycki
Ralf Baechle41c594a2006-04-05 09:45:45 +010010 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
David Daneyfd062c82009-05-27 17:47:44 -070011 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
Ralf Baechle41c594a2006-04-05 09:45:45 +010012 *
13 * ... and the days got worse and worse and now you see
14 * I've gone completly out of my mind.
15 *
16 * They're coming to take me a away haha
17 * they're coming to take me a away hoho hihi haha
18 * to the funny farm where code is beautiful all the time ...
19 *
20 * (Condolences to Napoleon XIV)
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 */
22
David Daney95affdd2009-05-20 11:40:59 -070023#include <linux/bug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/kernel.h>
25#include <linux/types.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010026#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/string.h>
28#include <linux/init.h>
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <asm/war.h>
Florian Fainelli3482d712010-01-28 15:21:24 +010032#include <asm/uasm.h>
Thiemo Seufere30ec452008-01-28 20:05:38 +000033
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010034static inline int r45k_bvahwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070035{
36 /* XXX: We should probe for the presence of this bug, but we don't. */
37 return 0;
38}
39
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010040static inline int r4k_250MHZhwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070041{
42 /* XXX: We should probe for the presence of this bug, but we don't. */
43 return 0;
44}
45
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010046static inline int __maybe_unused bcm1250_m3_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070047{
48 return BCM1250_M3_WAR;
49}
50
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010051static inline int __maybe_unused r10000_llsc_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070052{
53 return R10000_LLSC_WAR;
54}
55
56/*
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +010057 * Found by experiment: At least some revisions of the 4kc throw under
58 * some circumstances a machine check exception, triggered by invalid
59 * values in the index register. Delaying the tlbp instruction until
60 * after the next branch, plus adding an additional nop in front of
61 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
62 * why; it's not an issue caused by the core RTL.
63 *
64 */
Ralf Baechle234fcd12008-03-08 09:56:28 +000065static int __cpuinit m4kc_tlbp_war(void)
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +010066{
67 return (current_cpu_data.processor_id & 0xffff00) ==
68 (PRID_COMP_MIPS | PRID_IMP_4KC);
69}
70
Thiemo Seufere30ec452008-01-28 20:05:38 +000071/* Handle labels (which must be positive integers). */
Linus Torvalds1da177e2005-04-16 15:20:36 -070072enum label_id {
Thiemo Seufere30ec452008-01-28 20:05:38 +000073 label_second_part = 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 label_leave,
75 label_vmalloc,
76 label_vmalloc_done,
77 label_tlbw_hazard,
78 label_split,
David Daney6dd93442010-02-10 15:12:47 -080079 label_tlbl_goaround1,
80 label_tlbl_goaround2,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 label_nopage_tlbl,
82 label_nopage_tlbs,
83 label_nopage_tlbm,
84 label_smp_pgtable_change,
85 label_r3000_write_probe_fail,
David Daneyfd062c82009-05-27 17:47:44 -070086#ifdef CONFIG_HUGETLB_PAGE
87 label_tlb_huge_update,
88#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070089};
90
Thiemo Seufere30ec452008-01-28 20:05:38 +000091UASM_L_LA(_second_part)
92UASM_L_LA(_leave)
Thiemo Seufere30ec452008-01-28 20:05:38 +000093UASM_L_LA(_vmalloc)
94UASM_L_LA(_vmalloc_done)
95UASM_L_LA(_tlbw_hazard)
96UASM_L_LA(_split)
David Daney6dd93442010-02-10 15:12:47 -080097UASM_L_LA(_tlbl_goaround1)
98UASM_L_LA(_tlbl_goaround2)
Thiemo Seufere30ec452008-01-28 20:05:38 +000099UASM_L_LA(_nopage_tlbl)
100UASM_L_LA(_nopage_tlbs)
101UASM_L_LA(_nopage_tlbm)
102UASM_L_LA(_smp_pgtable_change)
103UASM_L_LA(_r3000_write_probe_fail)
David Daneyfd062c82009-05-27 17:47:44 -0700104#ifdef CONFIG_HUGETLB_PAGE
105UASM_L_LA(_tlb_huge_update)
106#endif
Atsushi Nemoto656be922006-10-26 00:08:31 +0900107
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200108/*
109 * For debug purposes.
110 */
111static inline void dump_handler(const u32 *handler, int count)
112{
113 int i;
114
115 pr_debug("\t.set push\n");
116 pr_debug("\t.set noreorder\n");
117
118 for (i = 0; i < count; i++)
119 pr_debug("\t%p\t.word 0x%08x\n", &handler[i], handler[i]);
120
121 pr_debug("\t.set pop\n");
122}
123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124/* The only general purpose registers allowed in TLB handlers. */
125#define K0 26
126#define K1 27
127
128/* Some CP0 registers */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100129#define C0_INDEX 0, 0
130#define C0_ENTRYLO0 2, 0
131#define C0_TCBIND 2, 2
132#define C0_ENTRYLO1 3, 0
133#define C0_CONTEXT 4, 0
David Daneyfd062c82009-05-27 17:47:44 -0700134#define C0_PAGEMASK 5, 0
Ralf Baechle41c594a2006-04-05 09:45:45 +0100135#define C0_BADVADDR 8, 0
136#define C0_ENTRYHI 10, 0
137#define C0_EPC 14, 0
138#define C0_XCONTEXT 20, 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139
Ralf Baechle875d43e2005-09-03 15:56:16 -0700140#ifdef CONFIG_64BIT
Thiemo Seufere30ec452008-01-28 20:05:38 +0000141# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000143# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144#endif
145
146/* The worst case length of the handler is around 18 instructions for
147 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
148 * Maximum space available is 32 instructions for R3000 and 64
149 * instructions for R4000.
150 *
151 * We deliberately chose a buffer size of 128, so we won't scribble
152 * over anything important on overflow before we panic.
153 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000154static u32 tlb_handler[128] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155
156/* simply assume worst case size for labels and relocs */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000157static struct uasm_label labels[128] __cpuinitdata;
158static struct uasm_reloc relocs[128] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159
David Daney82622282009-10-14 12:16:56 -0700160#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
161/*
162 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
163 * we cannot do r3000 under these circumstances.
164 */
165
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166/*
167 * The R3000 TLB handler is simple.
168 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000169static void __cpuinit build_r3000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170{
171 long pgdc = (long)pgd_current;
172 u32 *p;
173
174 memset(tlb_handler, 0, sizeof(tlb_handler));
175 p = tlb_handler;
176
Thiemo Seufere30ec452008-01-28 20:05:38 +0000177 uasm_i_mfc0(&p, K0, C0_BADVADDR);
178 uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
179 uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
180 uasm_i_srl(&p, K0, K0, 22); /* load delay */
181 uasm_i_sll(&p, K0, K0, 2);
182 uasm_i_addu(&p, K1, K1, K0);
183 uasm_i_mfc0(&p, K0, C0_CONTEXT);
184 uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
185 uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
186 uasm_i_addu(&p, K1, K1, K0);
187 uasm_i_lw(&p, K0, 0, K1);
188 uasm_i_nop(&p); /* load delay */
189 uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
190 uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
191 uasm_i_tlbwr(&p); /* cp0 delay */
192 uasm_i_jr(&p, K1);
193 uasm_i_rfe(&p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194
195 if (p > tlb_handler + 32)
196 panic("TLB refill handler space exceeded");
197
Thiemo Seufere30ec452008-01-28 20:05:38 +0000198 pr_debug("Wrote TLB refill handler (%u instructions).\n",
199 (unsigned int)(p - tlb_handler));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200
Ralf Baechle91b05e62006-03-29 18:53:00 +0100201 memcpy((void *)ebase, tlb_handler, 0x80);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200202
203 dump_handler((u32 *)ebase, 32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204}
David Daney82622282009-10-14 12:16:56 -0700205#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206
207/*
208 * The R4000 TLB handler is much more complicated. We have two
209 * consecutive handler areas with 32 instructions space each.
210 * Since they aren't used at the same time, we can overflow in the
211 * other one.To keep things simple, we first assume linear space,
212 * then we relocate it to the final handler layout as needed.
213 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000214static u32 final_handler[64] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
216/*
217 * Hazards
218 *
219 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
220 * 2. A timing hazard exists for the TLBP instruction.
221 *
222 * stalling_instruction
223 * TLBP
224 *
225 * The JTLB is being read for the TLBP throughout the stall generated by the
226 * previous instruction. This is not really correct as the stalling instruction
227 * can modify the address used to access the JTLB. The failure symptom is that
228 * the TLBP instruction will use an address created for the stalling instruction
229 * and not the address held in C0_ENHI and thus report the wrong results.
230 *
231 * The software work-around is to not allow the instruction preceding the TLBP
232 * to stall - make it an NOP or some other instruction guaranteed not to stall.
233 *
234 * Errata 2 will not be fixed. This errata is also on the R5000.
235 *
236 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
237 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000238static void __cpuinit __maybe_unused build_tlb_probe_entry(u32 **p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100240 switch (current_cpu_type()) {
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200241 /* Found by experiment: R4600 v2.0/R4700 needs this, too. */
Thiemo Seuferf5b4d952005-09-09 17:11:50 +0000242 case CPU_R4600:
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200243 case CPU_R4700:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 case CPU_R5000:
245 case CPU_R5000A:
246 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000247 uasm_i_nop(p);
248 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 break;
250
251 default:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000252 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 break;
254 }
255}
256
257/*
258 * Write random or indexed TLB entry, and care about the hazards from
259 * the preceeding mtc0 and for the following eret.
260 */
261enum tlb_write_entry { tlb_random, tlb_indexed };
262
Ralf Baechle234fcd12008-03-08 09:56:28 +0000263static void __cpuinit build_tlb_write_entry(u32 **p, struct uasm_label **l,
Thiemo Seufere30ec452008-01-28 20:05:38 +0000264 struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 enum tlb_write_entry wmode)
266{
267 void(*tlbw)(u32 **) = NULL;
268
269 switch (wmode) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000270 case tlb_random: tlbw = uasm_i_tlbwr; break;
271 case tlb_indexed: tlbw = uasm_i_tlbwi; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 }
273
Ralf Baechle161548b2008-01-29 10:14:54 +0000274 if (cpu_has_mips_r2) {
David Daney41f0e4d2009-05-12 12:41:53 -0700275 if (cpu_has_mips_r2_exec_hazard)
276 uasm_i_ehb(p);
Ralf Baechle161548b2008-01-29 10:14:54 +0000277 tlbw(p);
278 return;
279 }
280
Ralf Baechle10cc3522007-10-11 23:46:15 +0100281 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 case CPU_R4000PC:
283 case CPU_R4000SC:
284 case CPU_R4000MC:
285 case CPU_R4400PC:
286 case CPU_R4400SC:
287 case CPU_R4400MC:
288 /*
289 * This branch uses up a mtc0 hazard nop slot and saves
290 * two nops after the tlbw instruction.
291 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000292 uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000294 uasm_l_tlbw_hazard(l, *p);
295 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 break;
297
298 case CPU_R4600:
299 case CPU_R4700:
300 case CPU_R5000:
301 case CPU_R5000A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000302 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000303 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000304 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000305 break;
306
307 case CPU_R4300:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 case CPU_5KC:
309 case CPU_TX49XX:
Pete Popovbdf21b12005-07-14 17:47:57 +0000310 case CPU_PR4450:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000311 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 tlbw(p);
313 break;
314
315 case CPU_R10000:
316 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400317 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 case CPU_4KC:
Thomas Bogendoerferb1ec4c82008-03-26 16:42:54 +0100319 case CPU_4KEC:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 case CPU_SB1:
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700321 case CPU_SB1A:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 case CPU_4KSC:
323 case CPU_20KC:
324 case CPU_25KF:
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200325 case CPU_BCM3302:
326 case CPU_BCM4710:
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800327 case CPU_LOONGSON2:
Maxime Bizon0de663e2009-08-18 13:23:37 +0100328 case CPU_BCM6338:
329 case CPU_BCM6345:
330 case CPU_BCM6348:
331 case CPU_BCM6358:
Shinya Kuribayashia644b272009-03-03 18:05:51 +0900332 case CPU_R5500:
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100333 if (m4kc_tlbp_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000334 uasm_i_nop(p);
Manuel Lauss2f794d02009-03-25 17:49:30 +0100335 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 tlbw(p);
337 break;
338
339 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000340 uasm_i_nop(p); /* QED specifies 2 nops hazard */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 /*
342 * This branch uses up a mtc0 hazard nop slot and saves
343 * a nop after the tlbw instruction.
344 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000345 uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000347 uasm_l_tlbw_hazard(l, *p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 break;
349
350 case CPU_RM7000:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000351 uasm_i_nop(p);
352 uasm_i_nop(p);
353 uasm_i_nop(p);
354 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 tlbw(p);
356 break;
357
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 case CPU_RM9000:
359 /*
360 * When the JTLB is updated by tlbwi or tlbwr, a subsequent
361 * use of the JTLB for instructions should not occur for 4
362 * cpu cycles and use for data translations should not occur
363 * for 3 cpu cycles.
364 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000365 uasm_i_ssnop(p);
366 uasm_i_ssnop(p);
367 uasm_i_ssnop(p);
368 uasm_i_ssnop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000370 uasm_i_ssnop(p);
371 uasm_i_ssnop(p);
372 uasm_i_ssnop(p);
373 uasm_i_ssnop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 break;
375
376 case CPU_VR4111:
377 case CPU_VR4121:
378 case CPU_VR4122:
379 case CPU_VR4181:
380 case CPU_VR4181A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000381 uasm_i_nop(p);
382 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000384 uasm_i_nop(p);
385 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 break;
387
388 case CPU_VR4131:
389 case CPU_VR4133:
Ralf Baechle7623deb2005-08-29 16:49:55 +0000390 case CPU_R5432:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000391 uasm_i_nop(p);
392 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 tlbw(p);
394 break;
395
396 default:
397 panic("No TLB refill handler yet (CPU type: %d)",
398 current_cpu_data.cputype);
399 break;
400 }
401}
402
David Daney6dd93442010-02-10 15:12:47 -0800403static __cpuinit __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
404 unsigned int reg)
405{
406 if (kernel_uses_smartmips_rixi) {
407 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_NO_EXEC));
408 UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
409 } else {
410#ifdef CONFIG_64BIT_PHYS_ADDR
David Daney3be60222010-04-28 12:16:17 -0700411 uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -0800412#else
413 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
414#endif
415 }
416}
417
David Daneyfd062c82009-05-27 17:47:44 -0700418#ifdef CONFIG_HUGETLB_PAGE
David Daney6dd93442010-02-10 15:12:47 -0800419
420static __cpuinit void build_restore_pagemask(u32 **p,
421 struct uasm_reloc **r,
422 unsigned int tmp,
423 enum label_id lid)
424{
425 /* Reset default page size */
426 if (PM_DEFAULT_MASK >> 16) {
427 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
428 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
429 uasm_il_b(p, r, lid);
430 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
431 } else if (PM_DEFAULT_MASK) {
432 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
433 uasm_il_b(p, r, lid);
434 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
435 } else {
436 uasm_il_b(p, r, lid);
437 uasm_i_mtc0(p, 0, C0_PAGEMASK);
438 }
439}
440
David Daneyfd062c82009-05-27 17:47:44 -0700441static __cpuinit void build_huge_tlb_write_entry(u32 **p,
442 struct uasm_label **l,
443 struct uasm_reloc **r,
444 unsigned int tmp,
445 enum tlb_write_entry wmode)
446{
447 /* Set huge page tlb entry size */
448 uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
449 uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
450 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
451
452 build_tlb_write_entry(p, l, r, wmode);
453
David Daney6dd93442010-02-10 15:12:47 -0800454 build_restore_pagemask(p, r, tmp, label_leave);
David Daneyfd062c82009-05-27 17:47:44 -0700455}
456
457/*
458 * Check if Huge PTE is present, if so then jump to LABEL.
459 */
460static void __cpuinit
461build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
462 unsigned int pmd, int lid)
463{
464 UASM_i_LW(p, tmp, 0, pmd);
465 uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
466 uasm_il_bnez(p, r, tmp, lid);
467}
468
469static __cpuinit void build_huge_update_entries(u32 **p,
470 unsigned int pte,
471 unsigned int tmp)
472{
473 int small_sequence;
474
475 /*
476 * A huge PTE describes an area the size of the
477 * configured huge page size. This is twice the
478 * of the large TLB entry size we intend to use.
479 * A TLB entry half the size of the configured
480 * huge page size is configured into entrylo0
481 * and entrylo1 to cover the contiguous huge PTE
482 * address space.
483 */
484 small_sequence = (HPAGE_SIZE >> 7) < 0x10000;
485
486 /* We can clobber tmp. It isn't used after this.*/
487 if (!small_sequence)
488 uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));
489
David Daney6dd93442010-02-10 15:12:47 -0800490 build_convert_pte_to_entrylo(p, pte);
David Daney9b8c3892010-02-10 15:12:44 -0800491 UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700492 /* convert to entrylo1 */
493 if (small_sequence)
494 UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
495 else
496 UASM_i_ADDU(p, pte, pte, tmp);
497
David Daney9b8c3892010-02-10 15:12:44 -0800498 UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700499}
500
501static __cpuinit void build_huge_handler_tail(u32 **p,
502 struct uasm_reloc **r,
503 struct uasm_label **l,
504 unsigned int pte,
505 unsigned int ptr)
506{
507#ifdef CONFIG_SMP
508 UASM_i_SC(p, pte, 0, ptr);
509 uasm_il_beqz(p, r, pte, label_tlb_huge_update);
510 UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
511#else
512 UASM_i_SW(p, pte, 0, ptr);
513#endif
514 build_huge_update_entries(p, pte, ptr);
515 build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed);
516}
517#endif /* CONFIG_HUGETLB_PAGE */
518
Ralf Baechle875d43e2005-09-03 15:56:16 -0700519#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520/*
521 * TMP and PTR are scratch.
522 * TMP will be clobbered, PTR will hold the pmd entry.
523 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000524static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000525build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 unsigned int tmp, unsigned int ptr)
527{
David Daney82622282009-10-14 12:16:56 -0700528#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 long pgdc = (long)pgd_current;
David Daney82622282009-10-14 12:16:56 -0700530#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 /*
532 * The vmalloc handling is not in the hotpath.
533 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000534 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000535 uasm_il_bltz(p, r, tmp, label_vmalloc);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000536 /* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537
David Daney82622282009-10-14 12:16:56 -0700538#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
539 /*
540 * &pgd << 11 stored in CONTEXT [23..63].
541 */
542 UASM_i_MFC0(p, ptr, C0_CONTEXT);
543 uasm_i_dins(p, ptr, 0, 0, 23); /* Clear lower 23 bits of context. */
544 uasm_i_ori(p, ptr, ptr, 0x540); /* 1 0 1 0 1 << 6 xkphys cached */
545 uasm_i_drotr(p, ptr, ptr, 11);
546#elif defined(CONFIG_SMP)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100547# ifdef CONFIG_MIPS_MT_SMTC
548 /*
549 * SMTC uses TCBind value as "CPU" index
550 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000551 uasm_i_mfc0(p, ptr, C0_TCBIND);
David Daney3be60222010-04-28 12:16:17 -0700552 uasm_i_dsrl_safe(p, ptr, ptr, 19);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100553# else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 /*
Thiemo Seufer1b3a6e92005-04-01 14:07:13 +0000555 * 64 bit SMP running in XKPHYS has smp_processor_id() << 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 * stored in CONTEXT.
557 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000558 uasm_i_dmfc0(p, ptr, C0_CONTEXT);
David Daney3be60222010-04-28 12:16:17 -0700559 uasm_i_dsrl_safe(p, ptr, ptr, 23);
David Daney82622282009-10-14 12:16:56 -0700560# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000561 UASM_i_LA_mostly(p, tmp, pgdc);
562 uasm_i_daddu(p, ptr, ptr, tmp);
563 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
564 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000566 UASM_i_LA_mostly(p, ptr, pgdc);
567 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568#endif
569
Thiemo Seufere30ec452008-01-28 20:05:38 +0000570 uasm_l_vmalloc_done(l, *p);
Ralf Baechle242954b2006-10-24 02:29:01 +0100571
David Daney3be60222010-04-28 12:16:17 -0700572 /* get pgd offset in bytes */
573 uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3);
Ralf Baechle242954b2006-10-24 02:29:01 +0100574
Thiemo Seufere30ec452008-01-28 20:05:38 +0000575 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
576 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
David Daney325f8a02009-12-04 13:52:36 -0800577#ifndef __PAGETABLE_PMD_FOLDED
Thiemo Seufere30ec452008-01-28 20:05:38 +0000578 uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
579 uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
David Daney3be60222010-04-28 12:16:17 -0700580 uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000581 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
582 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
David Daney325f8a02009-12-04 13:52:36 -0800583#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584}
585
586/*
587 * BVADDR is the faulting address, PTR is scratch.
588 * PTR will hold the pgd for vmalloc.
589 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000590static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000591build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 unsigned int bvaddr, unsigned int ptr)
593{
594 long swpd = (long)swapper_pg_dir;
595
Thiemo Seufere30ec452008-01-28 20:05:38 +0000596 uasm_l_vmalloc(l, *p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597
Thiemo Seufere30ec452008-01-28 20:05:38 +0000598 if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
599 uasm_il_b(p, r, label_vmalloc_done);
600 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 } else {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000602 UASM_i_LA_mostly(p, ptr, swpd);
603 uasm_il_b(p, r, label_vmalloc_done);
604 if (uasm_in_compat_space_p(swpd))
605 uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
Maciej W. Rozycki619b6e12007-10-23 12:43:25 +0100606 else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000607 uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 }
609}
610
Ralf Baechle875d43e2005-09-03 15:56:16 -0700611#else /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612
613/*
614 * TMP and PTR are scratch.
615 * TMP will be clobbered, PTR will hold the pgd entry.
616 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000617static void __cpuinit __maybe_unused
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
619{
620 long pgdc = (long)pgd_current;
621
622 /* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
623#ifdef CONFIG_SMP
Ralf Baechle41c594a2006-04-05 09:45:45 +0100624#ifdef CONFIG_MIPS_MT_SMTC
625 /*
626 * SMTC uses TCBind value as "CPU" index
627 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000628 uasm_i_mfc0(p, ptr, C0_TCBIND);
629 UASM_i_LA_mostly(p, tmp, pgdc);
630 uasm_i_srl(p, ptr, ptr, 19);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100631#else
632 /*
633 * smp_processor_id() << 3 is stored in CONTEXT.
634 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000635 uasm_i_mfc0(p, ptr, C0_CONTEXT);
636 UASM_i_LA_mostly(p, tmp, pgdc);
637 uasm_i_srl(p, ptr, ptr, 23);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100638#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000639 uasm_i_addu(p, ptr, tmp, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000641 UASM_i_LA_mostly(p, ptr, pgdc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000643 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
644 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
645 uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
646 uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
647 uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648}
649
Ralf Baechle875d43e2005-09-03 15:56:16 -0700650#endif /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651
Ralf Baechle234fcd12008-03-08 09:56:28 +0000652static void __cpuinit build_adjust_context(u32 **p, unsigned int ctx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653{
Ralf Baechle242954b2006-10-24 02:29:01 +0100654 unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);
656
Ralf Baechle10cc3522007-10-11 23:46:15 +0100657 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 case CPU_VR41XX:
659 case CPU_VR4111:
660 case CPU_VR4121:
661 case CPU_VR4122:
662 case CPU_VR4131:
663 case CPU_VR4181:
664 case CPU_VR4181A:
665 case CPU_VR4133:
666 shift += 2;
667 break;
668
669 default:
670 break;
671 }
672
673 if (shift)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000674 UASM_i_SRL(p, ctx, ctx, shift);
675 uasm_i_andi(p, ctx, ctx, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676}
677
Ralf Baechle234fcd12008-03-08 09:56:28 +0000678static void __cpuinit build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679{
680 /*
681 * Bug workaround for the Nevada. It seems as if under certain
682 * circumstances the move from cp0_context might produce a
683 * bogus result when the mfc0 instruction and its consumer are
684 * in a different cacheline or a load instruction, probably any
685 * memory reference, is between them.
686 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100687 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000689 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 GET_CONTEXT(p, tmp); /* get context reg */
691 break;
692
693 default:
694 GET_CONTEXT(p, tmp); /* get context reg */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000695 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 break;
697 }
698
699 build_adjust_context(p, tmp);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000700 UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701}
702
Ralf Baechle234fcd12008-03-08 09:56:28 +0000703static void __cpuinit build_update_entries(u32 **p, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 unsigned int ptep)
705{
706 /*
707 * 64bit address support (36bit on a 32bit CPU) in a 32bit
708 * Kernel is a special case. Only a few CPUs use it.
709 */
710#ifdef CONFIG_64BIT_PHYS_ADDR
711 if (cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000712 uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
713 uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
David Daney6dd93442010-02-10 15:12:47 -0800714 if (kernel_uses_smartmips_rixi) {
715 UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_NO_EXEC));
716 UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_NO_EXEC));
717 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
718 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
719 UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
720 } else {
David Daney3be60222010-04-28 12:16:17 -0700721 uasm_i_dsrl_safe(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
David Daney6dd93442010-02-10 15:12:47 -0800722 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
David Daney3be60222010-04-28 12:16:17 -0700723 uasm_i_dsrl_safe(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
David Daney6dd93442010-02-10 15:12:47 -0800724 }
David Daney9b8c3892010-02-10 15:12:44 -0800725 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 } else {
727 int pte_off_even = sizeof(pte_t) / 2;
728 int pte_off_odd = pte_off_even + sizeof(pte_t);
729
730 /* The pte entries are pre-shifted */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000731 uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
David Daney9b8c3892010-02-10 15:12:44 -0800732 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000733 uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
David Daney9b8c3892010-02-10 15:12:44 -0800734 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 }
736#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000737 UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
738 UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 if (r45k_bvahwbug())
740 build_tlb_probe_entry(p);
David Daney6dd93442010-02-10 15:12:47 -0800741 if (kernel_uses_smartmips_rixi) {
742 UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_NO_EXEC));
743 UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_NO_EXEC));
744 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
745 if (r4k_250MHZhwbug())
746 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
747 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
748 UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
749 } else {
750 UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
751 if (r4k_250MHZhwbug())
752 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
753 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
754 UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
755 if (r45k_bvahwbug())
756 uasm_i_mfc0(p, tmp, C0_INDEX);
757 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 if (r4k_250MHZhwbug())
David Daney9b8c3892010-02-10 15:12:44 -0800759 UASM_i_MTC0(p, 0, C0_ENTRYLO1);
760 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761#endif
762}
763
David Daneye6f72d32009-05-20 11:40:58 -0700764/*
765 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
766 * because EXL == 0. If we wrap, we can also use the 32 instruction
767 * slots before the XTLB refill exception handler which belong to the
768 * unused TLB refill exception.
769 */
770#define MIPS64_REFILL_INSNS 32
771
Ralf Baechle234fcd12008-03-08 09:56:28 +0000772static void __cpuinit build_r4000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773{
774 u32 *p = tlb_handler;
Thiemo Seufere30ec452008-01-28 20:05:38 +0000775 struct uasm_label *l = labels;
776 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 u32 *f;
778 unsigned int final_len;
779
780 memset(tlb_handler, 0, sizeof(tlb_handler));
781 memset(labels, 0, sizeof(labels));
782 memset(relocs, 0, sizeof(relocs));
783 memset(final_handler, 0, sizeof(final_handler));
784
785 /*
786 * create the plain linear handler
787 */
788 if (bcm1250_m3_war()) {
Ralf Baechle3d452852010-03-23 17:56:38 +0100789 unsigned int segbits = 44;
790
791 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
792 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000793 uasm_i_xor(&p, K0, K0, K1);
David Daney3be60222010-04-28 12:16:17 -0700794 uasm_i_dsrl_safe(&p, K1, K0, 62);
795 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
796 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
Ralf Baechle3d452852010-03-23 17:56:38 +0100797 uasm_i_or(&p, K0, K0, K1);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000798 uasm_il_bnez(&p, &r, K0, label_leave);
799 /* No need for uasm_i_nop */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 }
801
Ralf Baechle875d43e2005-09-03 15:56:16 -0700802#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
804#else
805 build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
806#endif
807
David Daneyfd062c82009-05-27 17:47:44 -0700808#ifdef CONFIG_HUGETLB_PAGE
809 build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
810#endif
811
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 build_get_ptep(&p, K0, K1);
813 build_update_entries(&p, K0, K1);
814 build_tlb_write_entry(&p, &l, &r, tlb_random);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000815 uasm_l_leave(&l, p);
816 uasm_i_eret(&p); /* return from trap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817
David Daneyfd062c82009-05-27 17:47:44 -0700818#ifdef CONFIG_HUGETLB_PAGE
819 uasm_l_tlb_huge_update(&l, p);
820 UASM_i_LW(&p, K0, 0, K1);
821 build_huge_update_entries(&p, K0, K1);
822 build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random);
823#endif
824
Ralf Baechle875d43e2005-09-03 15:56:16 -0700825#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 build_get_pgd_vmalloc64(&p, &l, &r, K0, K1);
827#endif
828
829 /*
830 * Overflow check: For the 64bit handler, we need at least one
831 * free instruction slot for the wrap-around branch. In worst
832 * case, if the intended insertion point is a delay slot, we
Matt LaPlante4b3f6862006-10-03 22:21:02 +0200833 * need three, with the second nop'ed and the third being
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 * unused.
835 */
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800836 /* Loongson2 ebase is different than r4k, we have more space */
837#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 if ((p - tlb_handler) > 64)
839 panic("TLB refill handler space exceeded");
840#else
David Daneye6f72d32009-05-20 11:40:58 -0700841 if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
842 || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
843 && uasm_insn_has_bdelay(relocs,
844 tlb_handler + MIPS64_REFILL_INSNS - 3)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 panic("TLB refill handler space exceeded");
846#endif
847
848 /*
849 * Now fold the handler in the TLB refill handler space.
850 */
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800851#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 f = final_handler;
853 /* Simplest case, just copy the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000854 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 final_len = p - tlb_handler;
Ralf Baechle875d43e2005-09-03 15:56:16 -0700856#else /* CONFIG_64BIT */
David Daneye6f72d32009-05-20 11:40:58 -0700857 f = final_handler + MIPS64_REFILL_INSNS;
858 if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 /* Just copy the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000860 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 final_len = p - tlb_handler;
862 } else {
David Daneyfd062c82009-05-27 17:47:44 -0700863#if defined(CONFIG_HUGETLB_PAGE)
864 const enum label_id ls = label_tlb_huge_update;
David Daney95affdd2009-05-20 11:40:59 -0700865#else
866 const enum label_id ls = label_vmalloc;
867#endif
868 u32 *split;
869 int ov = 0;
870 int i;
871
872 for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
873 ;
874 BUG_ON(i == ARRAY_SIZE(labels));
875 split = labels[i].addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876
877 /*
David Daney95affdd2009-05-20 11:40:59 -0700878 * See if we have overflown one way or the other.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879 */
David Daney95affdd2009-05-20 11:40:59 -0700880 if (split > tlb_handler + MIPS64_REFILL_INSNS ||
881 split < p - MIPS64_REFILL_INSNS)
882 ov = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883
David Daney95affdd2009-05-20 11:40:59 -0700884 if (ov) {
885 /*
886 * Split two instructions before the end. One
887 * for the branch and one for the instruction
888 * in the delay slot.
889 */
890 split = tlb_handler + MIPS64_REFILL_INSNS - 2;
891
892 /*
893 * If the branch would fall in a delay slot,
894 * we must back up an additional instruction
895 * so that it is no longer in a delay slot.
896 */
897 if (uasm_insn_has_bdelay(relocs, split - 1))
898 split--;
899 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 /* Copy first part of the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000901 uasm_copy_handler(relocs, labels, tlb_handler, split, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 f += split - tlb_handler;
903
David Daney95affdd2009-05-20 11:40:59 -0700904 if (ov) {
905 /* Insert branch. */
906 uasm_l_split(&l, final_handler);
907 uasm_il_b(&f, &r, label_split);
908 if (uasm_insn_has_bdelay(relocs, split))
909 uasm_i_nop(&f);
910 else {
911 uasm_copy_handler(relocs, labels,
912 split, split + 1, f);
913 uasm_move_labels(labels, f, f + 1, -1);
914 f++;
915 split++;
916 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 }
918
919 /* Copy the rest of the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000920 uasm_copy_handler(relocs, labels, split, p, final_handler);
David Daneye6f72d32009-05-20 11:40:58 -0700921 final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
922 (p - split);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 }
Ralf Baechle875d43e2005-09-03 15:56:16 -0700924#endif /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925
Thiemo Seufere30ec452008-01-28 20:05:38 +0000926 uasm_resolve_relocs(relocs, labels);
927 pr_debug("Wrote TLB refill handler (%u instructions).\n",
928 final_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929
Ralf Baechle91b05e62006-03-29 18:53:00 +0100930 memcpy((void *)ebase, final_handler, 0x100);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200931
932 dump_handler((u32 *)ebase, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933}
934
935/*
936 * TLB load/store/modify handlers.
937 *
938 * Only the fastpath gets synthesized at runtime, the slowpath for
939 * do_page_fault remains normal asm.
940 */
941extern void tlb_do_page_fault_0(void);
942extern void tlb_do_page_fault_1(void);
943
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944/*
945 * 128 instructions for the fastpath handler is generous and should
946 * never be exceeded.
947 */
948#define FASTPATH_SIZE 128
949
Franck Bui-Huucbdbe072007-10-18 09:11:16 +0200950u32 handle_tlbl[FASTPATH_SIZE] __cacheline_aligned;
951u32 handle_tlbs[FASTPATH_SIZE] __cacheline_aligned;
952u32 handle_tlbm[FASTPATH_SIZE] __cacheline_aligned;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953
Ralf Baechle234fcd12008-03-08 09:56:28 +0000954static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -0700955iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956{
957#ifdef CONFIG_SMP
958# ifdef CONFIG_64BIT_PHYS_ADDR
959 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000960 uasm_i_lld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 else
962# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000963 UASM_i_LL(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964#else
965# ifdef CONFIG_64BIT_PHYS_ADDR
966 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000967 uasm_i_ld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 else
969# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000970 UASM_i_LW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971#endif
972}
973
Ralf Baechle234fcd12008-03-08 09:56:28 +0000974static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000975iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +0000976 unsigned int mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +0000978#ifdef CONFIG_64BIT_PHYS_ADDR
979 unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
980#endif
981
Thiemo Seufere30ec452008-01-28 20:05:38 +0000982 uasm_i_ori(p, pte, pte, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983#ifdef CONFIG_SMP
984# ifdef CONFIG_64BIT_PHYS_ADDR
985 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000986 uasm_i_scd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987 else
988# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000989 UASM_i_SC(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990
991 if (r10000_llsc_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000992 uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000994 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995
996# ifdef CONFIG_64BIT_PHYS_ADDR
997 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000998 /* no uasm_i_nop needed */
999 uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
1000 uasm_i_ori(p, pte, pte, hwmode);
1001 uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
1002 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
1003 /* no uasm_i_nop needed */
1004 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 } else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001006 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007# else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001008 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009# endif
1010#else
1011# ifdef CONFIG_64BIT_PHYS_ADDR
1012 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001013 uasm_i_sd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 else
1015# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001016 UASM_i_SW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017
1018# ifdef CONFIG_64BIT_PHYS_ADDR
1019 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001020 uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
1021 uasm_i_ori(p, pte, pte, hwmode);
1022 uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
1023 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024 }
1025# endif
1026#endif
1027}
1028
1029/*
1030 * Check if PTE is present, if not then jump to LABEL. PTR points to
1031 * the page table where this PTE is located, PTE will be re-loaded
1032 * with it's original value.
1033 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001034static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -07001035build_pte_present(u32 **p, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036 unsigned int pte, unsigned int ptr, enum label_id lid)
1037{
David Daney6dd93442010-02-10 15:12:47 -08001038 if (kernel_uses_smartmips_rixi) {
1039 uasm_i_andi(p, pte, pte, _PAGE_PRESENT);
1040 uasm_il_beqz(p, r, pte, lid);
1041 } else {
1042 uasm_i_andi(p, pte, pte, _PAGE_PRESENT | _PAGE_READ);
1043 uasm_i_xori(p, pte, pte, _PAGE_PRESENT | _PAGE_READ);
1044 uasm_il_bnez(p, r, pte, lid);
1045 }
David Daneybd1437e2009-05-08 15:10:50 -07001046 iPTE_LW(p, pte, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047}
1048
1049/* Make PTE valid, store result in PTR. */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001050static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001051build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 unsigned int ptr)
1053{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001054 unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;
1055
1056 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057}
1058
1059/*
1060 * Check if PTE can be written to, if not branch to LABEL. Regardless
1061 * restore PTE with value from PTR when done.
1062 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001063static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -07001064build_pte_writable(u32 **p, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 unsigned int pte, unsigned int ptr, enum label_id lid)
1066{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001067 uasm_i_andi(p, pte, pte, _PAGE_PRESENT | _PAGE_WRITE);
1068 uasm_i_xori(p, pte, pte, _PAGE_PRESENT | _PAGE_WRITE);
1069 uasm_il_bnez(p, r, pte, lid);
David Daneybd1437e2009-05-08 15:10:50 -07001070 iPTE_LW(p, pte, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071}
1072
1073/* Make PTE writable, update software status bits as well, then store
1074 * at PTR.
1075 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001076static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001077build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 unsigned int ptr)
1079{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001080 unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
1081 | _PAGE_DIRTY);
1082
1083 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084}
1085
1086/*
1087 * Check if PTE can be modified, if not branch to LABEL. Regardless
1088 * restore PTE with value from PTR when done.
1089 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001090static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -07001091build_pte_modifiable(u32 **p, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 unsigned int pte, unsigned int ptr, enum label_id lid)
1093{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001094 uasm_i_andi(p, pte, pte, _PAGE_WRITE);
1095 uasm_il_beqz(p, r, pte, lid);
David Daneybd1437e2009-05-08 15:10:50 -07001096 iPTE_LW(p, pte, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097}
1098
David Daney82622282009-10-14 12:16:56 -07001099#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100/*
1101 * R3000 style TLB load/store/modify handlers.
1102 */
1103
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001104/*
1105 * This places the pte into ENTRYLO0 and writes it with tlbwi.
1106 * Then it returns.
1107 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001108static void __cpuinit
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001109build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001111 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1112 uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
1113 uasm_i_tlbwi(p);
1114 uasm_i_jr(p, tmp);
1115 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116}
1117
1118/*
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001119 * This places the pte into ENTRYLO0 and writes it with tlbwi
1120 * or tlbwr as appropriate. This is because the index register
1121 * may have the probe fail bit set as a result of a trap on a
1122 * kseg2 access, i.e. without refill. Then it returns.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001124static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001125build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
1126 struct uasm_reloc **r, unsigned int pte,
1127 unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001129 uasm_i_mfc0(p, tmp, C0_INDEX);
1130 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1131 uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
1132 uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
1133 uasm_i_tlbwi(p); /* cp0 delay */
1134 uasm_i_jr(p, tmp);
1135 uasm_i_rfe(p); /* branch delay */
1136 uasm_l_r3000_write_probe_fail(l, *p);
1137 uasm_i_tlbwr(p); /* cp0 delay */
1138 uasm_i_jr(p, tmp);
1139 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140}
1141
Ralf Baechle234fcd12008-03-08 09:56:28 +00001142static void __cpuinit
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
1144 unsigned int ptr)
1145{
1146 long pgdc = (long)pgd_current;
1147
Thiemo Seufere30ec452008-01-28 20:05:38 +00001148 uasm_i_mfc0(p, pte, C0_BADVADDR);
1149 uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
1150 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
1151 uasm_i_srl(p, pte, pte, 22); /* load delay */
1152 uasm_i_sll(p, pte, pte, 2);
1153 uasm_i_addu(p, ptr, ptr, pte);
1154 uasm_i_mfc0(p, pte, C0_CONTEXT);
1155 uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
1156 uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
1157 uasm_i_addu(p, ptr, ptr, pte);
1158 uasm_i_lw(p, pte, 0, ptr);
1159 uasm_i_tlbp(p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160}
1161
Ralf Baechle234fcd12008-03-08 09:56:28 +00001162static void __cpuinit build_r3000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163{
1164 u32 *p = handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001165 struct uasm_label *l = labels;
1166 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167
1168 memset(handle_tlbl, 0, sizeof(handle_tlbl));
1169 memset(labels, 0, sizeof(labels));
1170 memset(relocs, 0, sizeof(relocs));
1171
1172 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001173 build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001174 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 build_make_valid(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001176 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177
Thiemo Seufere30ec452008-01-28 20:05:38 +00001178 uasm_l_nopage_tlbl(&l, p);
1179 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1180 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181
1182 if ((p - handle_tlbl) > FASTPATH_SIZE)
1183 panic("TLB load handler fastpath space exceeded");
1184
Thiemo Seufere30ec452008-01-28 20:05:38 +00001185 uasm_resolve_relocs(relocs, labels);
1186 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1187 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001189 dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190}
1191
Ralf Baechle234fcd12008-03-08 09:56:28 +00001192static void __cpuinit build_r3000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193{
1194 u32 *p = handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001195 struct uasm_label *l = labels;
1196 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197
1198 memset(handle_tlbs, 0, sizeof(handle_tlbs));
1199 memset(labels, 0, sizeof(labels));
1200 memset(relocs, 0, sizeof(relocs));
1201
1202 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001203 build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001204 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001206 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207
Thiemo Seufere30ec452008-01-28 20:05:38 +00001208 uasm_l_nopage_tlbs(&l, p);
1209 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1210 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211
1212 if ((p - handle_tlbs) > FASTPATH_SIZE)
1213 panic("TLB store handler fastpath space exceeded");
1214
Thiemo Seufere30ec452008-01-28 20:05:38 +00001215 uasm_resolve_relocs(relocs, labels);
1216 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1217 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001219 dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220}
1221
Ralf Baechle234fcd12008-03-08 09:56:28 +00001222static void __cpuinit build_r3000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223{
1224 u32 *p = handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001225 struct uasm_label *l = labels;
1226 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227
1228 memset(handle_tlbm, 0, sizeof(handle_tlbm));
1229 memset(labels, 0, sizeof(labels));
1230 memset(relocs, 0, sizeof(relocs));
1231
1232 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001233 build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001234 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001236 build_r3000_pte_reload_tlbwi(&p, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237
Thiemo Seufere30ec452008-01-28 20:05:38 +00001238 uasm_l_nopage_tlbm(&l, p);
1239 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1240 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241
1242 if ((p - handle_tlbm) > FASTPATH_SIZE)
1243 panic("TLB modify handler fastpath space exceeded");
1244
Thiemo Seufere30ec452008-01-28 20:05:38 +00001245 uasm_resolve_relocs(relocs, labels);
1246 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1247 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001249 dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250}
David Daney82622282009-10-14 12:16:56 -07001251#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252
1253/*
1254 * R4000 style TLB load/store/modify handlers.
1255 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001256static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001257build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
1258 struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259 unsigned int ptr)
1260{
Ralf Baechle875d43e2005-09-03 15:56:16 -07001261#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262 build_get_pmde64(p, l, r, pte, ptr); /* get pmd in ptr */
1263#else
1264 build_get_pgde32(p, pte, ptr); /* get pgd in ptr */
1265#endif
1266
David Daneyfd062c82009-05-27 17:47:44 -07001267#ifdef CONFIG_HUGETLB_PAGE
1268 /*
1269 * For huge tlb entries, pmd doesn't contain an address but
1270 * instead contains the tlb pte. Check the PAGE_HUGE bit and
1271 * see if we need to jump to huge tlb processing.
1272 */
1273 build_is_huge_pte(p, r, pte, ptr, label_tlb_huge_update);
1274#endif
1275
Thiemo Seufere30ec452008-01-28 20:05:38 +00001276 UASM_i_MFC0(p, pte, C0_BADVADDR);
1277 UASM_i_LW(p, ptr, 0, ptr);
1278 UASM_i_SRL(p, pte, pte, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
1279 uasm_i_andi(p, pte, pte, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
1280 UASM_i_ADDU(p, ptr, ptr, pte);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281
1282#ifdef CONFIG_SMP
Thiemo Seufere30ec452008-01-28 20:05:38 +00001283 uasm_l_smp_pgtable_change(l, *p);
1284#endif
David Daneybd1437e2009-05-08 15:10:50 -07001285 iPTE_LW(p, pte, ptr); /* get even pte */
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001286 if (!m4kc_tlbp_war())
1287 build_tlb_probe_entry(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288}
1289
Ralf Baechle234fcd12008-03-08 09:56:28 +00001290static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001291build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
1292 struct uasm_reloc **r, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293 unsigned int ptr)
1294{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001295 uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
1296 uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297 build_update_entries(p, tmp, ptr);
1298 build_tlb_write_entry(p, l, r, tlb_indexed);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001299 uasm_l_leave(l, *p);
1300 uasm_i_eret(p); /* return from trap */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301
Ralf Baechle875d43e2005-09-03 15:56:16 -07001302#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303 build_get_pgd_vmalloc64(p, l, r, tmp, ptr);
1304#endif
1305}
1306
Ralf Baechle234fcd12008-03-08 09:56:28 +00001307static void __cpuinit build_r4000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308{
1309 u32 *p = handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001310 struct uasm_label *l = labels;
1311 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312
1313 memset(handle_tlbl, 0, sizeof(handle_tlbl));
1314 memset(labels, 0, sizeof(labels));
1315 memset(relocs, 0, sizeof(relocs));
1316
1317 if (bcm1250_m3_war()) {
Ralf Baechle3d452852010-03-23 17:56:38 +01001318 unsigned int segbits = 44;
1319
1320 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1321 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001322 uasm_i_xor(&p, K0, K0, K1);
David Daney3be60222010-04-28 12:16:17 -07001323 uasm_i_dsrl_safe(&p, K1, K0, 62);
1324 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
1325 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
Ralf Baechle3d452852010-03-23 17:56:38 +01001326 uasm_i_or(&p, K0, K0, K1);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001327 uasm_il_bnez(&p, &r, K0, label_leave);
1328 /* No need for uasm_i_nop */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329 }
1330
1331 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001332 build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001333 if (m4kc_tlbp_war())
1334 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08001335
1336 if (kernel_uses_smartmips_rixi) {
1337 /*
1338 * If the page is not _PAGE_VALID, RI or XI could not
1339 * have triggered it. Skip the expensive test..
1340 */
1341 uasm_i_andi(&p, K0, K0, _PAGE_VALID);
1342 uasm_il_beqz(&p, &r, K0, label_tlbl_goaround1);
1343 uasm_i_nop(&p);
1344
1345 uasm_i_tlbr(&p);
1346 /* Examine entrylo 0 or 1 based on ptr. */
1347 uasm_i_andi(&p, K0, K1, sizeof(pte_t));
1348 uasm_i_beqz(&p, K0, 8);
1349
1350 UASM_i_MFC0(&p, K0, C0_ENTRYLO0); /* load it in the delay slot*/
1351 UASM_i_MFC0(&p, K0, C0_ENTRYLO1); /* load it if ptr is odd */
1352 /*
1353 * If the entryLo (now in K0) is valid (bit 1), RI or
1354 * XI must have triggered it.
1355 */
1356 uasm_i_andi(&p, K0, K0, 2);
1357 uasm_il_bnez(&p, &r, K0, label_nopage_tlbl);
1358
1359 uasm_l_tlbl_goaround1(&l, p);
1360 /* Reload the PTE value */
1361 iPTE_LW(&p, K0, K1);
1362 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363 build_make_valid(&p, &r, K0, K1);
1364 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1365
David Daneyfd062c82009-05-27 17:47:44 -07001366#ifdef CONFIG_HUGETLB_PAGE
1367 /*
1368 * This is the entry point when build_r4000_tlbchange_handler_head
1369 * spots a huge page.
1370 */
1371 uasm_l_tlb_huge_update(&l, p);
1372 iPTE_LW(&p, K0, K1);
1373 build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
1374 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08001375
1376 if (kernel_uses_smartmips_rixi) {
1377 /*
1378 * If the page is not _PAGE_VALID, RI or XI could not
1379 * have triggered it. Skip the expensive test..
1380 */
1381 uasm_i_andi(&p, K0, K0, _PAGE_VALID);
1382 uasm_il_beqz(&p, &r, K0, label_tlbl_goaround2);
1383 uasm_i_nop(&p);
1384
1385 uasm_i_tlbr(&p);
1386 /* Examine entrylo 0 or 1 based on ptr. */
1387 uasm_i_andi(&p, K0, K1, sizeof(pte_t));
1388 uasm_i_beqz(&p, K0, 8);
1389
1390 UASM_i_MFC0(&p, K0, C0_ENTRYLO0); /* load it in the delay slot*/
1391 UASM_i_MFC0(&p, K0, C0_ENTRYLO1); /* load it if ptr is odd */
1392 /*
1393 * If the entryLo (now in K0) is valid (bit 1), RI or
1394 * XI must have triggered it.
1395 */
1396 uasm_i_andi(&p, K0, K0, 2);
1397 uasm_il_beqz(&p, &r, K0, label_tlbl_goaround2);
1398 /* Reload the PTE value */
1399 iPTE_LW(&p, K0, K1);
1400
1401 /*
1402 * We clobbered C0_PAGEMASK, restore it. On the other branch
1403 * it is restored in build_huge_tlb_write_entry.
1404 */
1405 build_restore_pagemask(&p, &r, K0, label_nopage_tlbl);
1406
1407 uasm_l_tlbl_goaround2(&l, p);
1408 }
David Daneyfd062c82009-05-27 17:47:44 -07001409 uasm_i_ori(&p, K0, K0, (_PAGE_ACCESSED | _PAGE_VALID));
1410 build_huge_handler_tail(&p, &r, &l, K0, K1);
1411#endif
1412
Thiemo Seufere30ec452008-01-28 20:05:38 +00001413 uasm_l_nopage_tlbl(&l, p);
1414 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1415 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416
1417 if ((p - handle_tlbl) > FASTPATH_SIZE)
1418 panic("TLB load handler fastpath space exceeded");
1419
Thiemo Seufere30ec452008-01-28 20:05:38 +00001420 uasm_resolve_relocs(relocs, labels);
1421 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1422 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001424 dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425}
1426
Ralf Baechle234fcd12008-03-08 09:56:28 +00001427static void __cpuinit build_r4000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428{
1429 u32 *p = handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001430 struct uasm_label *l = labels;
1431 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432
1433 memset(handle_tlbs, 0, sizeof(handle_tlbs));
1434 memset(labels, 0, sizeof(labels));
1435 memset(relocs, 0, sizeof(relocs));
1436
1437 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001438 build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001439 if (m4kc_tlbp_war())
1440 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441 build_make_write(&p, &r, K0, K1);
1442 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1443
David Daneyfd062c82009-05-27 17:47:44 -07001444#ifdef CONFIG_HUGETLB_PAGE
1445 /*
1446 * This is the entry point when
1447 * build_r4000_tlbchange_handler_head spots a huge page.
1448 */
1449 uasm_l_tlb_huge_update(&l, p);
1450 iPTE_LW(&p, K0, K1);
1451 build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
1452 build_tlb_probe_entry(&p);
1453 uasm_i_ori(&p, K0, K0,
1454 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
1455 build_huge_handler_tail(&p, &r, &l, K0, K1);
1456#endif
1457
Thiemo Seufere30ec452008-01-28 20:05:38 +00001458 uasm_l_nopage_tlbs(&l, p);
1459 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1460 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461
1462 if ((p - handle_tlbs) > FASTPATH_SIZE)
1463 panic("TLB store handler fastpath space exceeded");
1464
Thiemo Seufere30ec452008-01-28 20:05:38 +00001465 uasm_resolve_relocs(relocs, labels);
1466 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1467 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001469 dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470}
1471
Ralf Baechle234fcd12008-03-08 09:56:28 +00001472static void __cpuinit build_r4000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473{
1474 u32 *p = handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001475 struct uasm_label *l = labels;
1476 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477
1478 memset(handle_tlbm, 0, sizeof(handle_tlbm));
1479 memset(labels, 0, sizeof(labels));
1480 memset(relocs, 0, sizeof(relocs));
1481
1482 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001483 build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001484 if (m4kc_tlbp_war())
1485 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486 /* Present and writable bits set, set accessed and dirty bits. */
1487 build_make_write(&p, &r, K0, K1);
1488 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1489
David Daneyfd062c82009-05-27 17:47:44 -07001490#ifdef CONFIG_HUGETLB_PAGE
1491 /*
1492 * This is the entry point when
1493 * build_r4000_tlbchange_handler_head spots a huge page.
1494 */
1495 uasm_l_tlb_huge_update(&l, p);
1496 iPTE_LW(&p, K0, K1);
1497 build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
1498 build_tlb_probe_entry(&p);
1499 uasm_i_ori(&p, K0, K0,
1500 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
1501 build_huge_handler_tail(&p, &r, &l, K0, K1);
1502#endif
1503
Thiemo Seufere30ec452008-01-28 20:05:38 +00001504 uasm_l_nopage_tlbm(&l, p);
1505 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1506 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507
1508 if ((p - handle_tlbm) > FASTPATH_SIZE)
1509 panic("TLB modify handler fastpath space exceeded");
1510
Thiemo Seufere30ec452008-01-28 20:05:38 +00001511 uasm_resolve_relocs(relocs, labels);
1512 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1513 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001515 dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516}
1517
Ralf Baechle234fcd12008-03-08 09:56:28 +00001518void __cpuinit build_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519{
1520 /*
1521 * The refill handler is generated per-CPU, multi-node systems
1522 * may have local storage for it. The other handlers are only
1523 * needed once.
1524 */
1525 static int run_once = 0;
1526
Ralf Baechle10cc3522007-10-11 23:46:15 +01001527 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528 case CPU_R2000:
1529 case CPU_R3000:
1530 case CPU_R3000A:
1531 case CPU_R3081E:
1532 case CPU_TX3912:
1533 case CPU_TX3922:
1534 case CPU_TX3927:
David Daney82622282009-10-14 12:16:56 -07001535#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 build_r3000_tlb_refill_handler();
1537 if (!run_once) {
1538 build_r3000_tlb_load_handler();
1539 build_r3000_tlb_store_handler();
1540 build_r3000_tlb_modify_handler();
1541 run_once++;
1542 }
David Daney82622282009-10-14 12:16:56 -07001543#else
1544 panic("No R3000 TLB refill handler");
1545#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546 break;
1547
1548 case CPU_R6000:
1549 case CPU_R6000A:
1550 panic("No R6000 TLB refill handler yet");
1551 break;
1552
1553 case CPU_R8000:
1554 panic("No R8000 TLB refill handler yet");
1555 break;
1556
1557 default:
1558 build_r4000_tlb_refill_handler();
1559 if (!run_once) {
1560 build_r4000_tlb_load_handler();
1561 build_r4000_tlb_store_handler();
1562 build_r4000_tlb_modify_handler();
1563 run_once++;
1564 }
1565 }
1566}
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001567
Ralf Baechle234fcd12008-03-08 09:56:28 +00001568void __cpuinit flush_tlb_handlers(void)
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001569{
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001570 local_flush_icache_range((unsigned long)handle_tlbl,
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001571 (unsigned long)handle_tlbl + sizeof(handle_tlbl));
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001572 local_flush_icache_range((unsigned long)handle_tlbs,
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001573 (unsigned long)handle_tlbs + sizeof(handle_tlbs));
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001574 local_flush_icache_range((unsigned long)handle_tlbm,
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001575 (unsigned long)handle_tlbm + sizeof(handle_tlbm));
1576}