blob: cf6653f71d232847298598b49e0c83711aca9ede [file] [log] [blame]
Li Yangce973b12006-08-14 23:00:11 -07001/*
Haiying Wang047584c2009-06-02 04:04:15 +00002 * Copyright (C) 2006-2009 Freescale Semicondutor, Inc. All rights reserved.
Li Yangce973b12006-08-14 23:00:11 -07003 *
4 * Author: Shlomi Gridish <gridish@freescale.com>
Li Yang18a8e862006-10-19 21:07:34 -05005 * Li Yang <leoli@freescale.com>
Li Yangce973b12006-08-14 23:00:11 -07006 *
7 * Description:
8 * QE UCC Gigabit Ethernet Driver
9 *
Li Yangce973b12006-08-14 23:00:11 -070010 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
14 */
15#include <linux/kernel.h>
16#include <linux/init.h>
17#include <linux/errno.h>
18#include <linux/slab.h>
19#include <linux/stddef.h>
20#include <linux/interrupt.h>
21#include <linux/netdevice.h>
22#include <linux/etherdevice.h>
23#include <linux/skbuff.h>
24#include <linux/spinlock.h>
25#include <linux/mm.h>
Li Yangce973b12006-08-14 23:00:11 -070026#include <linux/dma-mapping.h>
Li Yangce973b12006-08-14 23:00:11 -070027#include <linux/mii.h>
Kim Phillips728de4c92007-04-13 01:26:03 -050028#include <linux/phy.h>
Timur Tabidf19b6b2007-01-09 12:31:38 -060029#include <linux/workqueue.h>
Grant Likely0b9da332009-04-25 12:53:23 +000030#include <linux/of_mdio.h>
Stephen Rothwell55b6c8e2008-05-23 16:28:54 +100031#include <linux/of_platform.h>
Li Yangce973b12006-08-14 23:00:11 -070032
33#include <asm/uaccess.h>
34#include <asm/irq.h>
35#include <asm/io.h>
36#include <asm/immap_qe.h>
37#include <asm/qe.h>
38#include <asm/ucc.h>
39#include <asm/ucc_fast.h>
Liu Yu-B1320181abb432010-01-13 22:13:18 +000040#include <asm/machdep.h>
Li Yangce973b12006-08-14 23:00:11 -070041
42#include "ucc_geth.h"
Andy Fleming1577ece2009-02-04 16:42:12 -080043#include "fsl_pq_mdio.h"
Li Yangce973b12006-08-14 23:00:11 -070044
45#undef DEBUG
46
Li Yangce973b12006-08-14 23:00:11 -070047#define ugeth_printk(level, format, arg...) \
48 printk(level format "\n", ## arg)
49
50#define ugeth_dbg(format, arg...) \
51 ugeth_printk(KERN_DEBUG , format , ## arg)
52#define ugeth_err(format, arg...) \
53 ugeth_printk(KERN_ERR , format , ## arg)
54#define ugeth_info(format, arg...) \
55 ugeth_printk(KERN_INFO , format , ## arg)
56#define ugeth_warn(format, arg...) \
57 ugeth_printk(KERN_WARNING , format , ## arg)
58
59#ifdef UGETH_VERBOSE_DEBUG
60#define ugeth_vdbg ugeth_dbg
61#else
62#define ugeth_vdbg(fmt, args...) do { } while (0)
63#endif /* UGETH_VERBOSE_DEBUG */
Li Yang890de952007-07-19 11:48:29 +080064#define UGETH_MSG_DEFAULT (NETIF_MSG_IFUP << 1 ) - 1
Li Yangce973b12006-08-14 23:00:11 -070065
Emil Medve88a15f22007-10-15 08:43:50 -050066
Li Yangce973b12006-08-14 23:00:11 -070067static DEFINE_SPINLOCK(ugeth_lock);
68
Li Yang890de952007-07-19 11:48:29 +080069static struct {
70 u32 msg_enable;
71} debug = { -1 };
72
73module_param_named(debug, debug.msg_enable, int, 0);
74MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 0xffff=all)");
75
Li Yang18a8e862006-10-19 21:07:34 -050076static struct ucc_geth_info ugeth_primary_info = {
Li Yangce973b12006-08-14 23:00:11 -070077 .uf_info = {
78 .bd_mem_part = MEM_PART_SYSTEM,
79 .rtsm = UCC_FAST_SEND_IDLES_BETWEEN_FRAMES,
80 .max_rx_buf_length = 1536,
Kim Phillips728de4c92007-04-13 01:26:03 -050081 /* adjusted at startup if max-speed 1000 */
Li Yangce973b12006-08-14 23:00:11 -070082 .urfs = UCC_GETH_URFS_INIT,
83 .urfet = UCC_GETH_URFET_INIT,
84 .urfset = UCC_GETH_URFSET_INIT,
85 .utfs = UCC_GETH_UTFS_INIT,
86 .utfet = UCC_GETH_UTFET_INIT,
87 .utftt = UCC_GETH_UTFTT_INIT,
Li Yangce973b12006-08-14 23:00:11 -070088 .ufpt = 256,
89 .mode = UCC_FAST_PROTOCOL_MODE_ETHERNET,
90 .ttx_trx = UCC_FAST_GUMR_TRANSPARENT_TTX_TRX_NORMAL,
91 .tenc = UCC_FAST_TX_ENCODING_NRZ,
92 .renc = UCC_FAST_RX_ENCODING_NRZ,
93 .tcrc = UCC_FAST_16_BIT_CRC,
94 .synl = UCC_FAST_SYNC_LEN_NOT_USED,
95 },
96 .numQueuesTx = 1,
97 .numQueuesRx = 1,
98 .extendedFilteringChainPointer = ((uint32_t) NULL),
99 .typeorlen = 3072 /*1536 */ ,
100 .nonBackToBackIfgPart1 = 0x40,
101 .nonBackToBackIfgPart2 = 0x60,
102 .miminumInterFrameGapEnforcement = 0x50,
103 .backToBackInterFrameGap = 0x60,
104 .mblinterval = 128,
105 .nortsrbytetime = 5,
106 .fracsiz = 1,
107 .strictpriorityq = 0xff,
108 .altBebTruncation = 0xa,
109 .excessDefer = 1,
110 .maxRetransmission = 0xf,
111 .collisionWindow = 0x37,
112 .receiveFlowControl = 1,
Li Yangac421852007-07-19 11:47:47 +0800113 .transmitFlowControl = 1,
Li Yangce973b12006-08-14 23:00:11 -0700114 .maxGroupAddrInHash = 4,
115 .maxIndAddrInHash = 4,
116 .prel = 7,
117 .maxFrameLength = 1518,
118 .minFrameLength = 64,
119 .maxD1Length = 1520,
120 .maxD2Length = 1520,
121 .vlantype = 0x8100,
122 .ecamptr = ((uint32_t) NULL),
123 .eventRegMask = UCCE_OTHER,
124 .pausePeriod = 0xf000,
125 .interruptcoalescingmaxvalue = {1, 1, 1, 1, 1, 1, 1, 1},
126 .bdRingLenTx = {
127 TX_BD_RING_LEN,
128 TX_BD_RING_LEN,
129 TX_BD_RING_LEN,
130 TX_BD_RING_LEN,
131 TX_BD_RING_LEN,
132 TX_BD_RING_LEN,
133 TX_BD_RING_LEN,
134 TX_BD_RING_LEN},
135
136 .bdRingLenRx = {
137 RX_BD_RING_LEN,
138 RX_BD_RING_LEN,
139 RX_BD_RING_LEN,
140 RX_BD_RING_LEN,
141 RX_BD_RING_LEN,
142 RX_BD_RING_LEN,
143 RX_BD_RING_LEN,
144 RX_BD_RING_LEN},
145
146 .numStationAddresses = UCC_GETH_NUM_OF_STATION_ADDRESSES_1,
147 .largestexternallookupkeysize =
148 QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_NONE,
Li Yangac421852007-07-19 11:47:47 +0800149 .statisticsMode = UCC_GETH_STATISTICS_GATHERING_MODE_HARDWARE |
150 UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX |
151 UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX,
Li Yangce973b12006-08-14 23:00:11 -0700152 .vlanOperationTagged = UCC_GETH_VLAN_OPERATION_TAGGED_NOP,
153 .vlanOperationNonTagged = UCC_GETH_VLAN_OPERATION_NON_TAGGED_NOP,
154 .rxQoSMode = UCC_GETH_QOS_MODE_DEFAULT,
155 .aufc = UPSMR_AUTOMATIC_FLOW_CONTROL_MODE_NONE,
156 .padAndCrc = MACCFG2_PAD_AND_CRC_MODE_PAD_AND_CRC,
Joakim Tjernlundffea31e2008-03-06 18:48:46 +0800157 .numThreadsTx = UCC_GETH_NUM_OF_THREADS_1,
158 .numThreadsRx = UCC_GETH_NUM_OF_THREADS_1,
Li Yangce973b12006-08-14 23:00:11 -0700159 .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
160 .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
161};
162
Li Yang18a8e862006-10-19 21:07:34 -0500163static struct ucc_geth_info ugeth_info[8];
Li Yangce973b12006-08-14 23:00:11 -0700164
165#ifdef DEBUG
166static void mem_disp(u8 *addr, int size)
167{
168 u8 *i;
169 int size16Aling = (size >> 4) << 4;
170 int size4Aling = (size >> 2) << 2;
171 int notAlign = 0;
172 if (size % 16)
173 notAlign = 1;
174
175 for (i = addr; (u32) i < (u32) addr + size16Aling; i += 16)
176 printk("0x%08x: %08x %08x %08x %08x\r\n",
177 (u32) i,
178 *((u32 *) (i)),
179 *((u32 *) (i + 4)),
180 *((u32 *) (i + 8)), *((u32 *) (i + 12)));
181 if (notAlign == 1)
182 printk("0x%08x: ", (u32) i);
183 for (; (u32) i < (u32) addr + size4Aling; i += 4)
184 printk("%08x ", *((u32 *) (i)));
185 for (; (u32) i < (u32) addr + size; i++)
186 printk("%02x", *((u8 *) (i)));
187 if (notAlign == 1)
188 printk("\r\n");
189}
190#endif /* DEBUG */
191
Li Yangce973b12006-08-14 23:00:11 -0700192static struct list_head *dequeue(struct list_head *lh)
193{
194 unsigned long flags;
195
Scott Wood1083cfe2006-12-07 13:31:07 -0600196 spin_lock_irqsave(&ugeth_lock, flags);
Li Yangce973b12006-08-14 23:00:11 -0700197 if (!list_empty(lh)) {
198 struct list_head *node = lh->next;
199 list_del(node);
Scott Wood1083cfe2006-12-07 13:31:07 -0600200 spin_unlock_irqrestore(&ugeth_lock, flags);
Li Yangce973b12006-08-14 23:00:11 -0700201 return node;
202 } else {
Scott Wood1083cfe2006-12-07 13:31:07 -0600203 spin_unlock_irqrestore(&ugeth_lock, flags);
Li Yangce973b12006-08-14 23:00:11 -0700204 return NULL;
205 }
206}
207
Andy Fleming6fee40e2008-05-02 13:01:23 -0500208static struct sk_buff *get_new_skb(struct ucc_geth_private *ugeth,
209 u8 __iomem *bd)
Li Yangce973b12006-08-14 23:00:11 -0700210{
211 struct sk_buff *skb = NULL;
212
Anton Vorontsov50f238f2009-07-07 08:38:42 +0000213 skb = __skb_dequeue(&ugeth->rx_recycle);
214 if (!skb)
215 skb = dev_alloc_skb(ugeth->ug_info->uf_info.max_rx_buf_length +
216 UCC_GETH_RX_DATA_BUF_ALIGNMENT);
Li Yangce973b12006-08-14 23:00:11 -0700217 if (skb == NULL)
218 return NULL;
219
220 /* We need the data buffer to be aligned properly. We will reserve
221 * as many bytes as needed to align the data properly
222 */
223 skb_reserve(skb,
224 UCC_GETH_RX_DATA_BUF_ALIGNMENT -
225 (((unsigned)skb->data) & (UCC_GETH_RX_DATA_BUF_ALIGNMENT -
226 1)));
227
Anton Vorontsovda1aa632009-04-02 01:26:07 -0700228 skb->dev = ugeth->ndev;
Li Yangce973b12006-08-14 23:00:11 -0700229
Andy Fleming6fee40e2008-05-02 13:01:23 -0500230 out_be32(&((struct qe_bd __iomem *)bd)->buf,
Anton Vorontsovda1aa632009-04-02 01:26:07 -0700231 dma_map_single(ugeth->dev,
Li Yangce973b12006-08-14 23:00:11 -0700232 skb->data,
233 ugeth->ug_info->uf_info.max_rx_buf_length +
234 UCC_GETH_RX_DATA_BUF_ALIGNMENT,
235 DMA_FROM_DEVICE));
236
Andy Fleming6fee40e2008-05-02 13:01:23 -0500237 out_be32((u32 __iomem *)bd,
238 (R_E | R_I | (in_be32((u32 __iomem*)bd) & R_W)));
Li Yangce973b12006-08-14 23:00:11 -0700239
240 return skb;
241}
242
Li Yang18a8e862006-10-19 21:07:34 -0500243static int rx_bd_buffer_set(struct ucc_geth_private *ugeth, u8 rxQ)
Li Yangce973b12006-08-14 23:00:11 -0700244{
Andy Fleming6fee40e2008-05-02 13:01:23 -0500245 u8 __iomem *bd;
Li Yangce973b12006-08-14 23:00:11 -0700246 u32 bd_status;
247 struct sk_buff *skb;
248 int i;
249
250 bd = ugeth->p_rx_bd_ring[rxQ];
251 i = 0;
252
253 do {
Andy Fleming6fee40e2008-05-02 13:01:23 -0500254 bd_status = in_be32((u32 __iomem *)bd);
Li Yangce973b12006-08-14 23:00:11 -0700255 skb = get_new_skb(ugeth, bd);
256
257 if (!skb) /* If can not allocate data buffer,
258 abort. Cleanup will be elsewhere */
259 return -ENOMEM;
260
261 ugeth->rx_skbuff[rxQ][i] = skb;
262
263 /* advance the BD pointer */
Li Yang18a8e862006-10-19 21:07:34 -0500264 bd += sizeof(struct qe_bd);
Li Yangce973b12006-08-14 23:00:11 -0700265 i++;
266 } while (!(bd_status & R_W));
267
268 return 0;
269}
270
Li Yang18a8e862006-10-19 21:07:34 -0500271static int fill_init_enet_entries(struct ucc_geth_private *ugeth,
Andy Fleming6fee40e2008-05-02 13:01:23 -0500272 u32 *p_start,
Li Yangce973b12006-08-14 23:00:11 -0700273 u8 num_entries,
274 u32 thread_size,
275 u32 thread_alignment,
Haiying Wang345f8422009-04-29 14:14:35 -0400276 unsigned int risc,
Li Yangce973b12006-08-14 23:00:11 -0700277 int skip_page_for_first_entry)
278{
279 u32 init_enet_offset;
280 u8 i;
281 int snum;
282
283 for (i = 0; i < num_entries; i++) {
284 if ((snum = qe_get_snum()) < 0) {
Li Yang890de952007-07-19 11:48:29 +0800285 if (netif_msg_ifup(ugeth))
286 ugeth_err("fill_init_enet_entries: Can not get SNUM.");
Li Yangce973b12006-08-14 23:00:11 -0700287 return snum;
288 }
289 if ((i == 0) && skip_page_for_first_entry)
290 /* First entry of Rx does not have page */
291 init_enet_offset = 0;
292 else {
293 init_enet_offset =
294 qe_muram_alloc(thread_size, thread_alignment);
Timur Tabi4c356302007-05-08 14:46:36 -0500295 if (IS_ERR_VALUE(init_enet_offset)) {
Li Yang890de952007-07-19 11:48:29 +0800296 if (netif_msg_ifup(ugeth))
297 ugeth_err("fill_init_enet_entries: Can not allocate DPRAM memory.");
Li Yangce973b12006-08-14 23:00:11 -0700298 qe_put_snum((u8) snum);
299 return -ENOMEM;
300 }
301 }
302 *(p_start++) =
303 ((u8) snum << ENET_INIT_PARAM_SNUM_SHIFT) | init_enet_offset
304 | risc;
305 }
306
307 return 0;
308}
309
Li Yang18a8e862006-10-19 21:07:34 -0500310static int return_init_enet_entries(struct ucc_geth_private *ugeth,
Andy Fleming6fee40e2008-05-02 13:01:23 -0500311 u32 *p_start,
Li Yangce973b12006-08-14 23:00:11 -0700312 u8 num_entries,
Haiying Wang345f8422009-04-29 14:14:35 -0400313 unsigned int risc,
Li Yangce973b12006-08-14 23:00:11 -0700314 int skip_page_for_first_entry)
315{
316 u32 init_enet_offset;
317 u8 i;
318 int snum;
319
320 for (i = 0; i < num_entries; i++) {
Andy Fleming6fee40e2008-05-02 13:01:23 -0500321 u32 val = *p_start;
322
Li Yangce973b12006-08-14 23:00:11 -0700323 /* Check that this entry was actually valid --
324 needed in case failed in allocations */
Andy Fleming6fee40e2008-05-02 13:01:23 -0500325 if ((val & ENET_INIT_PARAM_RISC_MASK) == risc) {
Li Yangce973b12006-08-14 23:00:11 -0700326 snum =
Andy Fleming6fee40e2008-05-02 13:01:23 -0500327 (u32) (val & ENET_INIT_PARAM_SNUM_MASK) >>
Li Yangce973b12006-08-14 23:00:11 -0700328 ENET_INIT_PARAM_SNUM_SHIFT;
329 qe_put_snum((u8) snum);
330 if (!((i == 0) && skip_page_for_first_entry)) {
331 /* First entry of Rx does not have page */
332 init_enet_offset =
Andy Fleming6fee40e2008-05-02 13:01:23 -0500333 (val & ENET_INIT_PARAM_PTR_MASK);
Li Yangce973b12006-08-14 23:00:11 -0700334 qe_muram_free(init_enet_offset);
335 }
Andy Fleming6fee40e2008-05-02 13:01:23 -0500336 *p_start++ = 0;
Li Yangce973b12006-08-14 23:00:11 -0700337 }
338 }
339
340 return 0;
341}
342
343#ifdef DEBUG
Li Yang18a8e862006-10-19 21:07:34 -0500344static int dump_init_enet_entries(struct ucc_geth_private *ugeth,
Andy Fleming6fee40e2008-05-02 13:01:23 -0500345 u32 __iomem *p_start,
Li Yangce973b12006-08-14 23:00:11 -0700346 u8 num_entries,
347 u32 thread_size,
Haiying Wang345f8422009-04-29 14:14:35 -0400348 unsigned int risc,
Li Yangce973b12006-08-14 23:00:11 -0700349 int skip_page_for_first_entry)
350{
351 u32 init_enet_offset;
352 u8 i;
353 int snum;
354
355 for (i = 0; i < num_entries; i++) {
Andy Fleming6fee40e2008-05-02 13:01:23 -0500356 u32 val = in_be32(p_start);
357
Li Yangce973b12006-08-14 23:00:11 -0700358 /* Check that this entry was actually valid --
359 needed in case failed in allocations */
Andy Fleming6fee40e2008-05-02 13:01:23 -0500360 if ((val & ENET_INIT_PARAM_RISC_MASK) == risc) {
Li Yangce973b12006-08-14 23:00:11 -0700361 snum =
Andy Fleming6fee40e2008-05-02 13:01:23 -0500362 (u32) (val & ENET_INIT_PARAM_SNUM_MASK) >>
Li Yangce973b12006-08-14 23:00:11 -0700363 ENET_INIT_PARAM_SNUM_SHIFT;
364 qe_put_snum((u8) snum);
365 if (!((i == 0) && skip_page_for_first_entry)) {
366 /* First entry of Rx does not have page */
367 init_enet_offset =
368 (in_be32(p_start) &
369 ENET_INIT_PARAM_PTR_MASK);
370 ugeth_info("Init enet entry %d:", i);
371 ugeth_info("Base address: 0x%08x",
372 (u32)
373 qe_muram_addr(init_enet_offset));
374 mem_disp(qe_muram_addr(init_enet_offset),
375 thread_size);
376 }
377 p_start++;
378 }
379 }
380
381 return 0;
382}
383#endif
384
Li Yang18a8e862006-10-19 21:07:34 -0500385static void put_enet_addr_container(struct enet_addr_container *enet_addr_cont)
Li Yangce973b12006-08-14 23:00:11 -0700386{
387 kfree(enet_addr_cont);
388}
389
Timur Tabidf19b6b2007-01-09 12:31:38 -0600390static void set_mac_addr(__be16 __iomem *reg, u8 *mac)
Li Yangce973b12006-08-14 23:00:11 -0700391{
Li Yang18a8e862006-10-19 21:07:34 -0500392 out_be16(&reg[0], ((u16)mac[5] << 8) | mac[4]);
393 out_be16(&reg[1], ((u16)mac[3] << 8) | mac[2]);
394 out_be16(&reg[2], ((u16)mac[1] << 8) | mac[0]);
395}
396
Li Yang18a8e862006-10-19 21:07:34 -0500397static int hw_clear_addr_in_paddr(struct ucc_geth_private *ugeth, u8 paddr_num)
Li Yangce973b12006-08-14 23:00:11 -0700398{
Andy Fleming6fee40e2008-05-02 13:01:23 -0500399 struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
Li Yangce973b12006-08-14 23:00:11 -0700400
401 if (!(paddr_num < NUM_OF_PADDRS)) {
Harvey Harrisonb39d66a2008-08-20 16:52:04 -0700402 ugeth_warn("%s: Illagel paddr_num.", __func__);
Li Yangce973b12006-08-14 23:00:11 -0700403 return -EINVAL;
404 }
405
406 p_82xx_addr_filt =
Andy Fleming6fee40e2008-05-02 13:01:23 -0500407 (struct ucc_geth_82xx_address_filtering_pram __iomem *) ugeth->p_rx_glbl_pram->
Li Yangce973b12006-08-14 23:00:11 -0700408 addressfiltering;
409
410 /* Writing address ff.ff.ff.ff.ff.ff disables address
411 recognition for this register */
412 out_be16(&p_82xx_addr_filt->paddr[paddr_num].h, 0xffff);
413 out_be16(&p_82xx_addr_filt->paddr[paddr_num].m, 0xffff);
414 out_be16(&p_82xx_addr_filt->paddr[paddr_num].l, 0xffff);
415
416 return 0;
417}
418
Li Yang18a8e862006-10-19 21:07:34 -0500419static void hw_add_addr_in_hash(struct ucc_geth_private *ugeth,
420 u8 *p_enet_addr)
Li Yangce973b12006-08-14 23:00:11 -0700421{
Andy Fleming6fee40e2008-05-02 13:01:23 -0500422 struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
Li Yangce973b12006-08-14 23:00:11 -0700423 u32 cecr_subblock;
424
425 p_82xx_addr_filt =
Andy Fleming6fee40e2008-05-02 13:01:23 -0500426 (struct ucc_geth_82xx_address_filtering_pram __iomem *) ugeth->p_rx_glbl_pram->
Li Yangce973b12006-08-14 23:00:11 -0700427 addressfiltering;
428
429 cecr_subblock =
430 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
431
432 /* Ethernet frames are defined in Little Endian mode,
Daniel Mack3ad2f3f2010-02-03 08:01:28 +0800433 therefore to insert */
Li Yangce973b12006-08-14 23:00:11 -0700434 /* the address to the hash (Big Endian mode), we reverse the bytes.*/
Li Yang18a8e862006-10-19 21:07:34 -0500435
436 set_mac_addr(&p_82xx_addr_filt->taddr.h, p_enet_addr);
Li Yangce973b12006-08-14 23:00:11 -0700437
438 qe_issue_cmd(QE_SET_GROUP_ADDRESS, cecr_subblock,
Li Yang18a8e862006-10-19 21:07:34 -0500439 QE_CR_PROTOCOL_ETHERNET, 0);
Li Yangce973b12006-08-14 23:00:11 -0700440}
441
Li Yang18a8e862006-10-19 21:07:34 -0500442static inline int compare_addr(u8 **addr1, u8 **addr2)
Li Yangce973b12006-08-14 23:00:11 -0700443{
444 return memcmp(addr1, addr2, ENET_NUM_OCTETS_PER_ADDRESS);
445}
446
447#ifdef DEBUG
Li Yang18a8e862006-10-19 21:07:34 -0500448static void get_statistics(struct ucc_geth_private *ugeth,
449 struct ucc_geth_tx_firmware_statistics *
Li Yangce973b12006-08-14 23:00:11 -0700450 tx_firmware_statistics,
Li Yang18a8e862006-10-19 21:07:34 -0500451 struct ucc_geth_rx_firmware_statistics *
Li Yangce973b12006-08-14 23:00:11 -0700452 rx_firmware_statistics,
Li Yang18a8e862006-10-19 21:07:34 -0500453 struct ucc_geth_hardware_statistics *hardware_statistics)
Li Yangce973b12006-08-14 23:00:11 -0700454{
Andy Fleming6fee40e2008-05-02 13:01:23 -0500455 struct ucc_fast __iomem *uf_regs;
456 struct ucc_geth __iomem *ug_regs;
Li Yang18a8e862006-10-19 21:07:34 -0500457 struct ucc_geth_tx_firmware_statistics_pram *p_tx_fw_statistics_pram;
458 struct ucc_geth_rx_firmware_statistics_pram *p_rx_fw_statistics_pram;
Li Yangce973b12006-08-14 23:00:11 -0700459
460 ug_regs = ugeth->ug_regs;
Andy Fleming6fee40e2008-05-02 13:01:23 -0500461 uf_regs = (struct ucc_fast __iomem *) ug_regs;
Li Yangce973b12006-08-14 23:00:11 -0700462 p_tx_fw_statistics_pram = ugeth->p_tx_fw_statistics_pram;
463 p_rx_fw_statistics_pram = ugeth->p_rx_fw_statistics_pram;
464
465 /* Tx firmware only if user handed pointer and driver actually
466 gathers Tx firmware statistics */
467 if (tx_firmware_statistics && p_tx_fw_statistics_pram) {
468 tx_firmware_statistics->sicoltx =
469 in_be32(&p_tx_fw_statistics_pram->sicoltx);
470 tx_firmware_statistics->mulcoltx =
471 in_be32(&p_tx_fw_statistics_pram->mulcoltx);
472 tx_firmware_statistics->latecoltxfr =
473 in_be32(&p_tx_fw_statistics_pram->latecoltxfr);
474 tx_firmware_statistics->frabortduecol =
475 in_be32(&p_tx_fw_statistics_pram->frabortduecol);
476 tx_firmware_statistics->frlostinmactxer =
477 in_be32(&p_tx_fw_statistics_pram->frlostinmactxer);
478 tx_firmware_statistics->carriersenseertx =
479 in_be32(&p_tx_fw_statistics_pram->carriersenseertx);
480 tx_firmware_statistics->frtxok =
481 in_be32(&p_tx_fw_statistics_pram->frtxok);
482 tx_firmware_statistics->txfrexcessivedefer =
483 in_be32(&p_tx_fw_statistics_pram->txfrexcessivedefer);
484 tx_firmware_statistics->txpkts256 =
485 in_be32(&p_tx_fw_statistics_pram->txpkts256);
486 tx_firmware_statistics->txpkts512 =
487 in_be32(&p_tx_fw_statistics_pram->txpkts512);
488 tx_firmware_statistics->txpkts1024 =
489 in_be32(&p_tx_fw_statistics_pram->txpkts1024);
490 tx_firmware_statistics->txpktsjumbo =
491 in_be32(&p_tx_fw_statistics_pram->txpktsjumbo);
492 }
493
494 /* Rx firmware only if user handed pointer and driver actually
495 * gathers Rx firmware statistics */
496 if (rx_firmware_statistics && p_rx_fw_statistics_pram) {
497 int i;
498 rx_firmware_statistics->frrxfcser =
499 in_be32(&p_rx_fw_statistics_pram->frrxfcser);
500 rx_firmware_statistics->fraligner =
501 in_be32(&p_rx_fw_statistics_pram->fraligner);
502 rx_firmware_statistics->inrangelenrxer =
503 in_be32(&p_rx_fw_statistics_pram->inrangelenrxer);
504 rx_firmware_statistics->outrangelenrxer =
505 in_be32(&p_rx_fw_statistics_pram->outrangelenrxer);
506 rx_firmware_statistics->frtoolong =
507 in_be32(&p_rx_fw_statistics_pram->frtoolong);
508 rx_firmware_statistics->runt =
509 in_be32(&p_rx_fw_statistics_pram->runt);
510 rx_firmware_statistics->verylongevent =
511 in_be32(&p_rx_fw_statistics_pram->verylongevent);
512 rx_firmware_statistics->symbolerror =
513 in_be32(&p_rx_fw_statistics_pram->symbolerror);
514 rx_firmware_statistics->dropbsy =
515 in_be32(&p_rx_fw_statistics_pram->dropbsy);
516 for (i = 0; i < 0x8; i++)
517 rx_firmware_statistics->res0[i] =
518 p_rx_fw_statistics_pram->res0[i];
519 rx_firmware_statistics->mismatchdrop =
520 in_be32(&p_rx_fw_statistics_pram->mismatchdrop);
521 rx_firmware_statistics->underpkts =
522 in_be32(&p_rx_fw_statistics_pram->underpkts);
523 rx_firmware_statistics->pkts256 =
524 in_be32(&p_rx_fw_statistics_pram->pkts256);
525 rx_firmware_statistics->pkts512 =
526 in_be32(&p_rx_fw_statistics_pram->pkts512);
527 rx_firmware_statistics->pkts1024 =
528 in_be32(&p_rx_fw_statistics_pram->pkts1024);
529 rx_firmware_statistics->pktsjumbo =
530 in_be32(&p_rx_fw_statistics_pram->pktsjumbo);
531 rx_firmware_statistics->frlossinmacer =
532 in_be32(&p_rx_fw_statistics_pram->frlossinmacer);
533 rx_firmware_statistics->pausefr =
534 in_be32(&p_rx_fw_statistics_pram->pausefr);
535 for (i = 0; i < 0x4; i++)
536 rx_firmware_statistics->res1[i] =
537 p_rx_fw_statistics_pram->res1[i];
538 rx_firmware_statistics->removevlan =
539 in_be32(&p_rx_fw_statistics_pram->removevlan);
540 rx_firmware_statistics->replacevlan =
541 in_be32(&p_rx_fw_statistics_pram->replacevlan);
542 rx_firmware_statistics->insertvlan =
543 in_be32(&p_rx_fw_statistics_pram->insertvlan);
544 }
545
546 /* Hardware only if user handed pointer and driver actually
547 gathers hardware statistics */
Timur Tabi3bc53422009-01-11 00:25:21 -0800548 if (hardware_statistics &&
549 (in_be32(&uf_regs->upsmr) & UCC_GETH_UPSMR_HSE)) {
Li Yangce973b12006-08-14 23:00:11 -0700550 hardware_statistics->tx64 = in_be32(&ug_regs->tx64);
551 hardware_statistics->tx127 = in_be32(&ug_regs->tx127);
552 hardware_statistics->tx255 = in_be32(&ug_regs->tx255);
553 hardware_statistics->rx64 = in_be32(&ug_regs->rx64);
554 hardware_statistics->rx127 = in_be32(&ug_regs->rx127);
555 hardware_statistics->rx255 = in_be32(&ug_regs->rx255);
556 hardware_statistics->txok = in_be32(&ug_regs->txok);
557 hardware_statistics->txcf = in_be16(&ug_regs->txcf);
558 hardware_statistics->tmca = in_be32(&ug_regs->tmca);
559 hardware_statistics->tbca = in_be32(&ug_regs->tbca);
560 hardware_statistics->rxfok = in_be32(&ug_regs->rxfok);
561 hardware_statistics->rxbok = in_be32(&ug_regs->rxbok);
562 hardware_statistics->rbyt = in_be32(&ug_regs->rbyt);
563 hardware_statistics->rmca = in_be32(&ug_regs->rmca);
564 hardware_statistics->rbca = in_be32(&ug_regs->rbca);
565 }
566}
567
Li Yang18a8e862006-10-19 21:07:34 -0500568static void dump_bds(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -0700569{
570 int i;
571 int length;
572
573 for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
574 if (ugeth->p_tx_bd_ring[i]) {
575 length =
576 (ugeth->ug_info->bdRingLenTx[i] *
Li Yang18a8e862006-10-19 21:07:34 -0500577 sizeof(struct qe_bd));
Li Yangce973b12006-08-14 23:00:11 -0700578 ugeth_info("TX BDs[%d]", i);
579 mem_disp(ugeth->p_tx_bd_ring[i], length);
580 }
581 }
582 for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
583 if (ugeth->p_rx_bd_ring[i]) {
584 length =
585 (ugeth->ug_info->bdRingLenRx[i] *
Li Yang18a8e862006-10-19 21:07:34 -0500586 sizeof(struct qe_bd));
Li Yangce973b12006-08-14 23:00:11 -0700587 ugeth_info("RX BDs[%d]", i);
588 mem_disp(ugeth->p_rx_bd_ring[i], length);
589 }
590 }
591}
592
Li Yang18a8e862006-10-19 21:07:34 -0500593static void dump_regs(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -0700594{
595 int i;
596
Sergey Matyukevich3ac37742010-07-28 08:05:21 +0000597 ugeth_info("UCC%d Geth registers:", ugeth->ug_info->uf_info.ucc_num + 1);
Li Yangce973b12006-08-14 23:00:11 -0700598 ugeth_info("Base address: 0x%08x", (u32) ugeth->ug_regs);
599
600 ugeth_info("maccfg1 : addr - 0x%08x, val - 0x%08x",
601 (u32) & ugeth->ug_regs->maccfg1,
602 in_be32(&ugeth->ug_regs->maccfg1));
603 ugeth_info("maccfg2 : addr - 0x%08x, val - 0x%08x",
604 (u32) & ugeth->ug_regs->maccfg2,
605 in_be32(&ugeth->ug_regs->maccfg2));
606 ugeth_info("ipgifg : addr - 0x%08x, val - 0x%08x",
607 (u32) & ugeth->ug_regs->ipgifg,
608 in_be32(&ugeth->ug_regs->ipgifg));
609 ugeth_info("hafdup : addr - 0x%08x, val - 0x%08x",
610 (u32) & ugeth->ug_regs->hafdup,
611 in_be32(&ugeth->ug_regs->hafdup));
Li Yangce973b12006-08-14 23:00:11 -0700612 ugeth_info("ifctl : addr - 0x%08x, val - 0x%08x",
613 (u32) & ugeth->ug_regs->ifctl,
614 in_be32(&ugeth->ug_regs->ifctl));
615 ugeth_info("ifstat : addr - 0x%08x, val - 0x%08x",
616 (u32) & ugeth->ug_regs->ifstat,
617 in_be32(&ugeth->ug_regs->ifstat));
618 ugeth_info("macstnaddr1: addr - 0x%08x, val - 0x%08x",
619 (u32) & ugeth->ug_regs->macstnaddr1,
620 in_be32(&ugeth->ug_regs->macstnaddr1));
621 ugeth_info("macstnaddr2: addr - 0x%08x, val - 0x%08x",
622 (u32) & ugeth->ug_regs->macstnaddr2,
623 in_be32(&ugeth->ug_regs->macstnaddr2));
624 ugeth_info("uempr : addr - 0x%08x, val - 0x%08x",
625 (u32) & ugeth->ug_regs->uempr,
626 in_be32(&ugeth->ug_regs->uempr));
627 ugeth_info("utbipar : addr - 0x%08x, val - 0x%08x",
628 (u32) & ugeth->ug_regs->utbipar,
629 in_be32(&ugeth->ug_regs->utbipar));
630 ugeth_info("uescr : addr - 0x%08x, val - 0x%04x",
631 (u32) & ugeth->ug_regs->uescr,
632 in_be16(&ugeth->ug_regs->uescr));
633 ugeth_info("tx64 : addr - 0x%08x, val - 0x%08x",
634 (u32) & ugeth->ug_regs->tx64,
635 in_be32(&ugeth->ug_regs->tx64));
636 ugeth_info("tx127 : addr - 0x%08x, val - 0x%08x",
637 (u32) & ugeth->ug_regs->tx127,
638 in_be32(&ugeth->ug_regs->tx127));
639 ugeth_info("tx255 : addr - 0x%08x, val - 0x%08x",
640 (u32) & ugeth->ug_regs->tx255,
641 in_be32(&ugeth->ug_regs->tx255));
642 ugeth_info("rx64 : addr - 0x%08x, val - 0x%08x",
643 (u32) & ugeth->ug_regs->rx64,
644 in_be32(&ugeth->ug_regs->rx64));
645 ugeth_info("rx127 : addr - 0x%08x, val - 0x%08x",
646 (u32) & ugeth->ug_regs->rx127,
647 in_be32(&ugeth->ug_regs->rx127));
648 ugeth_info("rx255 : addr - 0x%08x, val - 0x%08x",
649 (u32) & ugeth->ug_regs->rx255,
650 in_be32(&ugeth->ug_regs->rx255));
651 ugeth_info("txok : addr - 0x%08x, val - 0x%08x",
652 (u32) & ugeth->ug_regs->txok,
653 in_be32(&ugeth->ug_regs->txok));
654 ugeth_info("txcf : addr - 0x%08x, val - 0x%04x",
655 (u32) & ugeth->ug_regs->txcf,
656 in_be16(&ugeth->ug_regs->txcf));
657 ugeth_info("tmca : addr - 0x%08x, val - 0x%08x",
658 (u32) & ugeth->ug_regs->tmca,
659 in_be32(&ugeth->ug_regs->tmca));
660 ugeth_info("tbca : addr - 0x%08x, val - 0x%08x",
661 (u32) & ugeth->ug_regs->tbca,
662 in_be32(&ugeth->ug_regs->tbca));
663 ugeth_info("rxfok : addr - 0x%08x, val - 0x%08x",
664 (u32) & ugeth->ug_regs->rxfok,
665 in_be32(&ugeth->ug_regs->rxfok));
666 ugeth_info("rxbok : addr - 0x%08x, val - 0x%08x",
667 (u32) & ugeth->ug_regs->rxbok,
668 in_be32(&ugeth->ug_regs->rxbok));
669 ugeth_info("rbyt : addr - 0x%08x, val - 0x%08x",
670 (u32) & ugeth->ug_regs->rbyt,
671 in_be32(&ugeth->ug_regs->rbyt));
672 ugeth_info("rmca : addr - 0x%08x, val - 0x%08x",
673 (u32) & ugeth->ug_regs->rmca,
674 in_be32(&ugeth->ug_regs->rmca));
675 ugeth_info("rbca : addr - 0x%08x, val - 0x%08x",
676 (u32) & ugeth->ug_regs->rbca,
677 in_be32(&ugeth->ug_regs->rbca));
678 ugeth_info("scar : addr - 0x%08x, val - 0x%08x",
679 (u32) & ugeth->ug_regs->scar,
680 in_be32(&ugeth->ug_regs->scar));
681 ugeth_info("scam : addr - 0x%08x, val - 0x%08x",
682 (u32) & ugeth->ug_regs->scam,
683 in_be32(&ugeth->ug_regs->scam));
684
685 if (ugeth->p_thread_data_tx) {
686 int numThreadsTxNumerical;
687 switch (ugeth->ug_info->numThreadsTx) {
688 case UCC_GETH_NUM_OF_THREADS_1:
689 numThreadsTxNumerical = 1;
690 break;
691 case UCC_GETH_NUM_OF_THREADS_2:
692 numThreadsTxNumerical = 2;
693 break;
694 case UCC_GETH_NUM_OF_THREADS_4:
695 numThreadsTxNumerical = 4;
696 break;
697 case UCC_GETH_NUM_OF_THREADS_6:
698 numThreadsTxNumerical = 6;
699 break;
700 case UCC_GETH_NUM_OF_THREADS_8:
701 numThreadsTxNumerical = 8;
702 break;
703 default:
704 numThreadsTxNumerical = 0;
705 break;
706 }
707
708 ugeth_info("Thread data TXs:");
709 ugeth_info("Base address: 0x%08x",
710 (u32) ugeth->p_thread_data_tx);
711 for (i = 0; i < numThreadsTxNumerical; i++) {
712 ugeth_info("Thread data TX[%d]:", i);
713 ugeth_info("Base address: 0x%08x",
714 (u32) & ugeth->p_thread_data_tx[i]);
715 mem_disp((u8 *) & ugeth->p_thread_data_tx[i],
Li Yang18a8e862006-10-19 21:07:34 -0500716 sizeof(struct ucc_geth_thread_data_tx));
Li Yangce973b12006-08-14 23:00:11 -0700717 }
718 }
719 if (ugeth->p_thread_data_rx) {
720 int numThreadsRxNumerical;
721 switch (ugeth->ug_info->numThreadsRx) {
722 case UCC_GETH_NUM_OF_THREADS_1:
723 numThreadsRxNumerical = 1;
724 break;
725 case UCC_GETH_NUM_OF_THREADS_2:
726 numThreadsRxNumerical = 2;
727 break;
728 case UCC_GETH_NUM_OF_THREADS_4:
729 numThreadsRxNumerical = 4;
730 break;
731 case UCC_GETH_NUM_OF_THREADS_6:
732 numThreadsRxNumerical = 6;
733 break;
734 case UCC_GETH_NUM_OF_THREADS_8:
735 numThreadsRxNumerical = 8;
736 break;
737 default:
738 numThreadsRxNumerical = 0;
739 break;
740 }
741
742 ugeth_info("Thread data RX:");
743 ugeth_info("Base address: 0x%08x",
744 (u32) ugeth->p_thread_data_rx);
745 for (i = 0; i < numThreadsRxNumerical; i++) {
746 ugeth_info("Thread data RX[%d]:", i);
747 ugeth_info("Base address: 0x%08x",
748 (u32) & ugeth->p_thread_data_rx[i]);
749 mem_disp((u8 *) & ugeth->p_thread_data_rx[i],
Li Yang18a8e862006-10-19 21:07:34 -0500750 sizeof(struct ucc_geth_thread_data_rx));
Li Yangce973b12006-08-14 23:00:11 -0700751 }
752 }
753 if (ugeth->p_exf_glbl_param) {
754 ugeth_info("EXF global param:");
755 ugeth_info("Base address: 0x%08x",
756 (u32) ugeth->p_exf_glbl_param);
757 mem_disp((u8 *) ugeth->p_exf_glbl_param,
758 sizeof(*ugeth->p_exf_glbl_param));
759 }
760 if (ugeth->p_tx_glbl_pram) {
761 ugeth_info("TX global param:");
762 ugeth_info("Base address: 0x%08x", (u32) ugeth->p_tx_glbl_pram);
763 ugeth_info("temoder : addr - 0x%08x, val - 0x%04x",
764 (u32) & ugeth->p_tx_glbl_pram->temoder,
765 in_be16(&ugeth->p_tx_glbl_pram->temoder));
766 ugeth_info("sqptr : addr - 0x%08x, val - 0x%08x",
767 (u32) & ugeth->p_tx_glbl_pram->sqptr,
768 in_be32(&ugeth->p_tx_glbl_pram->sqptr));
769 ugeth_info("schedulerbasepointer: addr - 0x%08x, val - 0x%08x",
770 (u32) & ugeth->p_tx_glbl_pram->schedulerbasepointer,
771 in_be32(&ugeth->p_tx_glbl_pram->
772 schedulerbasepointer));
773 ugeth_info("txrmonbaseptr: addr - 0x%08x, val - 0x%08x",
774 (u32) & ugeth->p_tx_glbl_pram->txrmonbaseptr,
775 in_be32(&ugeth->p_tx_glbl_pram->txrmonbaseptr));
776 ugeth_info("tstate : addr - 0x%08x, val - 0x%08x",
777 (u32) & ugeth->p_tx_glbl_pram->tstate,
778 in_be32(&ugeth->p_tx_glbl_pram->tstate));
779 ugeth_info("iphoffset[0] : addr - 0x%08x, val - 0x%02x",
780 (u32) & ugeth->p_tx_glbl_pram->iphoffset[0],
781 ugeth->p_tx_glbl_pram->iphoffset[0]);
782 ugeth_info("iphoffset[1] : addr - 0x%08x, val - 0x%02x",
783 (u32) & ugeth->p_tx_glbl_pram->iphoffset[1],
784 ugeth->p_tx_glbl_pram->iphoffset[1]);
785 ugeth_info("iphoffset[2] : addr - 0x%08x, val - 0x%02x",
786 (u32) & ugeth->p_tx_glbl_pram->iphoffset[2],
787 ugeth->p_tx_glbl_pram->iphoffset[2]);
788 ugeth_info("iphoffset[3] : addr - 0x%08x, val - 0x%02x",
789 (u32) & ugeth->p_tx_glbl_pram->iphoffset[3],
790 ugeth->p_tx_glbl_pram->iphoffset[3]);
791 ugeth_info("iphoffset[4] : addr - 0x%08x, val - 0x%02x",
792 (u32) & ugeth->p_tx_glbl_pram->iphoffset[4],
793 ugeth->p_tx_glbl_pram->iphoffset[4]);
794 ugeth_info("iphoffset[5] : addr - 0x%08x, val - 0x%02x",
795 (u32) & ugeth->p_tx_glbl_pram->iphoffset[5],
796 ugeth->p_tx_glbl_pram->iphoffset[5]);
797 ugeth_info("iphoffset[6] : addr - 0x%08x, val - 0x%02x",
798 (u32) & ugeth->p_tx_glbl_pram->iphoffset[6],
799 ugeth->p_tx_glbl_pram->iphoffset[6]);
800 ugeth_info("iphoffset[7] : addr - 0x%08x, val - 0x%02x",
801 (u32) & ugeth->p_tx_glbl_pram->iphoffset[7],
802 ugeth->p_tx_glbl_pram->iphoffset[7]);
803 ugeth_info("vtagtable[0] : addr - 0x%08x, val - 0x%08x",
804 (u32) & ugeth->p_tx_glbl_pram->vtagtable[0],
805 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[0]));
806 ugeth_info("vtagtable[1] : addr - 0x%08x, val - 0x%08x",
807 (u32) & ugeth->p_tx_glbl_pram->vtagtable[1],
808 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[1]));
809 ugeth_info("vtagtable[2] : addr - 0x%08x, val - 0x%08x",
810 (u32) & ugeth->p_tx_glbl_pram->vtagtable[2],
811 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[2]));
812 ugeth_info("vtagtable[3] : addr - 0x%08x, val - 0x%08x",
813 (u32) & ugeth->p_tx_glbl_pram->vtagtable[3],
814 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[3]));
815 ugeth_info("vtagtable[4] : addr - 0x%08x, val - 0x%08x",
816 (u32) & ugeth->p_tx_glbl_pram->vtagtable[4],
817 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[4]));
818 ugeth_info("vtagtable[5] : addr - 0x%08x, val - 0x%08x",
819 (u32) & ugeth->p_tx_glbl_pram->vtagtable[5],
820 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[5]));
821 ugeth_info("vtagtable[6] : addr - 0x%08x, val - 0x%08x",
822 (u32) & ugeth->p_tx_glbl_pram->vtagtable[6],
823 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[6]));
824 ugeth_info("vtagtable[7] : addr - 0x%08x, val - 0x%08x",
825 (u32) & ugeth->p_tx_glbl_pram->vtagtable[7],
826 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[7]));
827 ugeth_info("tqptr : addr - 0x%08x, val - 0x%08x",
828 (u32) & ugeth->p_tx_glbl_pram->tqptr,
829 in_be32(&ugeth->p_tx_glbl_pram->tqptr));
830 }
831 if (ugeth->p_rx_glbl_pram) {
832 ugeth_info("RX global param:");
833 ugeth_info("Base address: 0x%08x", (u32) ugeth->p_rx_glbl_pram);
834 ugeth_info("remoder : addr - 0x%08x, val - 0x%08x",
835 (u32) & ugeth->p_rx_glbl_pram->remoder,
836 in_be32(&ugeth->p_rx_glbl_pram->remoder));
837 ugeth_info("rqptr : addr - 0x%08x, val - 0x%08x",
838 (u32) & ugeth->p_rx_glbl_pram->rqptr,
839 in_be32(&ugeth->p_rx_glbl_pram->rqptr));
840 ugeth_info("typeorlen : addr - 0x%08x, val - 0x%04x",
841 (u32) & ugeth->p_rx_glbl_pram->typeorlen,
842 in_be16(&ugeth->p_rx_glbl_pram->typeorlen));
843 ugeth_info("rxgstpack : addr - 0x%08x, val - 0x%02x",
844 (u32) & ugeth->p_rx_glbl_pram->rxgstpack,
845 ugeth->p_rx_glbl_pram->rxgstpack);
846 ugeth_info("rxrmonbaseptr : addr - 0x%08x, val - 0x%08x",
847 (u32) & ugeth->p_rx_glbl_pram->rxrmonbaseptr,
848 in_be32(&ugeth->p_rx_glbl_pram->rxrmonbaseptr));
849 ugeth_info("intcoalescingptr: addr - 0x%08x, val - 0x%08x",
850 (u32) & ugeth->p_rx_glbl_pram->intcoalescingptr,
851 in_be32(&ugeth->p_rx_glbl_pram->intcoalescingptr));
852 ugeth_info("rstate : addr - 0x%08x, val - 0x%02x",
853 (u32) & ugeth->p_rx_glbl_pram->rstate,
854 ugeth->p_rx_glbl_pram->rstate);
855 ugeth_info("mrblr : addr - 0x%08x, val - 0x%04x",
856 (u32) & ugeth->p_rx_glbl_pram->mrblr,
857 in_be16(&ugeth->p_rx_glbl_pram->mrblr));
858 ugeth_info("rbdqptr : addr - 0x%08x, val - 0x%08x",
859 (u32) & ugeth->p_rx_glbl_pram->rbdqptr,
860 in_be32(&ugeth->p_rx_glbl_pram->rbdqptr));
861 ugeth_info("mflr : addr - 0x%08x, val - 0x%04x",
862 (u32) & ugeth->p_rx_glbl_pram->mflr,
863 in_be16(&ugeth->p_rx_glbl_pram->mflr));
864 ugeth_info("minflr : addr - 0x%08x, val - 0x%04x",
865 (u32) & ugeth->p_rx_glbl_pram->minflr,
866 in_be16(&ugeth->p_rx_glbl_pram->minflr));
867 ugeth_info("maxd1 : addr - 0x%08x, val - 0x%04x",
868 (u32) & ugeth->p_rx_glbl_pram->maxd1,
869 in_be16(&ugeth->p_rx_glbl_pram->maxd1));
870 ugeth_info("maxd2 : addr - 0x%08x, val - 0x%04x",
871 (u32) & ugeth->p_rx_glbl_pram->maxd2,
872 in_be16(&ugeth->p_rx_glbl_pram->maxd2));
873 ugeth_info("ecamptr : addr - 0x%08x, val - 0x%08x",
874 (u32) & ugeth->p_rx_glbl_pram->ecamptr,
875 in_be32(&ugeth->p_rx_glbl_pram->ecamptr));
876 ugeth_info("l2qt : addr - 0x%08x, val - 0x%08x",
877 (u32) & ugeth->p_rx_glbl_pram->l2qt,
878 in_be32(&ugeth->p_rx_glbl_pram->l2qt));
879 ugeth_info("l3qt[0] : addr - 0x%08x, val - 0x%08x",
880 (u32) & ugeth->p_rx_glbl_pram->l3qt[0],
881 in_be32(&ugeth->p_rx_glbl_pram->l3qt[0]));
882 ugeth_info("l3qt[1] : addr - 0x%08x, val - 0x%08x",
883 (u32) & ugeth->p_rx_glbl_pram->l3qt[1],
884 in_be32(&ugeth->p_rx_glbl_pram->l3qt[1]));
885 ugeth_info("l3qt[2] : addr - 0x%08x, val - 0x%08x",
886 (u32) & ugeth->p_rx_glbl_pram->l3qt[2],
887 in_be32(&ugeth->p_rx_glbl_pram->l3qt[2]));
888 ugeth_info("l3qt[3] : addr - 0x%08x, val - 0x%08x",
889 (u32) & ugeth->p_rx_glbl_pram->l3qt[3],
890 in_be32(&ugeth->p_rx_glbl_pram->l3qt[3]));
891 ugeth_info("l3qt[4] : addr - 0x%08x, val - 0x%08x",
892 (u32) & ugeth->p_rx_glbl_pram->l3qt[4],
893 in_be32(&ugeth->p_rx_glbl_pram->l3qt[4]));
894 ugeth_info("l3qt[5] : addr - 0x%08x, val - 0x%08x",
895 (u32) & ugeth->p_rx_glbl_pram->l3qt[5],
896 in_be32(&ugeth->p_rx_glbl_pram->l3qt[5]));
897 ugeth_info("l3qt[6] : addr - 0x%08x, val - 0x%08x",
898 (u32) & ugeth->p_rx_glbl_pram->l3qt[6],
899 in_be32(&ugeth->p_rx_glbl_pram->l3qt[6]));
900 ugeth_info("l3qt[7] : addr - 0x%08x, val - 0x%08x",
901 (u32) & ugeth->p_rx_glbl_pram->l3qt[7],
902 in_be32(&ugeth->p_rx_glbl_pram->l3qt[7]));
903 ugeth_info("vlantype : addr - 0x%08x, val - 0x%04x",
904 (u32) & ugeth->p_rx_glbl_pram->vlantype,
905 in_be16(&ugeth->p_rx_glbl_pram->vlantype));
906 ugeth_info("vlantci : addr - 0x%08x, val - 0x%04x",
907 (u32) & ugeth->p_rx_glbl_pram->vlantci,
908 in_be16(&ugeth->p_rx_glbl_pram->vlantci));
909 for (i = 0; i < 64; i++)
910 ugeth_info
911 ("addressfiltering[%d]: addr - 0x%08x, val - 0x%02x",
912 i,
913 (u32) & ugeth->p_rx_glbl_pram->addressfiltering[i],
914 ugeth->p_rx_glbl_pram->addressfiltering[i]);
915 ugeth_info("exfGlobalParam : addr - 0x%08x, val - 0x%08x",
916 (u32) & ugeth->p_rx_glbl_pram->exfGlobalParam,
917 in_be32(&ugeth->p_rx_glbl_pram->exfGlobalParam));
918 }
919 if (ugeth->p_send_q_mem_reg) {
920 ugeth_info("Send Q memory registers:");
921 ugeth_info("Base address: 0x%08x",
922 (u32) ugeth->p_send_q_mem_reg);
923 for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
924 ugeth_info("SQQD[%d]:", i);
925 ugeth_info("Base address: 0x%08x",
926 (u32) & ugeth->p_send_q_mem_reg->sqqd[i]);
927 mem_disp((u8 *) & ugeth->p_send_q_mem_reg->sqqd[i],
Li Yang18a8e862006-10-19 21:07:34 -0500928 sizeof(struct ucc_geth_send_queue_qd));
Li Yangce973b12006-08-14 23:00:11 -0700929 }
930 }
931 if (ugeth->p_scheduler) {
932 ugeth_info("Scheduler:");
933 ugeth_info("Base address: 0x%08x", (u32) ugeth->p_scheduler);
934 mem_disp((u8 *) ugeth->p_scheduler,
935 sizeof(*ugeth->p_scheduler));
936 }
937 if (ugeth->p_tx_fw_statistics_pram) {
938 ugeth_info("TX FW statistics pram:");
939 ugeth_info("Base address: 0x%08x",
940 (u32) ugeth->p_tx_fw_statistics_pram);
941 mem_disp((u8 *) ugeth->p_tx_fw_statistics_pram,
942 sizeof(*ugeth->p_tx_fw_statistics_pram));
943 }
944 if (ugeth->p_rx_fw_statistics_pram) {
945 ugeth_info("RX FW statistics pram:");
946 ugeth_info("Base address: 0x%08x",
947 (u32) ugeth->p_rx_fw_statistics_pram);
948 mem_disp((u8 *) ugeth->p_rx_fw_statistics_pram,
949 sizeof(*ugeth->p_rx_fw_statistics_pram));
950 }
951 if (ugeth->p_rx_irq_coalescing_tbl) {
952 ugeth_info("RX IRQ coalescing tables:");
953 ugeth_info("Base address: 0x%08x",
954 (u32) ugeth->p_rx_irq_coalescing_tbl);
955 for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
956 ugeth_info("RX IRQ coalescing table entry[%d]:", i);
957 ugeth_info("Base address: 0x%08x",
958 (u32) & ugeth->p_rx_irq_coalescing_tbl->
959 coalescingentry[i]);
960 ugeth_info
961 ("interruptcoalescingmaxvalue: addr - 0x%08x, val - 0x%08x",
962 (u32) & ugeth->p_rx_irq_coalescing_tbl->
963 coalescingentry[i].interruptcoalescingmaxvalue,
964 in_be32(&ugeth->p_rx_irq_coalescing_tbl->
965 coalescingentry[i].
966 interruptcoalescingmaxvalue));
967 ugeth_info
968 ("interruptcoalescingcounter : addr - 0x%08x, val - 0x%08x",
969 (u32) & ugeth->p_rx_irq_coalescing_tbl->
970 coalescingentry[i].interruptcoalescingcounter,
971 in_be32(&ugeth->p_rx_irq_coalescing_tbl->
972 coalescingentry[i].
973 interruptcoalescingcounter));
974 }
975 }
976 if (ugeth->p_rx_bd_qs_tbl) {
977 ugeth_info("RX BD QS tables:");
978 ugeth_info("Base address: 0x%08x", (u32) ugeth->p_rx_bd_qs_tbl);
979 for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
980 ugeth_info("RX BD QS table[%d]:", i);
981 ugeth_info("Base address: 0x%08x",
982 (u32) & ugeth->p_rx_bd_qs_tbl[i]);
983 ugeth_info
984 ("bdbaseptr : addr - 0x%08x, val - 0x%08x",
985 (u32) & ugeth->p_rx_bd_qs_tbl[i].bdbaseptr,
986 in_be32(&ugeth->p_rx_bd_qs_tbl[i].bdbaseptr));
987 ugeth_info
988 ("bdptr : addr - 0x%08x, val - 0x%08x",
989 (u32) & ugeth->p_rx_bd_qs_tbl[i].bdptr,
990 in_be32(&ugeth->p_rx_bd_qs_tbl[i].bdptr));
991 ugeth_info
992 ("externalbdbaseptr: addr - 0x%08x, val - 0x%08x",
993 (u32) & ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
994 in_be32(&ugeth->p_rx_bd_qs_tbl[i].
995 externalbdbaseptr));
996 ugeth_info
997 ("externalbdptr : addr - 0x%08x, val - 0x%08x",
998 (u32) & ugeth->p_rx_bd_qs_tbl[i].externalbdptr,
999 in_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdptr));
1000 ugeth_info("ucode RX Prefetched BDs:");
1001 ugeth_info("Base address: 0x%08x",
1002 (u32)
1003 qe_muram_addr(in_be32
1004 (&ugeth->p_rx_bd_qs_tbl[i].
1005 bdbaseptr)));
1006 mem_disp((u8 *)
1007 qe_muram_addr(in_be32
1008 (&ugeth->p_rx_bd_qs_tbl[i].
1009 bdbaseptr)),
Li Yang18a8e862006-10-19 21:07:34 -05001010 sizeof(struct ucc_geth_rx_prefetched_bds));
Li Yangce973b12006-08-14 23:00:11 -07001011 }
1012 }
1013 if (ugeth->p_init_enet_param_shadow) {
1014 int size;
1015 ugeth_info("Init enet param shadow:");
1016 ugeth_info("Base address: 0x%08x",
1017 (u32) ugeth->p_init_enet_param_shadow);
1018 mem_disp((u8 *) ugeth->p_init_enet_param_shadow,
1019 sizeof(*ugeth->p_init_enet_param_shadow));
1020
Li Yang18a8e862006-10-19 21:07:34 -05001021 size = sizeof(struct ucc_geth_thread_rx_pram);
Li Yangce973b12006-08-14 23:00:11 -07001022 if (ugeth->ug_info->rxExtendedFiltering) {
1023 size +=
1024 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING;
1025 if (ugeth->ug_info->largestexternallookupkeysize ==
1026 QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES)
1027 size +=
1028 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_8;
1029 if (ugeth->ug_info->largestexternallookupkeysize ==
1030 QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES)
1031 size +=
1032 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_16;
1033 }
1034
1035 dump_init_enet_entries(ugeth,
1036 &(ugeth->p_init_enet_param_shadow->
1037 txthread[0]),
1038 ENET_INIT_PARAM_MAX_ENTRIES_TX,
Li Yang18a8e862006-10-19 21:07:34 -05001039 sizeof(struct ucc_geth_thread_tx_pram),
Li Yangce973b12006-08-14 23:00:11 -07001040 ugeth->ug_info->riscTx, 0);
1041 dump_init_enet_entries(ugeth,
1042 &(ugeth->p_init_enet_param_shadow->
1043 rxthread[0]),
1044 ENET_INIT_PARAM_MAX_ENTRIES_RX, size,
1045 ugeth->ug_info->riscRx, 1);
1046 }
1047}
1048#endif /* DEBUG */
1049
Andy Fleming6fee40e2008-05-02 13:01:23 -05001050static void init_default_reg_vals(u32 __iomem *upsmr_register,
1051 u32 __iomem *maccfg1_register,
1052 u32 __iomem *maccfg2_register)
Li Yangce973b12006-08-14 23:00:11 -07001053{
1054 out_be32(upsmr_register, UCC_GETH_UPSMR_INIT);
1055 out_be32(maccfg1_register, UCC_GETH_MACCFG1_INIT);
1056 out_be32(maccfg2_register, UCC_GETH_MACCFG2_INIT);
1057}
1058
1059static int init_half_duplex_params(int alt_beb,
1060 int back_pressure_no_backoff,
1061 int no_backoff,
1062 int excess_defer,
1063 u8 alt_beb_truncation,
1064 u8 max_retransmissions,
1065 u8 collision_window,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001066 u32 __iomem *hafdup_register)
Li Yangce973b12006-08-14 23:00:11 -07001067{
1068 u32 value = 0;
1069
1070 if ((alt_beb_truncation > HALFDUP_ALT_BEB_TRUNCATION_MAX) ||
1071 (max_retransmissions > HALFDUP_MAX_RETRANSMISSION_MAX) ||
1072 (collision_window > HALFDUP_COLLISION_WINDOW_MAX))
1073 return -EINVAL;
1074
1075 value = (u32) (alt_beb_truncation << HALFDUP_ALT_BEB_TRUNCATION_SHIFT);
1076
1077 if (alt_beb)
1078 value |= HALFDUP_ALT_BEB;
1079 if (back_pressure_no_backoff)
1080 value |= HALFDUP_BACK_PRESSURE_NO_BACKOFF;
1081 if (no_backoff)
1082 value |= HALFDUP_NO_BACKOFF;
1083 if (excess_defer)
1084 value |= HALFDUP_EXCESSIVE_DEFER;
1085
1086 value |= (max_retransmissions << HALFDUP_MAX_RETRANSMISSION_SHIFT);
1087
1088 value |= collision_window;
1089
1090 out_be32(hafdup_register, value);
1091 return 0;
1092}
1093
1094static int init_inter_frame_gap_params(u8 non_btb_cs_ipg,
1095 u8 non_btb_ipg,
1096 u8 min_ifg,
1097 u8 btb_ipg,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001098 u32 __iomem *ipgifg_register)
Li Yangce973b12006-08-14 23:00:11 -07001099{
1100 u32 value = 0;
1101
1102 /* Non-Back-to-back IPG part 1 should be <= Non-Back-to-back
1103 IPG part 2 */
1104 if (non_btb_cs_ipg > non_btb_ipg)
1105 return -EINVAL;
1106
1107 if ((non_btb_cs_ipg > IPGIFG_NON_BACK_TO_BACK_IFG_PART1_MAX) ||
1108 (non_btb_ipg > IPGIFG_NON_BACK_TO_BACK_IFG_PART2_MAX) ||
1109 /*(min_ifg > IPGIFG_MINIMUM_IFG_ENFORCEMENT_MAX) || */
1110 (btb_ipg > IPGIFG_BACK_TO_BACK_IFG_MAX))
1111 return -EINVAL;
1112
1113 value |=
1114 ((non_btb_cs_ipg << IPGIFG_NON_BACK_TO_BACK_IFG_PART1_SHIFT) &
1115 IPGIFG_NBTB_CS_IPG_MASK);
1116 value |=
1117 ((non_btb_ipg << IPGIFG_NON_BACK_TO_BACK_IFG_PART2_SHIFT) &
1118 IPGIFG_NBTB_IPG_MASK);
1119 value |=
1120 ((min_ifg << IPGIFG_MINIMUM_IFG_ENFORCEMENT_SHIFT) &
1121 IPGIFG_MIN_IFG_MASK);
1122 value |= (btb_ipg & IPGIFG_BTB_IPG_MASK);
1123
1124 out_be32(ipgifg_register, value);
1125 return 0;
1126}
1127
Li Yangac421852007-07-19 11:47:47 +08001128int init_flow_control_params(u32 automatic_flow_control_mode,
Li Yangce973b12006-08-14 23:00:11 -07001129 int rx_flow_control_enable,
1130 int tx_flow_control_enable,
1131 u16 pause_period,
1132 u16 extension_field,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001133 u32 __iomem *upsmr_register,
1134 u32 __iomem *uempr_register,
1135 u32 __iomem *maccfg1_register)
Li Yangce973b12006-08-14 23:00:11 -07001136{
1137 u32 value = 0;
1138
1139 /* Set UEMPR register */
1140 value = (u32) pause_period << UEMPR_PAUSE_TIME_VALUE_SHIFT;
1141 value |= (u32) extension_field << UEMPR_EXTENDED_PAUSE_TIME_VALUE_SHIFT;
1142 out_be32(uempr_register, value);
1143
1144 /* Set UPSMR register */
Timur Tabi3bc53422009-01-11 00:25:21 -08001145 setbits32(upsmr_register, automatic_flow_control_mode);
Li Yangce973b12006-08-14 23:00:11 -07001146
1147 value = in_be32(maccfg1_register);
1148 if (rx_flow_control_enable)
1149 value |= MACCFG1_FLOW_RX;
1150 if (tx_flow_control_enable)
1151 value |= MACCFG1_FLOW_TX;
1152 out_be32(maccfg1_register, value);
1153
1154 return 0;
1155}
1156
1157static int init_hw_statistics_gathering_mode(int enable_hardware_statistics,
1158 int auto_zero_hardware_statistics,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001159 u32 __iomem *upsmr_register,
1160 u16 __iomem *uescr_register)
Li Yangce973b12006-08-14 23:00:11 -07001161{
Li Yangce973b12006-08-14 23:00:11 -07001162 u16 uescr_value = 0;
Timur Tabi3bc53422009-01-11 00:25:21 -08001163
Li Yangce973b12006-08-14 23:00:11 -07001164 /* Enable hardware statistics gathering if requested */
Timur Tabi3bc53422009-01-11 00:25:21 -08001165 if (enable_hardware_statistics)
1166 setbits32(upsmr_register, UCC_GETH_UPSMR_HSE);
Li Yangce973b12006-08-14 23:00:11 -07001167
1168 /* Clear hardware statistics counters */
1169 uescr_value = in_be16(uescr_register);
1170 uescr_value |= UESCR_CLRCNT;
1171 /* Automatically zero hardware statistics counters on read,
1172 if requested */
1173 if (auto_zero_hardware_statistics)
1174 uescr_value |= UESCR_AUTOZ;
1175 out_be16(uescr_register, uescr_value);
1176
1177 return 0;
1178}
1179
1180static int init_firmware_statistics_gathering_mode(int
1181 enable_tx_firmware_statistics,
1182 int enable_rx_firmware_statistics,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001183 u32 __iomem *tx_rmon_base_ptr,
Li Yangce973b12006-08-14 23:00:11 -07001184 u32 tx_firmware_statistics_structure_address,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001185 u32 __iomem *rx_rmon_base_ptr,
Li Yangce973b12006-08-14 23:00:11 -07001186 u32 rx_firmware_statistics_structure_address,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001187 u16 __iomem *temoder_register,
1188 u32 __iomem *remoder_register)
Li Yangce973b12006-08-14 23:00:11 -07001189{
1190 /* Note: this function does not check if */
1191 /* the parameters it receives are NULL */
Li Yangce973b12006-08-14 23:00:11 -07001192
1193 if (enable_tx_firmware_statistics) {
1194 out_be32(tx_rmon_base_ptr,
1195 tx_firmware_statistics_structure_address);
Timur Tabi3bc53422009-01-11 00:25:21 -08001196 setbits16(temoder_register, TEMODER_TX_RMON_STATISTICS_ENABLE);
Li Yangce973b12006-08-14 23:00:11 -07001197 }
1198
1199 if (enable_rx_firmware_statistics) {
1200 out_be32(rx_rmon_base_ptr,
1201 rx_firmware_statistics_structure_address);
Timur Tabi3bc53422009-01-11 00:25:21 -08001202 setbits32(remoder_register, REMODER_RX_RMON_STATISTICS_ENABLE);
Li Yangce973b12006-08-14 23:00:11 -07001203 }
1204
1205 return 0;
1206}
1207
1208static int init_mac_station_addr_regs(u8 address_byte_0,
1209 u8 address_byte_1,
1210 u8 address_byte_2,
1211 u8 address_byte_3,
1212 u8 address_byte_4,
1213 u8 address_byte_5,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001214 u32 __iomem *macstnaddr1_register,
1215 u32 __iomem *macstnaddr2_register)
Li Yangce973b12006-08-14 23:00:11 -07001216{
1217 u32 value = 0;
1218
1219 /* Example: for a station address of 0x12345678ABCD, */
1220 /* 0x12 is byte 0, 0x34 is byte 1 and so on and 0xCD is byte 5 */
1221
1222 /* MACSTNADDR1 Register: */
1223
1224 /* 0 7 8 15 */
1225 /* station address byte 5 station address byte 4 */
1226 /* 16 23 24 31 */
1227 /* station address byte 3 station address byte 2 */
1228 value |= (u32) ((address_byte_2 << 0) & 0x000000FF);
1229 value |= (u32) ((address_byte_3 << 8) & 0x0000FF00);
1230 value |= (u32) ((address_byte_4 << 16) & 0x00FF0000);
1231 value |= (u32) ((address_byte_5 << 24) & 0xFF000000);
1232
1233 out_be32(macstnaddr1_register, value);
1234
1235 /* MACSTNADDR2 Register: */
1236
1237 /* 0 7 8 15 */
1238 /* station address byte 1 station address byte 0 */
1239 /* 16 23 24 31 */
1240 /* reserved reserved */
1241 value = 0;
1242 value |= (u32) ((address_byte_0 << 16) & 0x00FF0000);
1243 value |= (u32) ((address_byte_1 << 24) & 0xFF000000);
1244
1245 out_be32(macstnaddr2_register, value);
1246
1247 return 0;
1248}
1249
Li Yangce973b12006-08-14 23:00:11 -07001250static int init_check_frame_length_mode(int length_check,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001251 u32 __iomem *maccfg2_register)
Li Yangce973b12006-08-14 23:00:11 -07001252{
1253 u32 value = 0;
1254
1255 value = in_be32(maccfg2_register);
1256
1257 if (length_check)
1258 value |= MACCFG2_LC;
1259 else
1260 value &= ~MACCFG2_LC;
1261
1262 out_be32(maccfg2_register, value);
1263 return 0;
1264}
1265
1266static int init_preamble_length(u8 preamble_length,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001267 u32 __iomem *maccfg2_register)
Li Yangce973b12006-08-14 23:00:11 -07001268{
Li Yangce973b12006-08-14 23:00:11 -07001269 if ((preamble_length < 3) || (preamble_length > 7))
1270 return -EINVAL;
1271
Timur Tabi3bc53422009-01-11 00:25:21 -08001272 clrsetbits_be32(maccfg2_register, MACCFG2_PREL_MASK,
1273 preamble_length << MACCFG2_PREL_SHIFT);
1274
Li Yangce973b12006-08-14 23:00:11 -07001275 return 0;
1276}
1277
Li Yangce973b12006-08-14 23:00:11 -07001278static int init_rx_parameters(int reject_broadcast,
1279 int receive_short_frames,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001280 int promiscuous, u32 __iomem *upsmr_register)
Li Yangce973b12006-08-14 23:00:11 -07001281{
1282 u32 value = 0;
1283
1284 value = in_be32(upsmr_register);
1285
1286 if (reject_broadcast)
Timur Tabi3bc53422009-01-11 00:25:21 -08001287 value |= UCC_GETH_UPSMR_BRO;
Li Yangce973b12006-08-14 23:00:11 -07001288 else
Timur Tabi3bc53422009-01-11 00:25:21 -08001289 value &= ~UCC_GETH_UPSMR_BRO;
Li Yangce973b12006-08-14 23:00:11 -07001290
1291 if (receive_short_frames)
Timur Tabi3bc53422009-01-11 00:25:21 -08001292 value |= UCC_GETH_UPSMR_RSH;
Li Yangce973b12006-08-14 23:00:11 -07001293 else
Timur Tabi3bc53422009-01-11 00:25:21 -08001294 value &= ~UCC_GETH_UPSMR_RSH;
Li Yangce973b12006-08-14 23:00:11 -07001295
1296 if (promiscuous)
Timur Tabi3bc53422009-01-11 00:25:21 -08001297 value |= UCC_GETH_UPSMR_PRO;
Li Yangce973b12006-08-14 23:00:11 -07001298 else
Timur Tabi3bc53422009-01-11 00:25:21 -08001299 value &= ~UCC_GETH_UPSMR_PRO;
Li Yangce973b12006-08-14 23:00:11 -07001300
1301 out_be32(upsmr_register, value);
1302
1303 return 0;
1304}
1305
1306static int init_max_rx_buff_len(u16 max_rx_buf_len,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001307 u16 __iomem *mrblr_register)
Li Yangce973b12006-08-14 23:00:11 -07001308{
1309 /* max_rx_buf_len value must be a multiple of 128 */
Joe Perches8e95a202009-12-03 07:58:21 +00001310 if ((max_rx_buf_len == 0) ||
1311 (max_rx_buf_len % UCC_GETH_MRBLR_ALIGNMENT))
Li Yangce973b12006-08-14 23:00:11 -07001312 return -EINVAL;
1313
1314 out_be16(mrblr_register, max_rx_buf_len);
1315 return 0;
1316}
1317
1318static int init_min_frame_len(u16 min_frame_length,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001319 u16 __iomem *minflr_register,
1320 u16 __iomem *mrblr_register)
Li Yangce973b12006-08-14 23:00:11 -07001321{
1322 u16 mrblr_value = 0;
1323
1324 mrblr_value = in_be16(mrblr_register);
1325 if (min_frame_length >= (mrblr_value - 4))
1326 return -EINVAL;
1327
1328 out_be16(minflr_register, min_frame_length);
1329 return 0;
1330}
1331
Li Yang18a8e862006-10-19 21:07:34 -05001332static int adjust_enet_interface(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -07001333{
Li Yang18a8e862006-10-19 21:07:34 -05001334 struct ucc_geth_info *ug_info;
Andy Fleming6fee40e2008-05-02 13:01:23 -05001335 struct ucc_geth __iomem *ug_regs;
1336 struct ucc_fast __iomem *uf_regs;
Kim Phillips728de4c92007-04-13 01:26:03 -05001337 int ret_val;
Liu Yu-B1320181abb432010-01-13 22:13:18 +00001338 u32 upsmr, maccfg2;
Li Yangce973b12006-08-14 23:00:11 -07001339 u16 value;
1340
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07001341 ugeth_vdbg("%s: IN", __func__);
Li Yangce973b12006-08-14 23:00:11 -07001342
1343 ug_info = ugeth->ug_info;
1344 ug_regs = ugeth->ug_regs;
1345 uf_regs = ugeth->uccf->uf_regs;
1346
Li Yangce973b12006-08-14 23:00:11 -07001347 /* Set MACCFG2 */
1348 maccfg2 = in_be32(&ug_regs->maccfg2);
1349 maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK;
Kim Phillips728de4c92007-04-13 01:26:03 -05001350 if ((ugeth->max_speed == SPEED_10) ||
1351 (ugeth->max_speed == SPEED_100))
Li Yangce973b12006-08-14 23:00:11 -07001352 maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
Kim Phillips728de4c92007-04-13 01:26:03 -05001353 else if (ugeth->max_speed == SPEED_1000)
Li Yangce973b12006-08-14 23:00:11 -07001354 maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
1355 maccfg2 |= ug_info->padAndCrc;
1356 out_be32(&ug_regs->maccfg2, maccfg2);
1357
1358 /* Set UPSMR */
1359 upsmr = in_be32(&uf_regs->upsmr);
Timur Tabi3bc53422009-01-11 00:25:21 -08001360 upsmr &= ~(UCC_GETH_UPSMR_RPM | UCC_GETH_UPSMR_R10M |
1361 UCC_GETH_UPSMR_TBIM | UCC_GETH_UPSMR_RMM);
Kim Phillips728de4c92007-04-13 01:26:03 -05001362 if ((ugeth->phy_interface == PHY_INTERFACE_MODE_RMII) ||
1363 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII) ||
1364 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_ID) ||
Kim Phillipsbd0ceaa2007-11-26 16:17:58 -06001365 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
1366 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID) ||
Kim Phillips728de4c92007-04-13 01:26:03 -05001367 (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
Heiko Schochercef309c2009-04-20 22:36:43 +00001368 if (ugeth->phy_interface != PHY_INTERFACE_MODE_RMII)
1369 upsmr |= UCC_GETH_UPSMR_RPM;
Kim Phillips728de4c92007-04-13 01:26:03 -05001370 switch (ugeth->max_speed) {
1371 case SPEED_10:
Timur Tabi3bc53422009-01-11 00:25:21 -08001372 upsmr |= UCC_GETH_UPSMR_R10M;
Kim Phillips728de4c92007-04-13 01:26:03 -05001373 /* FALLTHROUGH */
1374 case SPEED_100:
1375 if (ugeth->phy_interface != PHY_INTERFACE_MODE_RTBI)
Timur Tabi3bc53422009-01-11 00:25:21 -08001376 upsmr |= UCC_GETH_UPSMR_RMM;
Kim Phillips728de4c92007-04-13 01:26:03 -05001377 }
1378 }
1379 if ((ugeth->phy_interface == PHY_INTERFACE_MODE_TBI) ||
1380 (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
Timur Tabi3bc53422009-01-11 00:25:21 -08001381 upsmr |= UCC_GETH_UPSMR_TBIM;
Kim Phillips728de4c92007-04-13 01:26:03 -05001382 }
Haiying Wang047584c2009-06-02 04:04:15 +00001383 if ((ugeth->phy_interface == PHY_INTERFACE_MODE_SGMII))
1384 upsmr |= UCC_GETH_UPSMR_SGMM;
1385
Li Yangce973b12006-08-14 23:00:11 -07001386 out_be32(&uf_regs->upsmr, upsmr);
1387
Li Yangce973b12006-08-14 23:00:11 -07001388 /* Disable autonegotiation in tbi mode, because by default it
1389 comes up in autonegotiation mode. */
1390 /* Note that this depends on proper setting in utbipar register. */
Kim Phillips728de4c92007-04-13 01:26:03 -05001391 if ((ugeth->phy_interface == PHY_INTERFACE_MODE_TBI) ||
1392 (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
Liu Yu-B1320181abb432010-01-13 22:13:18 +00001393 struct ucc_geth_info *ug_info = ugeth->ug_info;
1394 struct phy_device *tbiphy;
1395
1396 if (!ug_info->tbi_node)
1397 ugeth_warn("TBI mode requires that the device "
1398 "tree specify a tbi-handle\n");
1399
1400 tbiphy = of_phy_find_device(ug_info->tbi_node);
1401 if (!tbiphy)
1402 ugeth_warn("Could not get TBI device\n");
1403
1404 value = phy_read(tbiphy, ENET_TBI_MII_CR);
Li Yangce973b12006-08-14 23:00:11 -07001405 value &= ~0x1000; /* Turn off autonegotiation */
Liu Yu-B1320181abb432010-01-13 22:13:18 +00001406 phy_write(tbiphy, ENET_TBI_MII_CR, value);
Li Yangce973b12006-08-14 23:00:11 -07001407 }
1408
1409 init_check_frame_length_mode(ug_info->lengthCheckRx, &ug_regs->maccfg2);
1410
1411 ret_val = init_preamble_length(ug_info->prel, &ug_regs->maccfg2);
1412 if (ret_val != 0) {
Li Yang890de952007-07-19 11:48:29 +08001413 if (netif_msg_probe(ugeth))
1414 ugeth_err("%s: Preamble length must be between 3 and 7 inclusive.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07001415 __func__);
Li Yangce973b12006-08-14 23:00:11 -07001416 return ret_val;
1417 }
1418
1419 return 0;
1420}
1421
Anton Vorontsov7de8ee72009-09-09 16:01:40 +00001422static int ugeth_graceful_stop_tx(struct ucc_geth_private *ugeth)
1423{
1424 struct ucc_fast_private *uccf;
1425 u32 cecr_subblock;
1426 u32 temp;
1427 int i = 10;
1428
1429 uccf = ugeth->uccf;
1430
1431 /* Mask GRACEFUL STOP TX interrupt bit and clear it */
1432 clrbits32(uccf->p_uccm, UCC_GETH_UCCE_GRA);
1433 out_be32(uccf->p_ucce, UCC_GETH_UCCE_GRA); /* clear by writing 1 */
1434
1435 /* Issue host command */
1436 cecr_subblock =
1437 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
1438 qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock,
1439 QE_CR_PROTOCOL_ETHERNET, 0);
1440
1441 /* Wait for command to complete */
1442 do {
1443 msleep(10);
1444 temp = in_be32(uccf->p_ucce);
1445 } while (!(temp & UCC_GETH_UCCE_GRA) && --i);
1446
1447 uccf->stopped_tx = 1;
1448
1449 return 0;
1450}
1451
1452static int ugeth_graceful_stop_rx(struct ucc_geth_private *ugeth)
1453{
1454 struct ucc_fast_private *uccf;
1455 u32 cecr_subblock;
1456 u8 temp;
1457 int i = 10;
1458
1459 uccf = ugeth->uccf;
1460
1461 /* Clear acknowledge bit */
1462 temp = in_8(&ugeth->p_rx_glbl_pram->rxgstpack);
1463 temp &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX;
1464 out_8(&ugeth->p_rx_glbl_pram->rxgstpack, temp);
1465
1466 /* Keep issuing command and checking acknowledge bit until
1467 it is asserted, according to spec */
1468 do {
1469 /* Issue host command */
1470 cecr_subblock =
1471 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.
1472 ucc_num);
1473 qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock,
1474 QE_CR_PROTOCOL_ETHERNET, 0);
1475 msleep(10);
1476 temp = in_8(&ugeth->p_rx_glbl_pram->rxgstpack);
1477 } while (!(temp & GRACEFUL_STOP_ACKNOWLEDGE_RX) && --i);
1478
1479 uccf->stopped_rx = 1;
1480
1481 return 0;
1482}
1483
1484static int ugeth_restart_tx(struct ucc_geth_private *ugeth)
1485{
1486 struct ucc_fast_private *uccf;
1487 u32 cecr_subblock;
1488
1489 uccf = ugeth->uccf;
1490
1491 cecr_subblock =
1492 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
1493 qe_issue_cmd(QE_RESTART_TX, cecr_subblock, QE_CR_PROTOCOL_ETHERNET, 0);
1494 uccf->stopped_tx = 0;
1495
1496 return 0;
1497}
1498
1499static int ugeth_restart_rx(struct ucc_geth_private *ugeth)
1500{
1501 struct ucc_fast_private *uccf;
1502 u32 cecr_subblock;
1503
1504 uccf = ugeth->uccf;
1505
1506 cecr_subblock =
1507 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
1508 qe_issue_cmd(QE_RESTART_RX, cecr_subblock, QE_CR_PROTOCOL_ETHERNET,
1509 0);
1510 uccf->stopped_rx = 0;
1511
1512 return 0;
1513}
1514
1515static int ugeth_enable(struct ucc_geth_private *ugeth, enum comm_dir mode)
1516{
1517 struct ucc_fast_private *uccf;
1518 int enabled_tx, enabled_rx;
1519
1520 uccf = ugeth->uccf;
1521
1522 /* check if the UCC number is in range. */
1523 if (ugeth->ug_info->uf_info.ucc_num >= UCC_MAX_NUM) {
1524 if (netif_msg_probe(ugeth))
1525 ugeth_err("%s: ucc_num out of range.", __func__);
1526 return -EINVAL;
1527 }
1528
1529 enabled_tx = uccf->enabled_tx;
1530 enabled_rx = uccf->enabled_rx;
1531
1532 /* Get Tx and Rx going again, in case this channel was actively
1533 disabled. */
1534 if ((mode & COMM_DIR_TX) && (!enabled_tx) && uccf->stopped_tx)
1535 ugeth_restart_tx(ugeth);
1536 if ((mode & COMM_DIR_RX) && (!enabled_rx) && uccf->stopped_rx)
1537 ugeth_restart_rx(ugeth);
1538
1539 ucc_fast_enable(uccf, mode); /* OK to do even if not disabled */
1540
1541 return 0;
1542
1543}
1544
1545static int ugeth_disable(struct ucc_geth_private *ugeth, enum comm_dir mode)
1546{
1547 struct ucc_fast_private *uccf;
1548
1549 uccf = ugeth->uccf;
1550
1551 /* check if the UCC number is in range. */
1552 if (ugeth->ug_info->uf_info.ucc_num >= UCC_MAX_NUM) {
1553 if (netif_msg_probe(ugeth))
1554 ugeth_err("%s: ucc_num out of range.", __func__);
1555 return -EINVAL;
1556 }
1557
1558 /* Stop any transmissions */
1559 if ((mode & COMM_DIR_TX) && uccf->enabled_tx && !uccf->stopped_tx)
1560 ugeth_graceful_stop_tx(ugeth);
1561
1562 /* Stop any receptions */
1563 if ((mode & COMM_DIR_RX) && uccf->enabled_rx && !uccf->stopped_rx)
1564 ugeth_graceful_stop_rx(ugeth);
1565
1566 ucc_fast_disable(ugeth->uccf, mode); /* OK to do even if not enabled */
1567
1568 return 0;
1569}
1570
Anton Vorontsov864fdf82009-09-10 11:48:12 +00001571static void ugeth_quiesce(struct ucc_geth_private *ugeth)
1572{
Anton Vorontsov08b5e1c2009-12-24 05:31:05 +00001573 /* Prevent any further xmits, plus detach the device. */
1574 netif_device_detach(ugeth->ndev);
1575
1576 /* Wait for any current xmits to finish. */
Anton Vorontsov864fdf82009-09-10 11:48:12 +00001577 netif_tx_disable(ugeth->ndev);
1578
1579 /* Disable the interrupt to avoid NAPI rescheduling. */
1580 disable_irq(ugeth->ug_info->uf_info.irq);
1581
1582 /* Stop NAPI, and possibly wait for its completion. */
1583 napi_disable(&ugeth->napi);
1584}
1585
1586static void ugeth_activate(struct ucc_geth_private *ugeth)
1587{
1588 napi_enable(&ugeth->napi);
1589 enable_irq(ugeth->ug_info->uf_info.irq);
Anton Vorontsov08b5e1c2009-12-24 05:31:05 +00001590 netif_device_attach(ugeth->ndev);
Anton Vorontsov864fdf82009-09-10 11:48:12 +00001591}
1592
Li Yangce973b12006-08-14 23:00:11 -07001593/* Called every time the controller might need to be made
1594 * aware of new link state. The PHY code conveys this
1595 * information through variables in the ugeth structure, and this
1596 * function converts those variables into the appropriate
1597 * register values, and can bring down the device if needed.
1598 */
Kim Phillips728de4c92007-04-13 01:26:03 -05001599
Li Yangce973b12006-08-14 23:00:11 -07001600static void adjust_link(struct net_device *dev)
1601{
Li Yang18a8e862006-10-19 21:07:34 -05001602 struct ucc_geth_private *ugeth = netdev_priv(dev);
Andy Fleming6fee40e2008-05-02 13:01:23 -05001603 struct ucc_geth __iomem *ug_regs;
1604 struct ucc_fast __iomem *uf_regs;
Kim Phillips728de4c92007-04-13 01:26:03 -05001605 struct phy_device *phydev = ugeth->phydev;
Kim Phillips728de4c92007-04-13 01:26:03 -05001606 int new_state = 0;
Li Yangce973b12006-08-14 23:00:11 -07001607
1608 ug_regs = ugeth->ug_regs;
Kim Phillips728de4c92007-04-13 01:26:03 -05001609 uf_regs = ugeth->uccf->uf_regs;
Li Yangce973b12006-08-14 23:00:11 -07001610
Kim Phillips728de4c92007-04-13 01:26:03 -05001611 if (phydev->link) {
1612 u32 tempval = in_be32(&ug_regs->maccfg2);
1613 u32 upsmr = in_be32(&uf_regs->upsmr);
Li Yangce973b12006-08-14 23:00:11 -07001614 /* Now we make sure that we can be in full duplex mode.
1615 * If not, we operate in half-duplex mode. */
Kim Phillips728de4c92007-04-13 01:26:03 -05001616 if (phydev->duplex != ugeth->oldduplex) {
1617 new_state = 1;
1618 if (!(phydev->duplex))
Li Yangce973b12006-08-14 23:00:11 -07001619 tempval &= ~(MACCFG2_FDX);
Kim Phillips728de4c92007-04-13 01:26:03 -05001620 else
Li Yangce973b12006-08-14 23:00:11 -07001621 tempval |= MACCFG2_FDX;
Kim Phillips728de4c92007-04-13 01:26:03 -05001622 ugeth->oldduplex = phydev->duplex;
Li Yangce973b12006-08-14 23:00:11 -07001623 }
1624
Kim Phillips728de4c92007-04-13 01:26:03 -05001625 if (phydev->speed != ugeth->oldspeed) {
1626 new_state = 1;
1627 switch (phydev->speed) {
1628 case SPEED_1000:
1629 tempval = ((tempval &
1630 ~(MACCFG2_INTERFACE_MODE_MASK)) |
1631 MACCFG2_INTERFACE_MODE_BYTE);
Li Yangce973b12006-08-14 23:00:11 -07001632 break;
Kim Phillips728de4c92007-04-13 01:26:03 -05001633 case SPEED_100:
1634 case SPEED_10:
1635 tempval = ((tempval &
1636 ~(MACCFG2_INTERFACE_MODE_MASK)) |
1637 MACCFG2_INTERFACE_MODE_NIBBLE);
1638 /* if reduced mode, re-set UPSMR.R10M */
1639 if ((ugeth->phy_interface == PHY_INTERFACE_MODE_RMII) ||
1640 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII) ||
1641 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_ID) ||
Kim Phillipsbd0ceaa2007-11-26 16:17:58 -06001642 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
1643 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID) ||
Kim Phillips728de4c92007-04-13 01:26:03 -05001644 (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
1645 if (phydev->speed == SPEED_10)
Timur Tabi3bc53422009-01-11 00:25:21 -08001646 upsmr |= UCC_GETH_UPSMR_R10M;
Kim Phillips728de4c92007-04-13 01:26:03 -05001647 else
Timur Tabi3bc53422009-01-11 00:25:21 -08001648 upsmr &= ~UCC_GETH_UPSMR_R10M;
Kim Phillips728de4c92007-04-13 01:26:03 -05001649 }
Li Yangce973b12006-08-14 23:00:11 -07001650 break;
1651 default:
Kim Phillips728de4c92007-04-13 01:26:03 -05001652 if (netif_msg_link(ugeth))
1653 ugeth_warn(
1654 "%s: Ack! Speed (%d) is not 10/100/1000!",
1655 dev->name, phydev->speed);
Li Yangce973b12006-08-14 23:00:11 -07001656 break;
1657 }
Kim Phillips728de4c92007-04-13 01:26:03 -05001658 ugeth->oldspeed = phydev->speed;
Li Yangce973b12006-08-14 23:00:11 -07001659 }
1660
1661 if (!ugeth->oldlink) {
Kim Phillips728de4c92007-04-13 01:26:03 -05001662 new_state = 1;
Li Yangce973b12006-08-14 23:00:11 -07001663 ugeth->oldlink = 1;
Li Yangce973b12006-08-14 23:00:11 -07001664 }
Anton Vorontsov08fafd82009-12-24 05:31:20 +00001665
1666 if (new_state) {
1667 /*
1668 * To change the MAC configuration we need to disable
1669 * the controller. To do so, we have to either grab
1670 * ugeth->lock, which is a bad idea since 'graceful
1671 * stop' commands might take quite a while, or we can
1672 * quiesce driver's activity.
1673 */
1674 ugeth_quiesce(ugeth);
1675 ugeth_disable(ugeth, COMM_DIR_RX_AND_TX);
1676
1677 out_be32(&ug_regs->maccfg2, tempval);
1678 out_be32(&uf_regs->upsmr, upsmr);
1679
1680 ugeth_enable(ugeth, COMM_DIR_RX_AND_TX);
1681 ugeth_activate(ugeth);
1682 }
Kim Phillips728de4c92007-04-13 01:26:03 -05001683 } else if (ugeth->oldlink) {
1684 new_state = 1;
Li Yangce973b12006-08-14 23:00:11 -07001685 ugeth->oldlink = 0;
1686 ugeth->oldspeed = 0;
1687 ugeth->oldduplex = -1;
Li Yangce973b12006-08-14 23:00:11 -07001688 }
Kim Phillips728de4c92007-04-13 01:26:03 -05001689
1690 if (new_state && netif_msg_link(ugeth))
1691 phy_print_status(phydev);
Li Yangce973b12006-08-14 23:00:11 -07001692}
1693
Haiying Wangfb1001f2009-06-17 13:16:10 +00001694/* Initialize TBI PHY interface for communicating with the
1695 * SERDES lynx PHY on the chip. We communicate with this PHY
1696 * through the MDIO bus on each controller, treating it as a
1697 * "normal" PHY at the address found in the UTBIPA register. We assume
1698 * that the UTBIPA register is valid. Either the MDIO bus code will set
1699 * it to a value that doesn't conflict with other PHYs on the bus, or the
1700 * value doesn't matter, as there are no other PHYs on the bus.
1701 */
1702static void uec_configure_serdes(struct net_device *dev)
1703{
1704 struct ucc_geth_private *ugeth = netdev_priv(dev);
1705 struct ucc_geth_info *ug_info = ugeth->ug_info;
1706 struct phy_device *tbiphy;
1707
1708 if (!ug_info->tbi_node) {
1709 dev_warn(&dev->dev, "SGMII mode requires that the device "
1710 "tree specify a tbi-handle\n");
1711 return;
1712 }
1713
1714 tbiphy = of_phy_find_device(ug_info->tbi_node);
1715 if (!tbiphy) {
1716 dev_err(&dev->dev, "error: Could not get TBI device\n");
1717 return;
1718 }
1719
1720 /*
1721 * If the link is already up, we must already be ok, and don't need to
1722 * configure and reset the TBI<->SerDes link. Maybe U-Boot configured
1723 * everything for us? Resetting it takes the link down and requires
1724 * several seconds for it to come back.
1725 */
1726 if (phy_read(tbiphy, ENET_TBI_MII_SR) & TBISR_LSTATUS)
1727 return;
1728
1729 /* Single clk mode, mii mode off(for serdes communication) */
1730 phy_write(tbiphy, ENET_TBI_MII_ANA, TBIANA_SETTINGS);
1731
1732 phy_write(tbiphy, ENET_TBI_MII_TBICON, TBICON_CLK_SELECT);
1733
1734 phy_write(tbiphy, ENET_TBI_MII_CR, TBICR_SETTINGS);
1735}
1736
Li Yangce973b12006-08-14 23:00:11 -07001737/* Configure the PHY for dev.
1738 * returns 0 if success. -1 if failure
1739 */
1740static int init_phy(struct net_device *dev)
1741{
Kim Phillips728de4c92007-04-13 01:26:03 -05001742 struct ucc_geth_private *priv = netdev_priv(dev);
Anton Vorontsov61fa9dc2009-03-22 21:30:52 -07001743 struct ucc_geth_info *ug_info = priv->ug_info;
Kim Phillips728de4c92007-04-13 01:26:03 -05001744 struct phy_device *phydev;
Li Yangce973b12006-08-14 23:00:11 -07001745
Kim Phillips728de4c92007-04-13 01:26:03 -05001746 priv->oldlink = 0;
1747 priv->oldspeed = 0;
1748 priv->oldduplex = -1;
Li Yangce973b12006-08-14 23:00:11 -07001749
Grant Likely0b9da332009-04-25 12:53:23 +00001750 phydev = of_phy_connect(dev, ug_info->phy_node, &adjust_link, 0,
1751 priv->phy_interface);
Anton Vorontsov3104a6f2009-07-16 21:31:47 +00001752 if (!phydev)
1753 phydev = of_phy_connect_fixed_link(dev, &adjust_link,
1754 priv->phy_interface);
Grant Likely0b9da332009-04-25 12:53:23 +00001755 if (!phydev) {
Anton Vorontsov3104a6f2009-07-16 21:31:47 +00001756 dev_err(&dev->dev, "Could not attach to PHY\n");
Grant Likely0b9da332009-04-25 12:53:23 +00001757 return -ENODEV;
Li Yangce973b12006-08-14 23:00:11 -07001758 }
1759
Haiying Wang047584c2009-06-02 04:04:15 +00001760 if (priv->phy_interface == PHY_INTERFACE_MODE_SGMII)
1761 uec_configure_serdes(dev);
1762
Kim Phillips728de4c92007-04-13 01:26:03 -05001763 phydev->supported &= (ADVERTISED_10baseT_Half |
Li Yangce973b12006-08-14 23:00:11 -07001764 ADVERTISED_10baseT_Full |
1765 ADVERTISED_100baseT_Half |
Kim Phillips728de4c92007-04-13 01:26:03 -05001766 ADVERTISED_100baseT_Full);
Li Yangce973b12006-08-14 23:00:11 -07001767
Kim Phillips728de4c92007-04-13 01:26:03 -05001768 if (priv->max_speed == SPEED_1000)
1769 phydev->supported |= ADVERTISED_1000baseT_Full;
Li Yangce973b12006-08-14 23:00:11 -07001770
Kim Phillips728de4c92007-04-13 01:26:03 -05001771 phydev->advertising = phydev->supported;
Li Yangce973b12006-08-14 23:00:11 -07001772
Kim Phillips728de4c92007-04-13 01:26:03 -05001773 priv->phydev = phydev;
Li Yangce973b12006-08-14 23:00:11 -07001774
1775 return 0;
Li Yangce973b12006-08-14 23:00:11 -07001776}
1777
Li Yang18a8e862006-10-19 21:07:34 -05001778static void ugeth_dump_regs(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -07001779{
1780#ifdef DEBUG
1781 ucc_fast_dump_regs(ugeth->uccf);
1782 dump_regs(ugeth);
1783 dump_bds(ugeth);
1784#endif
1785}
1786
Li Yang18a8e862006-10-19 21:07:34 -05001787static int ugeth_82xx_filtering_clear_all_addr_in_hash(struct ucc_geth_private *
Li Yangce973b12006-08-14 23:00:11 -07001788 ugeth,
Li Yang18a8e862006-10-19 21:07:34 -05001789 enum enet_addr_type
Li Yangce973b12006-08-14 23:00:11 -07001790 enet_addr_type)
1791{
Andy Fleming6fee40e2008-05-02 13:01:23 -05001792 struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
Li Yang18a8e862006-10-19 21:07:34 -05001793 struct ucc_fast_private *uccf;
1794 enum comm_dir comm_dir;
Li Yangce973b12006-08-14 23:00:11 -07001795 struct list_head *p_lh;
1796 u16 i, num;
Andy Fleming6fee40e2008-05-02 13:01:23 -05001797 u32 __iomem *addr_h;
1798 u32 __iomem *addr_l;
Li Yangce973b12006-08-14 23:00:11 -07001799 u8 *p_counter;
1800
1801 uccf = ugeth->uccf;
1802
1803 p_82xx_addr_filt =
Andy Fleming6fee40e2008-05-02 13:01:23 -05001804 (struct ucc_geth_82xx_address_filtering_pram __iomem *)
1805 ugeth->p_rx_glbl_pram->addressfiltering;
Li Yangce973b12006-08-14 23:00:11 -07001806
1807 if (enet_addr_type == ENET_ADDR_TYPE_GROUP) {
1808 addr_h = &(p_82xx_addr_filt->gaddr_h);
1809 addr_l = &(p_82xx_addr_filt->gaddr_l);
1810 p_lh = &ugeth->group_hash_q;
1811 p_counter = &(ugeth->numGroupAddrInHash);
1812 } else if (enet_addr_type == ENET_ADDR_TYPE_INDIVIDUAL) {
1813 addr_h = &(p_82xx_addr_filt->iaddr_h);
1814 addr_l = &(p_82xx_addr_filt->iaddr_l);
1815 p_lh = &ugeth->ind_hash_q;
1816 p_counter = &(ugeth->numIndAddrInHash);
1817 } else
1818 return -EINVAL;
1819
1820 comm_dir = 0;
1821 if (uccf->enabled_tx)
1822 comm_dir |= COMM_DIR_TX;
1823 if (uccf->enabled_rx)
1824 comm_dir |= COMM_DIR_RX;
1825 if (comm_dir)
1826 ugeth_disable(ugeth, comm_dir);
1827
1828 /* Clear the hash table. */
1829 out_be32(addr_h, 0x00000000);
1830 out_be32(addr_l, 0x00000000);
1831
1832 if (!p_lh)
1833 return 0;
1834
1835 num = *p_counter;
1836
1837 /* Delete all remaining CQ elements */
1838 for (i = 0; i < num; i++)
1839 put_enet_addr_container(ENET_ADDR_CONT_ENTRY(dequeue(p_lh)));
1840
1841 *p_counter = 0;
1842
1843 if (comm_dir)
1844 ugeth_enable(ugeth, comm_dir);
1845
1846 return 0;
1847}
1848
Li Yang18a8e862006-10-19 21:07:34 -05001849static int ugeth_82xx_filtering_clear_addr_in_paddr(struct ucc_geth_private *ugeth,
Li Yangce973b12006-08-14 23:00:11 -07001850 u8 paddr_num)
1851{
1852 ugeth->indAddrRegUsed[paddr_num] = 0; /* mark this paddr as not used */
1853 return hw_clear_addr_in_paddr(ugeth, paddr_num);/* clear in hardware */
1854}
1855
Li Yang18a8e862006-10-19 21:07:34 -05001856static void ucc_geth_memclean(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -07001857{
1858 u16 i, j;
Andy Fleming6fee40e2008-05-02 13:01:23 -05001859 u8 __iomem *bd;
Li Yangce973b12006-08-14 23:00:11 -07001860
1861 if (!ugeth)
1862 return;
1863
Anton Vorontsov80a9fad2008-02-01 16:22:48 +03001864 if (ugeth->uccf) {
Li Yangce973b12006-08-14 23:00:11 -07001865 ucc_fast_free(ugeth->uccf);
Anton Vorontsov80a9fad2008-02-01 16:22:48 +03001866 ugeth->uccf = NULL;
1867 }
Li Yangce973b12006-08-14 23:00:11 -07001868
1869 if (ugeth->p_thread_data_tx) {
1870 qe_muram_free(ugeth->thread_dat_tx_offset);
1871 ugeth->p_thread_data_tx = NULL;
1872 }
1873 if (ugeth->p_thread_data_rx) {
1874 qe_muram_free(ugeth->thread_dat_rx_offset);
1875 ugeth->p_thread_data_rx = NULL;
1876 }
1877 if (ugeth->p_exf_glbl_param) {
1878 qe_muram_free(ugeth->exf_glbl_param_offset);
1879 ugeth->p_exf_glbl_param = NULL;
1880 }
1881 if (ugeth->p_rx_glbl_pram) {
1882 qe_muram_free(ugeth->rx_glbl_pram_offset);
1883 ugeth->p_rx_glbl_pram = NULL;
1884 }
1885 if (ugeth->p_tx_glbl_pram) {
1886 qe_muram_free(ugeth->tx_glbl_pram_offset);
1887 ugeth->p_tx_glbl_pram = NULL;
1888 }
1889 if (ugeth->p_send_q_mem_reg) {
1890 qe_muram_free(ugeth->send_q_mem_reg_offset);
1891 ugeth->p_send_q_mem_reg = NULL;
1892 }
1893 if (ugeth->p_scheduler) {
1894 qe_muram_free(ugeth->scheduler_offset);
1895 ugeth->p_scheduler = NULL;
1896 }
1897 if (ugeth->p_tx_fw_statistics_pram) {
1898 qe_muram_free(ugeth->tx_fw_statistics_pram_offset);
1899 ugeth->p_tx_fw_statistics_pram = NULL;
1900 }
1901 if (ugeth->p_rx_fw_statistics_pram) {
1902 qe_muram_free(ugeth->rx_fw_statistics_pram_offset);
1903 ugeth->p_rx_fw_statistics_pram = NULL;
1904 }
1905 if (ugeth->p_rx_irq_coalescing_tbl) {
1906 qe_muram_free(ugeth->rx_irq_coalescing_tbl_offset);
1907 ugeth->p_rx_irq_coalescing_tbl = NULL;
1908 }
1909 if (ugeth->p_rx_bd_qs_tbl) {
1910 qe_muram_free(ugeth->rx_bd_qs_tbl_offset);
1911 ugeth->p_rx_bd_qs_tbl = NULL;
1912 }
1913 if (ugeth->p_init_enet_param_shadow) {
1914 return_init_enet_entries(ugeth,
1915 &(ugeth->p_init_enet_param_shadow->
1916 rxthread[0]),
1917 ENET_INIT_PARAM_MAX_ENTRIES_RX,
1918 ugeth->ug_info->riscRx, 1);
1919 return_init_enet_entries(ugeth,
1920 &(ugeth->p_init_enet_param_shadow->
1921 txthread[0]),
1922 ENET_INIT_PARAM_MAX_ENTRIES_TX,
1923 ugeth->ug_info->riscTx, 0);
1924 kfree(ugeth->p_init_enet_param_shadow);
1925 ugeth->p_init_enet_param_shadow = NULL;
1926 }
1927 for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
1928 bd = ugeth->p_tx_bd_ring[i];
Nicu Ioan Petru3a8205e2007-04-13 01:26:29 -05001929 if (!bd)
1930 continue;
Li Yangce973b12006-08-14 23:00:11 -07001931 for (j = 0; j < ugeth->ug_info->bdRingLenTx[i]; j++) {
1932 if (ugeth->tx_skbuff[i][j]) {
Anton Vorontsovda1aa632009-04-02 01:26:07 -07001933 dma_unmap_single(ugeth->dev,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001934 in_be32(&((struct qe_bd __iomem *)bd)->buf),
1935 (in_be32((u32 __iomem *)bd) &
Li Yangce973b12006-08-14 23:00:11 -07001936 BD_LENGTH_MASK),
1937 DMA_TO_DEVICE);
1938 dev_kfree_skb_any(ugeth->tx_skbuff[i][j]);
1939 ugeth->tx_skbuff[i][j] = NULL;
1940 }
1941 }
1942
1943 kfree(ugeth->tx_skbuff[i]);
1944
1945 if (ugeth->p_tx_bd_ring[i]) {
1946 if (ugeth->ug_info->uf_info.bd_mem_part ==
1947 MEM_PART_SYSTEM)
1948 kfree((void *)ugeth->tx_bd_ring_offset[i]);
1949 else if (ugeth->ug_info->uf_info.bd_mem_part ==
1950 MEM_PART_MURAM)
1951 qe_muram_free(ugeth->tx_bd_ring_offset[i]);
1952 ugeth->p_tx_bd_ring[i] = NULL;
1953 }
1954 }
1955 for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
1956 if (ugeth->p_rx_bd_ring[i]) {
1957 /* Return existing data buffers in ring */
1958 bd = ugeth->p_rx_bd_ring[i];
1959 for (j = 0; j < ugeth->ug_info->bdRingLenRx[i]; j++) {
1960 if (ugeth->rx_skbuff[i][j]) {
Anton Vorontsovda1aa632009-04-02 01:26:07 -07001961 dma_unmap_single(ugeth->dev,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001962 in_be32(&((struct qe_bd __iomem *)bd)->buf),
Li Yang18a8e862006-10-19 21:07:34 -05001963 ugeth->ug_info->
1964 uf_info.max_rx_buf_length +
1965 UCC_GETH_RX_DATA_BUF_ALIGNMENT,
1966 DMA_FROM_DEVICE);
1967 dev_kfree_skb_any(
1968 ugeth->rx_skbuff[i][j]);
Li Yangce973b12006-08-14 23:00:11 -07001969 ugeth->rx_skbuff[i][j] = NULL;
1970 }
Li Yang18a8e862006-10-19 21:07:34 -05001971 bd += sizeof(struct qe_bd);
Li Yangce973b12006-08-14 23:00:11 -07001972 }
1973
1974 kfree(ugeth->rx_skbuff[i]);
1975
1976 if (ugeth->ug_info->uf_info.bd_mem_part ==
1977 MEM_PART_SYSTEM)
1978 kfree((void *)ugeth->rx_bd_ring_offset[i]);
1979 else if (ugeth->ug_info->uf_info.bd_mem_part ==
1980 MEM_PART_MURAM)
1981 qe_muram_free(ugeth->rx_bd_ring_offset[i]);
1982 ugeth->p_rx_bd_ring[i] = NULL;
1983 }
1984 }
1985 while (!list_empty(&ugeth->group_hash_q))
1986 put_enet_addr_container(ENET_ADDR_CONT_ENTRY
1987 (dequeue(&ugeth->group_hash_q)));
1988 while (!list_empty(&ugeth->ind_hash_q))
1989 put_enet_addr_container(ENET_ADDR_CONT_ENTRY
1990 (dequeue(&ugeth->ind_hash_q)));
Anton Vorontsov3e73fc92008-12-18 08:23:33 +00001991 if (ugeth->ug_regs) {
1992 iounmap(ugeth->ug_regs);
1993 ugeth->ug_regs = NULL;
1994 }
Anton Vorontsov50f238f2009-07-07 08:38:42 +00001995
1996 skb_queue_purge(&ugeth->rx_recycle);
Li Yangce973b12006-08-14 23:00:11 -07001997}
1998
1999static void ucc_geth_set_multi(struct net_device *dev)
2000{
Li Yang18a8e862006-10-19 21:07:34 -05002001 struct ucc_geth_private *ugeth;
Jiri Pirko22bedad2010-04-01 21:22:57 +00002002 struct netdev_hw_addr *ha;
Andy Fleming6fee40e2008-05-02 13:01:23 -05002003 struct ucc_fast __iomem *uf_regs;
2004 struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
Li Yangce973b12006-08-14 23:00:11 -07002005
2006 ugeth = netdev_priv(dev);
2007
2008 uf_regs = ugeth->uccf->uf_regs;
2009
2010 if (dev->flags & IFF_PROMISC) {
Timur Tabi3bc53422009-01-11 00:25:21 -08002011 setbits32(&uf_regs->upsmr, UCC_GETH_UPSMR_PRO);
Li Yangce973b12006-08-14 23:00:11 -07002012 } else {
Timur Tabi3bc53422009-01-11 00:25:21 -08002013 clrbits32(&uf_regs->upsmr, UCC_GETH_UPSMR_PRO);
Li Yangce973b12006-08-14 23:00:11 -07002014
2015 p_82xx_addr_filt =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002016 (struct ucc_geth_82xx_address_filtering_pram __iomem *) ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002017 p_rx_glbl_pram->addressfiltering;
2018
2019 if (dev->flags & IFF_ALLMULTI) {
2020 /* Catch all multicast addresses, so set the
2021 * filter to all 1's.
2022 */
2023 out_be32(&p_82xx_addr_filt->gaddr_h, 0xffffffff);
2024 out_be32(&p_82xx_addr_filt->gaddr_l, 0xffffffff);
2025 } else {
2026 /* Clear filter and add the addresses in the list.
2027 */
2028 out_be32(&p_82xx_addr_filt->gaddr_h, 0x0);
2029 out_be32(&p_82xx_addr_filt->gaddr_l, 0x0);
2030
Jiri Pirko22bedad2010-04-01 21:22:57 +00002031 netdev_for_each_mc_addr(ha, dev) {
Li Yangce973b12006-08-14 23:00:11 -07002032 /* Only support group multicast for now.
2033 */
Jiri Pirko22bedad2010-04-01 21:22:57 +00002034 if (!(ha->addr[0] & 1))
Li Yangce973b12006-08-14 23:00:11 -07002035 continue;
2036
Li Yangce973b12006-08-14 23:00:11 -07002037 /* Ask CPM to run CRC and set bit in
2038 * filter mask.
2039 */
Jiri Pirko22bedad2010-04-01 21:22:57 +00002040 hw_add_addr_in_hash(ugeth, ha->addr);
Li Yangce973b12006-08-14 23:00:11 -07002041 }
2042 }
2043 }
2044}
2045
Li Yang18a8e862006-10-19 21:07:34 -05002046static void ucc_geth_stop(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -07002047{
Andy Fleming6fee40e2008-05-02 13:01:23 -05002048 struct ucc_geth __iomem *ug_regs = ugeth->ug_regs;
Kim Phillips728de4c92007-04-13 01:26:03 -05002049 struct phy_device *phydev = ugeth->phydev;
Li Yangce973b12006-08-14 23:00:11 -07002050
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002051 ugeth_vdbg("%s: IN", __func__);
Li Yangce973b12006-08-14 23:00:11 -07002052
2053 /* Disable the controller */
2054 ugeth_disable(ugeth, COMM_DIR_RX_AND_TX);
2055
2056 /* Tell the kernel the link is down */
Kim Phillips728de4c92007-04-13 01:26:03 -05002057 phy_stop(phydev);
Li Yangce973b12006-08-14 23:00:11 -07002058
2059 /* Mask all interrupts */
Timur Tabic6f50472007-07-10 07:51:11 -05002060 out_be32(ugeth->uccf->p_uccm, 0x00000000);
Li Yangce973b12006-08-14 23:00:11 -07002061
2062 /* Clear all interrupts */
2063 out_be32(ugeth->uccf->p_ucce, 0xffffffff);
2064
2065 /* Disable Rx and Tx */
Timur Tabi3bc53422009-01-11 00:25:21 -08002066 clrbits32(&ug_regs->maccfg1, MACCFG1_ENABLE_RX | MACCFG1_ENABLE_TX);
Li Yangce973b12006-08-14 23:00:11 -07002067
Li Yangce973b12006-08-14 23:00:11 -07002068 ucc_geth_memclean(ugeth);
2069}
2070
Kim Phillips728de4c92007-04-13 01:26:03 -05002071static int ucc_struct_init(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -07002072{
Li Yang18a8e862006-10-19 21:07:34 -05002073 struct ucc_geth_info *ug_info;
2074 struct ucc_fast_info *uf_info;
Kim Phillips728de4c92007-04-13 01:26:03 -05002075 int i;
Li Yangce973b12006-08-14 23:00:11 -07002076
2077 ug_info = ugeth->ug_info;
2078 uf_info = &ug_info->uf_info;
2079
2080 if (!((uf_info->bd_mem_part == MEM_PART_SYSTEM) ||
2081 (uf_info->bd_mem_part == MEM_PART_MURAM))) {
Li Yang890de952007-07-19 11:48:29 +08002082 if (netif_msg_probe(ugeth))
2083 ugeth_err("%s: Bad memory partition value.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002084 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002085 return -EINVAL;
2086 }
2087
2088 /* Rx BD lengths */
2089 for (i = 0; i < ug_info->numQueuesRx; i++) {
2090 if ((ug_info->bdRingLenRx[i] < UCC_GETH_RX_BD_RING_SIZE_MIN) ||
2091 (ug_info->bdRingLenRx[i] %
2092 UCC_GETH_RX_BD_RING_SIZE_ALIGNMENT)) {
Li Yang890de952007-07-19 11:48:29 +08002093 if (netif_msg_probe(ugeth))
2094 ugeth_err
2095 ("%s: Rx BD ring length must be multiple of 4, no smaller than 8.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002096 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002097 return -EINVAL;
2098 }
2099 }
2100
2101 /* Tx BD lengths */
2102 for (i = 0; i < ug_info->numQueuesTx; i++) {
2103 if (ug_info->bdRingLenTx[i] < UCC_GETH_TX_BD_RING_SIZE_MIN) {
Li Yang890de952007-07-19 11:48:29 +08002104 if (netif_msg_probe(ugeth))
2105 ugeth_err
2106 ("%s: Tx BD ring length must be no smaller than 2.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002107 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002108 return -EINVAL;
2109 }
2110 }
2111
2112 /* mrblr */
2113 if ((uf_info->max_rx_buf_length == 0) ||
2114 (uf_info->max_rx_buf_length % UCC_GETH_MRBLR_ALIGNMENT)) {
Li Yang890de952007-07-19 11:48:29 +08002115 if (netif_msg_probe(ugeth))
2116 ugeth_err
2117 ("%s: max_rx_buf_length must be non-zero multiple of 128.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002118 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002119 return -EINVAL;
2120 }
2121
2122 /* num Tx queues */
2123 if (ug_info->numQueuesTx > NUM_TX_QUEUES) {
Li Yang890de952007-07-19 11:48:29 +08002124 if (netif_msg_probe(ugeth))
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002125 ugeth_err("%s: number of tx queues too large.", __func__);
Li Yangce973b12006-08-14 23:00:11 -07002126 return -EINVAL;
2127 }
2128
2129 /* num Rx queues */
2130 if (ug_info->numQueuesRx > NUM_RX_QUEUES) {
Li Yang890de952007-07-19 11:48:29 +08002131 if (netif_msg_probe(ugeth))
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002132 ugeth_err("%s: number of rx queues too large.", __func__);
Li Yangce973b12006-08-14 23:00:11 -07002133 return -EINVAL;
2134 }
2135
2136 /* l2qt */
2137 for (i = 0; i < UCC_GETH_VLAN_PRIORITY_MAX; i++) {
2138 if (ug_info->l2qt[i] >= ug_info->numQueuesRx) {
Li Yang890de952007-07-19 11:48:29 +08002139 if (netif_msg_probe(ugeth))
2140 ugeth_err
2141 ("%s: VLAN priority table entry must not be"
2142 " larger than number of Rx queues.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002143 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002144 return -EINVAL;
2145 }
2146 }
2147
2148 /* l3qt */
2149 for (i = 0; i < UCC_GETH_IP_PRIORITY_MAX; i++) {
2150 if (ug_info->l3qt[i] >= ug_info->numQueuesRx) {
Li Yang890de952007-07-19 11:48:29 +08002151 if (netif_msg_probe(ugeth))
2152 ugeth_err
2153 ("%s: IP priority table entry must not be"
2154 " larger than number of Rx queues.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002155 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002156 return -EINVAL;
2157 }
2158 }
2159
2160 if (ug_info->cam && !ug_info->ecamptr) {
Li Yang890de952007-07-19 11:48:29 +08002161 if (netif_msg_probe(ugeth))
2162 ugeth_err("%s: If cam mode is chosen, must supply cam ptr.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002163 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002164 return -EINVAL;
2165 }
2166
2167 if ((ug_info->numStationAddresses !=
Joe Perches8e95a202009-12-03 07:58:21 +00002168 UCC_GETH_NUM_OF_STATION_ADDRESSES_1) &&
2169 ug_info->rxExtendedFiltering) {
Li Yang890de952007-07-19 11:48:29 +08002170 if (netif_msg_probe(ugeth))
2171 ugeth_err("%s: Number of station addresses greater than 1 "
2172 "not allowed in extended parsing mode.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002173 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002174 return -EINVAL;
2175 }
2176
2177 /* Generate uccm_mask for receive */
2178 uf_info->uccm_mask = ug_info->eventRegMask & UCCE_OTHER;/* Errors */
2179 for (i = 0; i < ug_info->numQueuesRx; i++)
Timur Tabi3bc53422009-01-11 00:25:21 -08002180 uf_info->uccm_mask |= (UCC_GETH_UCCE_RXF0 << i);
Li Yangce973b12006-08-14 23:00:11 -07002181
2182 for (i = 0; i < ug_info->numQueuesTx; i++)
Timur Tabi3bc53422009-01-11 00:25:21 -08002183 uf_info->uccm_mask |= (UCC_GETH_UCCE_TXB0 << i);
Li Yangce973b12006-08-14 23:00:11 -07002184 /* Initialize the general fast UCC block. */
Kim Phillips728de4c92007-04-13 01:26:03 -05002185 if (ucc_fast_init(uf_info, &ugeth->uccf)) {
Li Yang890de952007-07-19 11:48:29 +08002186 if (netif_msg_probe(ugeth))
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002187 ugeth_err("%s: Failed to init uccf.", __func__);
Li Yangce973b12006-08-14 23:00:11 -07002188 return -ENOMEM;
2189 }
Kim Phillips728de4c92007-04-13 01:26:03 -05002190
Haiying Wang345f8422009-04-29 14:14:35 -04002191 /* read the number of risc engines, update the riscTx and riscRx
2192 * if there are 4 riscs in QE
2193 */
2194 if (qe_get_num_of_risc() == 4) {
2195 ug_info->riscTx = QE_RISC_ALLOCATION_FOUR_RISCS;
2196 ug_info->riscRx = QE_RISC_ALLOCATION_FOUR_RISCS;
2197 }
2198
Anton Vorontsov3e73fc92008-12-18 08:23:33 +00002199 ugeth->ug_regs = ioremap(uf_info->regs, sizeof(*ugeth->ug_regs));
2200 if (!ugeth->ug_regs) {
2201 if (netif_msg_probe(ugeth))
2202 ugeth_err("%s: Failed to ioremap regs.", __func__);
2203 return -ENOMEM;
2204 }
Kim Phillips728de4c92007-04-13 01:26:03 -05002205
Anton Vorontsov50f238f2009-07-07 08:38:42 +00002206 skb_queue_head_init(&ugeth->rx_recycle);
2207
Kim Phillips728de4c92007-04-13 01:26:03 -05002208 return 0;
2209}
2210
2211static int ucc_geth_startup(struct ucc_geth_private *ugeth)
2212{
Andy Fleming6fee40e2008-05-02 13:01:23 -05002213 struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
2214 struct ucc_geth_init_pram __iomem *p_init_enet_pram;
Kim Phillips728de4c92007-04-13 01:26:03 -05002215 struct ucc_fast_private *uccf;
2216 struct ucc_geth_info *ug_info;
2217 struct ucc_fast_info *uf_info;
Andy Fleming6fee40e2008-05-02 13:01:23 -05002218 struct ucc_fast __iomem *uf_regs;
2219 struct ucc_geth __iomem *ug_regs;
Kim Phillips728de4c92007-04-13 01:26:03 -05002220 int ret_val = -EINVAL;
2221 u32 remoder = UCC_GETH_REMODER_INIT;
Timur Tabi3bc53422009-01-11 00:25:21 -08002222 u32 init_enet_pram_offset, cecr_subblock, command;
Kim Phillips728de4c92007-04-13 01:26:03 -05002223 u32 ifstat, i, j, size, l2qt, l3qt, length;
2224 u16 temoder = UCC_GETH_TEMODER_INIT;
2225 u16 test;
2226 u8 function_code = 0;
Andy Fleming6fee40e2008-05-02 13:01:23 -05002227 u8 __iomem *bd;
2228 u8 __iomem *endOfRing;
Kim Phillips728de4c92007-04-13 01:26:03 -05002229 u8 numThreadsRxNumerical, numThreadsTxNumerical;
2230
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002231 ugeth_vdbg("%s: IN", __func__);
Kim Phillips728de4c92007-04-13 01:26:03 -05002232 uccf = ugeth->uccf;
2233 ug_info = ugeth->ug_info;
2234 uf_info = &ug_info->uf_info;
2235 uf_regs = uccf->uf_regs;
2236 ug_regs = ugeth->ug_regs;
Li Yangce973b12006-08-14 23:00:11 -07002237
2238 switch (ug_info->numThreadsRx) {
2239 case UCC_GETH_NUM_OF_THREADS_1:
2240 numThreadsRxNumerical = 1;
2241 break;
2242 case UCC_GETH_NUM_OF_THREADS_2:
2243 numThreadsRxNumerical = 2;
2244 break;
2245 case UCC_GETH_NUM_OF_THREADS_4:
2246 numThreadsRxNumerical = 4;
2247 break;
2248 case UCC_GETH_NUM_OF_THREADS_6:
2249 numThreadsRxNumerical = 6;
2250 break;
2251 case UCC_GETH_NUM_OF_THREADS_8:
2252 numThreadsRxNumerical = 8;
2253 break;
2254 default:
Li Yang890de952007-07-19 11:48:29 +08002255 if (netif_msg_ifup(ugeth))
2256 ugeth_err("%s: Bad number of Rx threads value.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002257 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002258 return -EINVAL;
2259 break;
2260 }
2261
2262 switch (ug_info->numThreadsTx) {
2263 case UCC_GETH_NUM_OF_THREADS_1:
2264 numThreadsTxNumerical = 1;
2265 break;
2266 case UCC_GETH_NUM_OF_THREADS_2:
2267 numThreadsTxNumerical = 2;
2268 break;
2269 case UCC_GETH_NUM_OF_THREADS_4:
2270 numThreadsTxNumerical = 4;
2271 break;
2272 case UCC_GETH_NUM_OF_THREADS_6:
2273 numThreadsTxNumerical = 6;
2274 break;
2275 case UCC_GETH_NUM_OF_THREADS_8:
2276 numThreadsTxNumerical = 8;
2277 break;
2278 default:
Li Yang890de952007-07-19 11:48:29 +08002279 if (netif_msg_ifup(ugeth))
2280 ugeth_err("%s: Bad number of Tx threads value.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002281 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002282 return -EINVAL;
2283 break;
2284 }
2285
2286 /* Calculate rx_extended_features */
2287 ugeth->rx_non_dynamic_extended_features = ug_info->ipCheckSumCheck ||
2288 ug_info->ipAddressAlignment ||
2289 (ug_info->numStationAddresses !=
2290 UCC_GETH_NUM_OF_STATION_ADDRESSES_1);
2291
2292 ugeth->rx_extended_features = ugeth->rx_non_dynamic_extended_features ||
Joe Perches8e95a202009-12-03 07:58:21 +00002293 (ug_info->vlanOperationTagged != UCC_GETH_VLAN_OPERATION_TAGGED_NOP) ||
2294 (ug_info->vlanOperationNonTagged !=
2295 UCC_GETH_VLAN_OPERATION_NON_TAGGED_NOP);
Li Yangce973b12006-08-14 23:00:11 -07002296
Li Yangce973b12006-08-14 23:00:11 -07002297 init_default_reg_vals(&uf_regs->upsmr,
2298 &ug_regs->maccfg1, &ug_regs->maccfg2);
2299
2300 /* Set UPSMR */
2301 /* For more details see the hardware spec. */
2302 init_rx_parameters(ug_info->bro,
2303 ug_info->rsh, ug_info->pro, &uf_regs->upsmr);
2304
2305 /* We're going to ignore other registers for now, */
2306 /* except as needed to get up and running */
2307
2308 /* Set MACCFG1 */
2309 /* For more details see the hardware spec. */
2310 init_flow_control_params(ug_info->aufc,
2311 ug_info->receiveFlowControl,
Li Yangac421852007-07-19 11:47:47 +08002312 ug_info->transmitFlowControl,
Li Yangce973b12006-08-14 23:00:11 -07002313 ug_info->pausePeriod,
2314 ug_info->extensionField,
2315 &uf_regs->upsmr,
2316 &ug_regs->uempr, &ug_regs->maccfg1);
2317
Timur Tabi3bc53422009-01-11 00:25:21 -08002318 setbits32(&ug_regs->maccfg1, MACCFG1_ENABLE_RX | MACCFG1_ENABLE_TX);
Li Yangce973b12006-08-14 23:00:11 -07002319
2320 /* Set IPGIFG */
2321 /* For more details see the hardware spec. */
2322 ret_val = init_inter_frame_gap_params(ug_info->nonBackToBackIfgPart1,
2323 ug_info->nonBackToBackIfgPart2,
2324 ug_info->
2325 miminumInterFrameGapEnforcement,
2326 ug_info->backToBackInterFrameGap,
2327 &ug_regs->ipgifg);
2328 if (ret_val != 0) {
Li Yang890de952007-07-19 11:48:29 +08002329 if (netif_msg_ifup(ugeth))
2330 ugeth_err("%s: IPGIFG initialization parameter too large.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002331 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002332 return ret_val;
2333 }
2334
2335 /* Set HAFDUP */
2336 /* For more details see the hardware spec. */
2337 ret_val = init_half_duplex_params(ug_info->altBeb,
2338 ug_info->backPressureNoBackoff,
2339 ug_info->noBackoff,
2340 ug_info->excessDefer,
2341 ug_info->altBebTruncation,
2342 ug_info->maxRetransmission,
2343 ug_info->collisionWindow,
2344 &ug_regs->hafdup);
2345 if (ret_val != 0) {
Li Yang890de952007-07-19 11:48:29 +08002346 if (netif_msg_ifup(ugeth))
2347 ugeth_err("%s: Half Duplex initialization parameter too large.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002348 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002349 return ret_val;
2350 }
2351
2352 /* Set IFSTAT */
2353 /* For more details see the hardware spec. */
2354 /* Read only - resets upon read */
2355 ifstat = in_be32(&ug_regs->ifstat);
2356
2357 /* Clear UEMPR */
2358 /* For more details see the hardware spec. */
2359 out_be32(&ug_regs->uempr, 0);
2360
2361 /* Set UESCR */
2362 /* For more details see the hardware spec. */
2363 init_hw_statistics_gathering_mode((ug_info->statisticsMode &
2364 UCC_GETH_STATISTICS_GATHERING_MODE_HARDWARE),
2365 0, &uf_regs->upsmr, &ug_regs->uescr);
2366
2367 /* Allocate Tx bds */
2368 for (j = 0; j < ug_info->numQueuesTx; j++) {
2369 /* Allocate in multiple of
2370 UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT,
2371 according to spec */
Li Yang18a8e862006-10-19 21:07:34 -05002372 length = ((ug_info->bdRingLenTx[j] * sizeof(struct qe_bd))
Li Yangce973b12006-08-14 23:00:11 -07002373 / UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT)
2374 * UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
Li Yang18a8e862006-10-19 21:07:34 -05002375 if ((ug_info->bdRingLenTx[j] * sizeof(struct qe_bd)) %
Li Yangce973b12006-08-14 23:00:11 -07002376 UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT)
2377 length += UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
2378 if (uf_info->bd_mem_part == MEM_PART_SYSTEM) {
2379 u32 align = 4;
2380 if (UCC_GETH_TX_BD_RING_ALIGNMENT > 4)
2381 align = UCC_GETH_TX_BD_RING_ALIGNMENT;
2382 ugeth->tx_bd_ring_offset[j] =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002383 (u32) kmalloc((u32) (length + align), GFP_KERNEL);
Ahmed S. Darwish04b588d2007-01-27 00:00:02 -08002384
Li Yangce973b12006-08-14 23:00:11 -07002385 if (ugeth->tx_bd_ring_offset[j] != 0)
2386 ugeth->p_tx_bd_ring[j] =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002387 (u8 __iomem *)((ugeth->tx_bd_ring_offset[j] +
Li Yangce973b12006-08-14 23:00:11 -07002388 align) & ~(align - 1));
2389 } else if (uf_info->bd_mem_part == MEM_PART_MURAM) {
2390 ugeth->tx_bd_ring_offset[j] =
2391 qe_muram_alloc(length,
2392 UCC_GETH_TX_BD_RING_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002393 if (!IS_ERR_VALUE(ugeth->tx_bd_ring_offset[j]))
Li Yangce973b12006-08-14 23:00:11 -07002394 ugeth->p_tx_bd_ring[j] =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002395 (u8 __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002396 tx_bd_ring_offset[j]);
2397 }
2398 if (!ugeth->p_tx_bd_ring[j]) {
Li Yang890de952007-07-19 11:48:29 +08002399 if (netif_msg_ifup(ugeth))
2400 ugeth_err
2401 ("%s: Can not allocate memory for Tx bd rings.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002402 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002403 return -ENOMEM;
2404 }
2405 /* Zero unused end of bd ring, according to spec */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002406 memset_io((void __iomem *)(ugeth->p_tx_bd_ring[j] +
2407 ug_info->bdRingLenTx[j] * sizeof(struct qe_bd)), 0,
Li Yang18a8e862006-10-19 21:07:34 -05002408 length - ug_info->bdRingLenTx[j] * sizeof(struct qe_bd));
Li Yangce973b12006-08-14 23:00:11 -07002409 }
2410
2411 /* Allocate Rx bds */
2412 for (j = 0; j < ug_info->numQueuesRx; j++) {
Li Yang18a8e862006-10-19 21:07:34 -05002413 length = ug_info->bdRingLenRx[j] * sizeof(struct qe_bd);
Li Yangce973b12006-08-14 23:00:11 -07002414 if (uf_info->bd_mem_part == MEM_PART_SYSTEM) {
2415 u32 align = 4;
2416 if (UCC_GETH_RX_BD_RING_ALIGNMENT > 4)
2417 align = UCC_GETH_RX_BD_RING_ALIGNMENT;
2418 ugeth->rx_bd_ring_offset[j] =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002419 (u32) kmalloc((u32) (length + align), GFP_KERNEL);
Li Yangce973b12006-08-14 23:00:11 -07002420 if (ugeth->rx_bd_ring_offset[j] != 0)
2421 ugeth->p_rx_bd_ring[j] =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002422 (u8 __iomem *)((ugeth->rx_bd_ring_offset[j] +
Li Yangce973b12006-08-14 23:00:11 -07002423 align) & ~(align - 1));
2424 } else if (uf_info->bd_mem_part == MEM_PART_MURAM) {
2425 ugeth->rx_bd_ring_offset[j] =
2426 qe_muram_alloc(length,
2427 UCC_GETH_RX_BD_RING_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002428 if (!IS_ERR_VALUE(ugeth->rx_bd_ring_offset[j]))
Li Yangce973b12006-08-14 23:00:11 -07002429 ugeth->p_rx_bd_ring[j] =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002430 (u8 __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002431 rx_bd_ring_offset[j]);
2432 }
2433 if (!ugeth->p_rx_bd_ring[j]) {
Li Yang890de952007-07-19 11:48:29 +08002434 if (netif_msg_ifup(ugeth))
2435 ugeth_err
2436 ("%s: Can not allocate memory for Rx bd rings.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002437 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002438 return -ENOMEM;
2439 }
2440 }
2441
2442 /* Init Tx bds */
2443 for (j = 0; j < ug_info->numQueuesTx; j++) {
2444 /* Setup the skbuff rings */
Ahmed S. Darwish04b588d2007-01-27 00:00:02 -08002445 ugeth->tx_skbuff[j] = kmalloc(sizeof(struct sk_buff *) *
2446 ugeth->ug_info->bdRingLenTx[j],
2447 GFP_KERNEL);
Li Yangce973b12006-08-14 23:00:11 -07002448
2449 if (ugeth->tx_skbuff[j] == NULL) {
Li Yang890de952007-07-19 11:48:29 +08002450 if (netif_msg_ifup(ugeth))
2451 ugeth_err("%s: Could not allocate tx_skbuff",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002452 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002453 return -ENOMEM;
2454 }
2455
2456 for (i = 0; i < ugeth->ug_info->bdRingLenTx[j]; i++)
2457 ugeth->tx_skbuff[j][i] = NULL;
2458
2459 ugeth->skb_curtx[j] = ugeth->skb_dirtytx[j] = 0;
2460 bd = ugeth->confBd[j] = ugeth->txBd[j] = ugeth->p_tx_bd_ring[j];
2461 for (i = 0; i < ug_info->bdRingLenTx[j]; i++) {
Li Yang18a8e862006-10-19 21:07:34 -05002462 /* clear bd buffer */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002463 out_be32(&((struct qe_bd __iomem *)bd)->buf, 0);
Li Yang18a8e862006-10-19 21:07:34 -05002464 /* set bd status and length */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002465 out_be32((u32 __iomem *)bd, 0);
Li Yang18a8e862006-10-19 21:07:34 -05002466 bd += sizeof(struct qe_bd);
Li Yangce973b12006-08-14 23:00:11 -07002467 }
Li Yang18a8e862006-10-19 21:07:34 -05002468 bd -= sizeof(struct qe_bd);
2469 /* set bd status and length */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002470 out_be32((u32 __iomem *)bd, T_W); /* for last BD set Wrap bit */
Li Yangce973b12006-08-14 23:00:11 -07002471 }
2472
2473 /* Init Rx bds */
2474 for (j = 0; j < ug_info->numQueuesRx; j++) {
2475 /* Setup the skbuff rings */
Ahmed S. Darwish04b588d2007-01-27 00:00:02 -08002476 ugeth->rx_skbuff[j] = kmalloc(sizeof(struct sk_buff *) *
2477 ugeth->ug_info->bdRingLenRx[j],
2478 GFP_KERNEL);
Li Yangce973b12006-08-14 23:00:11 -07002479
2480 if (ugeth->rx_skbuff[j] == NULL) {
Li Yang890de952007-07-19 11:48:29 +08002481 if (netif_msg_ifup(ugeth))
2482 ugeth_err("%s: Could not allocate rx_skbuff",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002483 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002484 return -ENOMEM;
2485 }
2486
2487 for (i = 0; i < ugeth->ug_info->bdRingLenRx[j]; i++)
2488 ugeth->rx_skbuff[j][i] = NULL;
2489
2490 ugeth->skb_currx[j] = 0;
2491 bd = ugeth->rxBd[j] = ugeth->p_rx_bd_ring[j];
2492 for (i = 0; i < ug_info->bdRingLenRx[j]; i++) {
Li Yang18a8e862006-10-19 21:07:34 -05002493 /* set bd status and length */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002494 out_be32((u32 __iomem *)bd, R_I);
Li Yang18a8e862006-10-19 21:07:34 -05002495 /* clear bd buffer */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002496 out_be32(&((struct qe_bd __iomem *)bd)->buf, 0);
Li Yang18a8e862006-10-19 21:07:34 -05002497 bd += sizeof(struct qe_bd);
Li Yangce973b12006-08-14 23:00:11 -07002498 }
Li Yang18a8e862006-10-19 21:07:34 -05002499 bd -= sizeof(struct qe_bd);
2500 /* set bd status and length */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002501 out_be32((u32 __iomem *)bd, R_W); /* for last BD set Wrap bit */
Li Yangce973b12006-08-14 23:00:11 -07002502 }
2503
2504 /*
2505 * Global PRAM
2506 */
2507 /* Tx global PRAM */
2508 /* Allocate global tx parameter RAM page */
2509 ugeth->tx_glbl_pram_offset =
Li Yang18a8e862006-10-19 21:07:34 -05002510 qe_muram_alloc(sizeof(struct ucc_geth_tx_global_pram),
Li Yangce973b12006-08-14 23:00:11 -07002511 UCC_GETH_TX_GLOBAL_PRAM_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002512 if (IS_ERR_VALUE(ugeth->tx_glbl_pram_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002513 if (netif_msg_ifup(ugeth))
2514 ugeth_err
2515 ("%s: Can not allocate DPRAM memory for p_tx_glbl_pram.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002516 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002517 return -ENOMEM;
2518 }
2519 ugeth->p_tx_glbl_pram =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002520 (struct ucc_geth_tx_global_pram __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002521 tx_glbl_pram_offset);
2522 /* Zero out p_tx_glbl_pram */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002523 memset_io((void __iomem *)ugeth->p_tx_glbl_pram, 0, sizeof(struct ucc_geth_tx_global_pram));
Li Yangce973b12006-08-14 23:00:11 -07002524
2525 /* Fill global PRAM */
2526
2527 /* TQPTR */
2528 /* Size varies with number of Tx threads */
2529 ugeth->thread_dat_tx_offset =
2530 qe_muram_alloc(numThreadsTxNumerical *
Li Yang18a8e862006-10-19 21:07:34 -05002531 sizeof(struct ucc_geth_thread_data_tx) +
Li Yangce973b12006-08-14 23:00:11 -07002532 32 * (numThreadsTxNumerical == 1),
2533 UCC_GETH_THREAD_DATA_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002534 if (IS_ERR_VALUE(ugeth->thread_dat_tx_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002535 if (netif_msg_ifup(ugeth))
2536 ugeth_err
2537 ("%s: Can not allocate DPRAM memory for p_thread_data_tx.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002538 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002539 return -ENOMEM;
2540 }
2541
2542 ugeth->p_thread_data_tx =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002543 (struct ucc_geth_thread_data_tx __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002544 thread_dat_tx_offset);
2545 out_be32(&ugeth->p_tx_glbl_pram->tqptr, ugeth->thread_dat_tx_offset);
2546
2547 /* vtagtable */
2548 for (i = 0; i < UCC_GETH_TX_VTAG_TABLE_ENTRY_MAX; i++)
2549 out_be32(&ugeth->p_tx_glbl_pram->vtagtable[i],
2550 ug_info->vtagtable[i]);
2551
2552 /* iphoffset */
2553 for (i = 0; i < TX_IP_OFFSET_ENTRY_MAX; i++)
Andy Fleming6fee40e2008-05-02 13:01:23 -05002554 out_8(&ugeth->p_tx_glbl_pram->iphoffset[i],
2555 ug_info->iphoffset[i]);
Li Yangce973b12006-08-14 23:00:11 -07002556
2557 /* SQPTR */
2558 /* Size varies with number of Tx queues */
2559 ugeth->send_q_mem_reg_offset =
2560 qe_muram_alloc(ug_info->numQueuesTx *
Li Yang18a8e862006-10-19 21:07:34 -05002561 sizeof(struct ucc_geth_send_queue_qd),
Li Yangce973b12006-08-14 23:00:11 -07002562 UCC_GETH_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002563 if (IS_ERR_VALUE(ugeth->send_q_mem_reg_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002564 if (netif_msg_ifup(ugeth))
2565 ugeth_err
2566 ("%s: Can not allocate DPRAM memory for p_send_q_mem_reg.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002567 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002568 return -ENOMEM;
2569 }
2570
2571 ugeth->p_send_q_mem_reg =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002572 (struct ucc_geth_send_queue_mem_region __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002573 send_q_mem_reg_offset);
2574 out_be32(&ugeth->p_tx_glbl_pram->sqptr, ugeth->send_q_mem_reg_offset);
2575
2576 /* Setup the table */
2577 /* Assume BD rings are already established */
2578 for (i = 0; i < ug_info->numQueuesTx; i++) {
2579 endOfRing =
2580 ugeth->p_tx_bd_ring[i] + (ug_info->bdRingLenTx[i] -
Li Yang18a8e862006-10-19 21:07:34 -05002581 1) * sizeof(struct qe_bd);
Li Yangce973b12006-08-14 23:00:11 -07002582 if (ugeth->ug_info->uf_info.bd_mem_part == MEM_PART_SYSTEM) {
2583 out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].bd_ring_base,
2584 (u32) virt_to_phys(ugeth->p_tx_bd_ring[i]));
2585 out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].
2586 last_bd_completed_address,
2587 (u32) virt_to_phys(endOfRing));
2588 } else if (ugeth->ug_info->uf_info.bd_mem_part ==
2589 MEM_PART_MURAM) {
2590 out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].bd_ring_base,
2591 (u32) immrbar_virt_to_phys(ugeth->
2592 p_tx_bd_ring[i]));
2593 out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].
2594 last_bd_completed_address,
2595 (u32) immrbar_virt_to_phys(endOfRing));
2596 }
2597 }
2598
2599 /* schedulerbasepointer */
2600
2601 if (ug_info->numQueuesTx > 1) {
2602 /* scheduler exists only if more than 1 tx queue */
2603 ugeth->scheduler_offset =
Li Yang18a8e862006-10-19 21:07:34 -05002604 qe_muram_alloc(sizeof(struct ucc_geth_scheduler),
Li Yangce973b12006-08-14 23:00:11 -07002605 UCC_GETH_SCHEDULER_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002606 if (IS_ERR_VALUE(ugeth->scheduler_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002607 if (netif_msg_ifup(ugeth))
2608 ugeth_err
2609 ("%s: Can not allocate DPRAM memory for p_scheduler.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002610 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002611 return -ENOMEM;
2612 }
2613
2614 ugeth->p_scheduler =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002615 (struct ucc_geth_scheduler __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002616 scheduler_offset);
2617 out_be32(&ugeth->p_tx_glbl_pram->schedulerbasepointer,
2618 ugeth->scheduler_offset);
2619 /* Zero out p_scheduler */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002620 memset_io((void __iomem *)ugeth->p_scheduler, 0, sizeof(struct ucc_geth_scheduler));
Li Yangce973b12006-08-14 23:00:11 -07002621
2622 /* Set values in scheduler */
2623 out_be32(&ugeth->p_scheduler->mblinterval,
2624 ug_info->mblinterval);
2625 out_be16(&ugeth->p_scheduler->nortsrbytetime,
2626 ug_info->nortsrbytetime);
Andy Fleming6fee40e2008-05-02 13:01:23 -05002627 out_8(&ugeth->p_scheduler->fracsiz, ug_info->fracsiz);
2628 out_8(&ugeth->p_scheduler->strictpriorityq,
2629 ug_info->strictpriorityq);
2630 out_8(&ugeth->p_scheduler->txasap, ug_info->txasap);
2631 out_8(&ugeth->p_scheduler->extrabw, ug_info->extrabw);
Li Yangce973b12006-08-14 23:00:11 -07002632 for (i = 0; i < NUM_TX_QUEUES; i++)
Andy Fleming6fee40e2008-05-02 13:01:23 -05002633 out_8(&ugeth->p_scheduler->weightfactor[i],
2634 ug_info->weightfactor[i]);
Li Yangce973b12006-08-14 23:00:11 -07002635
2636 /* Set pointers to cpucount registers in scheduler */
2637 ugeth->p_cpucount[0] = &(ugeth->p_scheduler->cpucount0);
2638 ugeth->p_cpucount[1] = &(ugeth->p_scheduler->cpucount1);
2639 ugeth->p_cpucount[2] = &(ugeth->p_scheduler->cpucount2);
2640 ugeth->p_cpucount[3] = &(ugeth->p_scheduler->cpucount3);
2641 ugeth->p_cpucount[4] = &(ugeth->p_scheduler->cpucount4);
2642 ugeth->p_cpucount[5] = &(ugeth->p_scheduler->cpucount5);
2643 ugeth->p_cpucount[6] = &(ugeth->p_scheduler->cpucount6);
2644 ugeth->p_cpucount[7] = &(ugeth->p_scheduler->cpucount7);
2645 }
2646
2647 /* schedulerbasepointer */
2648 /* TxRMON_PTR (statistics) */
2649 if (ug_info->
2650 statisticsMode & UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX) {
2651 ugeth->tx_fw_statistics_pram_offset =
2652 qe_muram_alloc(sizeof
Li Yang18a8e862006-10-19 21:07:34 -05002653 (struct ucc_geth_tx_firmware_statistics_pram),
Li Yangce973b12006-08-14 23:00:11 -07002654 UCC_GETH_TX_STATISTICS_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002655 if (IS_ERR_VALUE(ugeth->tx_fw_statistics_pram_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002656 if (netif_msg_ifup(ugeth))
2657 ugeth_err
2658 ("%s: Can not allocate DPRAM memory for"
2659 " p_tx_fw_statistics_pram.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002660 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002661 return -ENOMEM;
2662 }
2663 ugeth->p_tx_fw_statistics_pram =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002664 (struct ucc_geth_tx_firmware_statistics_pram __iomem *)
Li Yangce973b12006-08-14 23:00:11 -07002665 qe_muram_addr(ugeth->tx_fw_statistics_pram_offset);
2666 /* Zero out p_tx_fw_statistics_pram */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002667 memset_io((void __iomem *)ugeth->p_tx_fw_statistics_pram,
Li Yang18a8e862006-10-19 21:07:34 -05002668 0, sizeof(struct ucc_geth_tx_firmware_statistics_pram));
Li Yangce973b12006-08-14 23:00:11 -07002669 }
2670
2671 /* temoder */
2672 /* Already has speed set */
2673
2674 if (ug_info->numQueuesTx > 1)
2675 temoder |= TEMODER_SCHEDULER_ENABLE;
2676 if (ug_info->ipCheckSumGenerate)
2677 temoder |= TEMODER_IP_CHECKSUM_GENERATE;
2678 temoder |= ((ug_info->numQueuesTx - 1) << TEMODER_NUM_OF_QUEUES_SHIFT);
2679 out_be16(&ugeth->p_tx_glbl_pram->temoder, temoder);
2680
2681 test = in_be16(&ugeth->p_tx_glbl_pram->temoder);
2682
2683 /* Function code register value to be used later */
Timur Tabi6b0b5942007-10-03 11:34:59 -05002684 function_code = UCC_BMR_BO_BE | UCC_BMR_GBL;
Li Yangce973b12006-08-14 23:00:11 -07002685 /* Required for QE */
2686
2687 /* function code register */
2688 out_be32(&ugeth->p_tx_glbl_pram->tstate, ((u32) function_code) << 24);
2689
2690 /* Rx global PRAM */
2691 /* Allocate global rx parameter RAM page */
2692 ugeth->rx_glbl_pram_offset =
Li Yang18a8e862006-10-19 21:07:34 -05002693 qe_muram_alloc(sizeof(struct ucc_geth_rx_global_pram),
Li Yangce973b12006-08-14 23:00:11 -07002694 UCC_GETH_RX_GLOBAL_PRAM_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002695 if (IS_ERR_VALUE(ugeth->rx_glbl_pram_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002696 if (netif_msg_ifup(ugeth))
2697 ugeth_err
2698 ("%s: Can not allocate DPRAM memory for p_rx_glbl_pram.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002699 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002700 return -ENOMEM;
2701 }
2702 ugeth->p_rx_glbl_pram =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002703 (struct ucc_geth_rx_global_pram __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002704 rx_glbl_pram_offset);
2705 /* Zero out p_rx_glbl_pram */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002706 memset_io((void __iomem *)ugeth->p_rx_glbl_pram, 0, sizeof(struct ucc_geth_rx_global_pram));
Li Yangce973b12006-08-14 23:00:11 -07002707
2708 /* Fill global PRAM */
2709
2710 /* RQPTR */
2711 /* Size varies with number of Rx threads */
2712 ugeth->thread_dat_rx_offset =
2713 qe_muram_alloc(numThreadsRxNumerical *
Li Yang18a8e862006-10-19 21:07:34 -05002714 sizeof(struct ucc_geth_thread_data_rx),
Li Yangce973b12006-08-14 23:00:11 -07002715 UCC_GETH_THREAD_DATA_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002716 if (IS_ERR_VALUE(ugeth->thread_dat_rx_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002717 if (netif_msg_ifup(ugeth))
2718 ugeth_err
2719 ("%s: Can not allocate DPRAM memory for p_thread_data_rx.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002720 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002721 return -ENOMEM;
2722 }
2723
2724 ugeth->p_thread_data_rx =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002725 (struct ucc_geth_thread_data_rx __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002726 thread_dat_rx_offset);
2727 out_be32(&ugeth->p_rx_glbl_pram->rqptr, ugeth->thread_dat_rx_offset);
2728
2729 /* typeorlen */
2730 out_be16(&ugeth->p_rx_glbl_pram->typeorlen, ug_info->typeorlen);
2731
2732 /* rxrmonbaseptr (statistics) */
2733 if (ug_info->
2734 statisticsMode & UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX) {
2735 ugeth->rx_fw_statistics_pram_offset =
2736 qe_muram_alloc(sizeof
Li Yang18a8e862006-10-19 21:07:34 -05002737 (struct ucc_geth_rx_firmware_statistics_pram),
Li Yangce973b12006-08-14 23:00:11 -07002738 UCC_GETH_RX_STATISTICS_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002739 if (IS_ERR_VALUE(ugeth->rx_fw_statistics_pram_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002740 if (netif_msg_ifup(ugeth))
2741 ugeth_err
2742 ("%s: Can not allocate DPRAM memory for"
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002743 " p_rx_fw_statistics_pram.", __func__);
Li Yangce973b12006-08-14 23:00:11 -07002744 return -ENOMEM;
2745 }
2746 ugeth->p_rx_fw_statistics_pram =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002747 (struct ucc_geth_rx_firmware_statistics_pram __iomem *)
Li Yangce973b12006-08-14 23:00:11 -07002748 qe_muram_addr(ugeth->rx_fw_statistics_pram_offset);
2749 /* Zero out p_rx_fw_statistics_pram */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002750 memset_io((void __iomem *)ugeth->p_rx_fw_statistics_pram, 0,
Li Yang18a8e862006-10-19 21:07:34 -05002751 sizeof(struct ucc_geth_rx_firmware_statistics_pram));
Li Yangce973b12006-08-14 23:00:11 -07002752 }
2753
2754 /* intCoalescingPtr */
2755
2756 /* Size varies with number of Rx queues */
2757 ugeth->rx_irq_coalescing_tbl_offset =
2758 qe_muram_alloc(ug_info->numQueuesRx *
Michael Barkowski75639072007-04-13 01:26:15 -05002759 sizeof(struct ucc_geth_rx_interrupt_coalescing_entry)
2760 + 4, UCC_GETH_RX_INTERRUPT_COALESCING_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002761 if (IS_ERR_VALUE(ugeth->rx_irq_coalescing_tbl_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002762 if (netif_msg_ifup(ugeth))
2763 ugeth_err
2764 ("%s: Can not allocate DPRAM memory for"
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002765 " p_rx_irq_coalescing_tbl.", __func__);
Li Yangce973b12006-08-14 23:00:11 -07002766 return -ENOMEM;
2767 }
2768
2769 ugeth->p_rx_irq_coalescing_tbl =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002770 (struct ucc_geth_rx_interrupt_coalescing_table __iomem *)
Li Yangce973b12006-08-14 23:00:11 -07002771 qe_muram_addr(ugeth->rx_irq_coalescing_tbl_offset);
2772 out_be32(&ugeth->p_rx_glbl_pram->intcoalescingptr,
2773 ugeth->rx_irq_coalescing_tbl_offset);
2774
2775 /* Fill interrupt coalescing table */
2776 for (i = 0; i < ug_info->numQueuesRx; i++) {
2777 out_be32(&ugeth->p_rx_irq_coalescing_tbl->coalescingentry[i].
2778 interruptcoalescingmaxvalue,
2779 ug_info->interruptcoalescingmaxvalue[i]);
2780 out_be32(&ugeth->p_rx_irq_coalescing_tbl->coalescingentry[i].
2781 interruptcoalescingcounter,
2782 ug_info->interruptcoalescingmaxvalue[i]);
2783 }
2784
2785 /* MRBLR */
2786 init_max_rx_buff_len(uf_info->max_rx_buf_length,
2787 &ugeth->p_rx_glbl_pram->mrblr);
2788 /* MFLR */
2789 out_be16(&ugeth->p_rx_glbl_pram->mflr, ug_info->maxFrameLength);
2790 /* MINFLR */
2791 init_min_frame_len(ug_info->minFrameLength,
2792 &ugeth->p_rx_glbl_pram->minflr,
2793 &ugeth->p_rx_glbl_pram->mrblr);
2794 /* MAXD1 */
2795 out_be16(&ugeth->p_rx_glbl_pram->maxd1, ug_info->maxD1Length);
2796 /* MAXD2 */
2797 out_be16(&ugeth->p_rx_glbl_pram->maxd2, ug_info->maxD2Length);
2798
2799 /* l2qt */
2800 l2qt = 0;
2801 for (i = 0; i < UCC_GETH_VLAN_PRIORITY_MAX; i++)
2802 l2qt |= (ug_info->l2qt[i] << (28 - 4 * i));
2803 out_be32(&ugeth->p_rx_glbl_pram->l2qt, l2qt);
2804
2805 /* l3qt */
2806 for (j = 0; j < UCC_GETH_IP_PRIORITY_MAX; j += 8) {
2807 l3qt = 0;
2808 for (i = 0; i < 8; i++)
2809 l3qt |= (ug_info->l3qt[j + i] << (28 - 4 * i));
Li Yang18a8e862006-10-19 21:07:34 -05002810 out_be32(&ugeth->p_rx_glbl_pram->l3qt[j/8], l3qt);
Li Yangce973b12006-08-14 23:00:11 -07002811 }
2812
2813 /* vlantype */
2814 out_be16(&ugeth->p_rx_glbl_pram->vlantype, ug_info->vlantype);
2815
2816 /* vlantci */
2817 out_be16(&ugeth->p_rx_glbl_pram->vlantci, ug_info->vlantci);
2818
2819 /* ecamptr */
2820 out_be32(&ugeth->p_rx_glbl_pram->ecamptr, ug_info->ecamptr);
2821
2822 /* RBDQPTR */
2823 /* Size varies with number of Rx queues */
2824 ugeth->rx_bd_qs_tbl_offset =
2825 qe_muram_alloc(ug_info->numQueuesRx *
Li Yang18a8e862006-10-19 21:07:34 -05002826 (sizeof(struct ucc_geth_rx_bd_queues_entry) +
2827 sizeof(struct ucc_geth_rx_prefetched_bds)),
Li Yangce973b12006-08-14 23:00:11 -07002828 UCC_GETH_RX_BD_QUEUES_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002829 if (IS_ERR_VALUE(ugeth->rx_bd_qs_tbl_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002830 if (netif_msg_ifup(ugeth))
2831 ugeth_err
2832 ("%s: Can not allocate DPRAM memory for p_rx_bd_qs_tbl.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002833 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002834 return -ENOMEM;
2835 }
2836
2837 ugeth->p_rx_bd_qs_tbl =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002838 (struct ucc_geth_rx_bd_queues_entry __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002839 rx_bd_qs_tbl_offset);
2840 out_be32(&ugeth->p_rx_glbl_pram->rbdqptr, ugeth->rx_bd_qs_tbl_offset);
2841 /* Zero out p_rx_bd_qs_tbl */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002842 memset_io((void __iomem *)ugeth->p_rx_bd_qs_tbl,
Li Yangce973b12006-08-14 23:00:11 -07002843 0,
Li Yang18a8e862006-10-19 21:07:34 -05002844 ug_info->numQueuesRx * (sizeof(struct ucc_geth_rx_bd_queues_entry) +
2845 sizeof(struct ucc_geth_rx_prefetched_bds)));
Li Yangce973b12006-08-14 23:00:11 -07002846
2847 /* Setup the table */
2848 /* Assume BD rings are already established */
2849 for (i = 0; i < ug_info->numQueuesRx; i++) {
2850 if (ugeth->ug_info->uf_info.bd_mem_part == MEM_PART_SYSTEM) {
2851 out_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
2852 (u32) virt_to_phys(ugeth->p_rx_bd_ring[i]));
2853 } else if (ugeth->ug_info->uf_info.bd_mem_part ==
2854 MEM_PART_MURAM) {
2855 out_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
2856 (u32) immrbar_virt_to_phys(ugeth->
2857 p_rx_bd_ring[i]));
2858 }
2859 /* rest of fields handled by QE */
2860 }
2861
2862 /* remoder */
2863 /* Already has speed set */
2864
2865 if (ugeth->rx_extended_features)
2866 remoder |= REMODER_RX_EXTENDED_FEATURES;
2867 if (ug_info->rxExtendedFiltering)
2868 remoder |= REMODER_RX_EXTENDED_FILTERING;
2869 if (ug_info->dynamicMaxFrameLength)
2870 remoder |= REMODER_DYNAMIC_MAX_FRAME_LENGTH;
2871 if (ug_info->dynamicMinFrameLength)
2872 remoder |= REMODER_DYNAMIC_MIN_FRAME_LENGTH;
2873 remoder |=
2874 ug_info->vlanOperationTagged << REMODER_VLAN_OPERATION_TAGGED_SHIFT;
2875 remoder |=
2876 ug_info->
2877 vlanOperationNonTagged << REMODER_VLAN_OPERATION_NON_TAGGED_SHIFT;
2878 remoder |= ug_info->rxQoSMode << REMODER_RX_QOS_MODE_SHIFT;
2879 remoder |= ((ug_info->numQueuesRx - 1) << REMODER_NUM_OF_QUEUES_SHIFT);
2880 if (ug_info->ipCheckSumCheck)
2881 remoder |= REMODER_IP_CHECKSUM_CHECK;
2882 if (ug_info->ipAddressAlignment)
2883 remoder |= REMODER_IP_ADDRESS_ALIGNMENT;
2884 out_be32(&ugeth->p_rx_glbl_pram->remoder, remoder);
2885
2886 /* Note that this function must be called */
2887 /* ONLY AFTER p_tx_fw_statistics_pram */
2888 /* andp_UccGethRxFirmwareStatisticsPram are allocated ! */
2889 init_firmware_statistics_gathering_mode((ug_info->
2890 statisticsMode &
2891 UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX),
2892 (ug_info->statisticsMode &
2893 UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX),
2894 &ugeth->p_tx_glbl_pram->txrmonbaseptr,
2895 ugeth->tx_fw_statistics_pram_offset,
2896 &ugeth->p_rx_glbl_pram->rxrmonbaseptr,
2897 ugeth->rx_fw_statistics_pram_offset,
2898 &ugeth->p_tx_glbl_pram->temoder,
2899 &ugeth->p_rx_glbl_pram->remoder);
2900
2901 /* function code register */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002902 out_8(&ugeth->p_rx_glbl_pram->rstate, function_code);
Li Yangce973b12006-08-14 23:00:11 -07002903
2904 /* initialize extended filtering */
2905 if (ug_info->rxExtendedFiltering) {
2906 if (!ug_info->extendedFilteringChainPointer) {
Li Yang890de952007-07-19 11:48:29 +08002907 if (netif_msg_ifup(ugeth))
2908 ugeth_err("%s: Null Extended Filtering Chain Pointer.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002909 __func__);
Li Yangce973b12006-08-14 23:00:11 -07002910 return -EINVAL;
2911 }
2912
2913 /* Allocate memory for extended filtering Mode Global
2914 Parameters */
2915 ugeth->exf_glbl_param_offset =
Li Yang18a8e862006-10-19 21:07:34 -05002916 qe_muram_alloc(sizeof(struct ucc_geth_exf_global_pram),
Li Yangce973b12006-08-14 23:00:11 -07002917 UCC_GETH_RX_EXTENDED_FILTERING_GLOBAL_PARAMETERS_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002918 if (IS_ERR_VALUE(ugeth->exf_glbl_param_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002919 if (netif_msg_ifup(ugeth))
2920 ugeth_err
2921 ("%s: Can not allocate DPRAM memory for"
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002922 " p_exf_glbl_param.", __func__);
Li Yangce973b12006-08-14 23:00:11 -07002923 return -ENOMEM;
2924 }
2925
2926 ugeth->p_exf_glbl_param =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002927 (struct ucc_geth_exf_global_pram __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002928 exf_glbl_param_offset);
2929 out_be32(&ugeth->p_rx_glbl_pram->exfGlobalParam,
2930 ugeth->exf_glbl_param_offset);
2931 out_be32(&ugeth->p_exf_glbl_param->l2pcdptr,
2932 (u32) ug_info->extendedFilteringChainPointer);
2933
2934 } else { /* initialize 82xx style address filtering */
2935
2936 /* Init individual address recognition registers to disabled */
2937
2938 for (j = 0; j < NUM_OF_PADDRS; j++)
2939 ugeth_82xx_filtering_clear_addr_in_paddr(ugeth, (u8) j);
2940
Li Yangce973b12006-08-14 23:00:11 -07002941 p_82xx_addr_filt =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002942 (struct ucc_geth_82xx_address_filtering_pram __iomem *) ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002943 p_rx_glbl_pram->addressfiltering;
2944
2945 ugeth_82xx_filtering_clear_all_addr_in_hash(ugeth,
2946 ENET_ADDR_TYPE_GROUP);
2947 ugeth_82xx_filtering_clear_all_addr_in_hash(ugeth,
2948 ENET_ADDR_TYPE_INDIVIDUAL);
2949 }
2950
2951 /*
2952 * Initialize UCC at QE level
2953 */
2954
2955 command = QE_INIT_TX_RX;
2956
2957 /* Allocate shadow InitEnet command parameter structure.
2958 * This is needed because after the InitEnet command is executed,
2959 * the structure in DPRAM is released, because DPRAM is a premium
2960 * resource.
2961 * This shadow structure keeps a copy of what was done so that the
2962 * allocated resources can be released when the channel is freed.
2963 */
2964 if (!(ugeth->p_init_enet_param_shadow =
Ahmed S. Darwish04b588d2007-01-27 00:00:02 -08002965 kmalloc(sizeof(struct ucc_geth_init_pram), GFP_KERNEL))) {
Li Yang890de952007-07-19 11:48:29 +08002966 if (netif_msg_ifup(ugeth))
2967 ugeth_err
2968 ("%s: Can not allocate memory for"
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002969 " p_UccInitEnetParamShadows.", __func__);
Li Yangce973b12006-08-14 23:00:11 -07002970 return -ENOMEM;
2971 }
2972 /* Zero out *p_init_enet_param_shadow */
2973 memset((char *)ugeth->p_init_enet_param_shadow,
Li Yang18a8e862006-10-19 21:07:34 -05002974 0, sizeof(struct ucc_geth_init_pram));
Li Yangce973b12006-08-14 23:00:11 -07002975
2976 /* Fill shadow InitEnet command parameter structure */
2977
2978 ugeth->p_init_enet_param_shadow->resinit1 =
2979 ENET_INIT_PARAM_MAGIC_RES_INIT1;
2980 ugeth->p_init_enet_param_shadow->resinit2 =
2981 ENET_INIT_PARAM_MAGIC_RES_INIT2;
2982 ugeth->p_init_enet_param_shadow->resinit3 =
2983 ENET_INIT_PARAM_MAGIC_RES_INIT3;
2984 ugeth->p_init_enet_param_shadow->resinit4 =
2985 ENET_INIT_PARAM_MAGIC_RES_INIT4;
2986 ugeth->p_init_enet_param_shadow->resinit5 =
2987 ENET_INIT_PARAM_MAGIC_RES_INIT5;
2988 ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
2989 ((u32) ug_info->numThreadsRx) << ENET_INIT_PARAM_RGF_SHIFT;
2990 ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
2991 ((u32) ug_info->numThreadsTx) << ENET_INIT_PARAM_TGF_SHIFT;
2992
2993 ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
2994 ugeth->rx_glbl_pram_offset | ug_info->riscRx;
2995 if ((ug_info->largestexternallookupkeysize !=
Joe Perches8e95a202009-12-03 07:58:21 +00002996 QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_NONE) &&
2997 (ug_info->largestexternallookupkeysize !=
2998 QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_8_BYTES) &&
2999 (ug_info->largestexternallookupkeysize !=
3000 QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_16_BYTES)) {
Li Yang890de952007-07-19 11:48:29 +08003001 if (netif_msg_ifup(ugeth))
3002 ugeth_err("%s: Invalid largest External Lookup Key Size.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003003 __func__);
Li Yangce973b12006-08-14 23:00:11 -07003004 return -EINVAL;
3005 }
3006 ugeth->p_init_enet_param_shadow->largestexternallookupkeysize =
3007 ug_info->largestexternallookupkeysize;
Li Yang18a8e862006-10-19 21:07:34 -05003008 size = sizeof(struct ucc_geth_thread_rx_pram);
Li Yangce973b12006-08-14 23:00:11 -07003009 if (ug_info->rxExtendedFiltering) {
3010 size += THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING;
3011 if (ug_info->largestexternallookupkeysize ==
3012 QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES)
3013 size +=
3014 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_8;
3015 if (ug_info->largestexternallookupkeysize ==
3016 QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES)
3017 size +=
3018 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_16;
3019 }
3020
3021 if ((ret_val = fill_init_enet_entries(ugeth, &(ugeth->
3022 p_init_enet_param_shadow->rxthread[0]),
3023 (u8) (numThreadsRxNumerical + 1)
3024 /* Rx needs one extra for terminator */
3025 , size, UCC_GETH_THREAD_RX_PRAM_ALIGNMENT,
3026 ug_info->riscRx, 1)) != 0) {
Li Yang890de952007-07-19 11:48:29 +08003027 if (netif_msg_ifup(ugeth))
3028 ugeth_err("%s: Can not fill p_init_enet_param_shadow.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003029 __func__);
Li Yangce973b12006-08-14 23:00:11 -07003030 return ret_val;
3031 }
3032
3033 ugeth->p_init_enet_param_shadow->txglobal =
3034 ugeth->tx_glbl_pram_offset | ug_info->riscTx;
3035 if ((ret_val =
3036 fill_init_enet_entries(ugeth,
3037 &(ugeth->p_init_enet_param_shadow->
3038 txthread[0]), numThreadsTxNumerical,
Li Yang18a8e862006-10-19 21:07:34 -05003039 sizeof(struct ucc_geth_thread_tx_pram),
Li Yangce973b12006-08-14 23:00:11 -07003040 UCC_GETH_THREAD_TX_PRAM_ALIGNMENT,
3041 ug_info->riscTx, 0)) != 0) {
Li Yang890de952007-07-19 11:48:29 +08003042 if (netif_msg_ifup(ugeth))
3043 ugeth_err("%s: Can not fill p_init_enet_param_shadow.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003044 __func__);
Li Yangce973b12006-08-14 23:00:11 -07003045 return ret_val;
3046 }
3047
3048 /* Load Rx bds with buffers */
3049 for (i = 0; i < ug_info->numQueuesRx; i++) {
3050 if ((ret_val = rx_bd_buffer_set(ugeth, (u8) i)) != 0) {
Li Yang890de952007-07-19 11:48:29 +08003051 if (netif_msg_ifup(ugeth))
3052 ugeth_err("%s: Can not fill Rx bds with buffers.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003053 __func__);
Li Yangce973b12006-08-14 23:00:11 -07003054 return ret_val;
3055 }
3056 }
3057
3058 /* Allocate InitEnet command parameter structure */
Li Yang18a8e862006-10-19 21:07:34 -05003059 init_enet_pram_offset = qe_muram_alloc(sizeof(struct ucc_geth_init_pram), 4);
Timur Tabi4c356302007-05-08 14:46:36 -05003060 if (IS_ERR_VALUE(init_enet_pram_offset)) {
Li Yang890de952007-07-19 11:48:29 +08003061 if (netif_msg_ifup(ugeth))
3062 ugeth_err
3063 ("%s: Can not allocate DPRAM memory for p_init_enet_pram.",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003064 __func__);
Li Yangce973b12006-08-14 23:00:11 -07003065 return -ENOMEM;
3066 }
3067 p_init_enet_pram =
Andy Fleming6fee40e2008-05-02 13:01:23 -05003068 (struct ucc_geth_init_pram __iomem *) qe_muram_addr(init_enet_pram_offset);
Li Yangce973b12006-08-14 23:00:11 -07003069
3070 /* Copy shadow InitEnet command parameter structure into PRAM */
Andy Fleming6fee40e2008-05-02 13:01:23 -05003071 out_8(&p_init_enet_pram->resinit1,
3072 ugeth->p_init_enet_param_shadow->resinit1);
3073 out_8(&p_init_enet_pram->resinit2,
3074 ugeth->p_init_enet_param_shadow->resinit2);
3075 out_8(&p_init_enet_pram->resinit3,
3076 ugeth->p_init_enet_param_shadow->resinit3);
3077 out_8(&p_init_enet_pram->resinit4,
3078 ugeth->p_init_enet_param_shadow->resinit4);
Li Yangce973b12006-08-14 23:00:11 -07003079 out_be16(&p_init_enet_pram->resinit5,
3080 ugeth->p_init_enet_param_shadow->resinit5);
Andy Fleming6fee40e2008-05-02 13:01:23 -05003081 out_8(&p_init_enet_pram->largestexternallookupkeysize,
3082 ugeth->p_init_enet_param_shadow->largestexternallookupkeysize);
Li Yangce973b12006-08-14 23:00:11 -07003083 out_be32(&p_init_enet_pram->rgftgfrxglobal,
3084 ugeth->p_init_enet_param_shadow->rgftgfrxglobal);
3085 for (i = 0; i < ENET_INIT_PARAM_MAX_ENTRIES_RX; i++)
3086 out_be32(&p_init_enet_pram->rxthread[i],
3087 ugeth->p_init_enet_param_shadow->rxthread[i]);
3088 out_be32(&p_init_enet_pram->txglobal,
3089 ugeth->p_init_enet_param_shadow->txglobal);
3090 for (i = 0; i < ENET_INIT_PARAM_MAX_ENTRIES_TX; i++)
3091 out_be32(&p_init_enet_pram->txthread[i],
3092 ugeth->p_init_enet_param_shadow->txthread[i]);
3093
3094 /* Issue QE command */
3095 cecr_subblock =
3096 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
Li Yang18a8e862006-10-19 21:07:34 -05003097 qe_issue_cmd(command, cecr_subblock, QE_CR_PROTOCOL_ETHERNET,
Li Yangce973b12006-08-14 23:00:11 -07003098 init_enet_pram_offset);
3099
3100 /* Free InitEnet command parameter */
3101 qe_muram_free(init_enet_pram_offset);
3102
3103 return 0;
3104}
3105
Li Yangce973b12006-08-14 23:00:11 -07003106/* This is called by the kernel when a frame is ready for transmission. */
3107/* It is pointed to by the dev->hard_start_xmit function pointer */
3108static int ucc_geth_start_xmit(struct sk_buff *skb, struct net_device *dev)
3109{
Li Yang18a8e862006-10-19 21:07:34 -05003110 struct ucc_geth_private *ugeth = netdev_priv(dev);
Michael Reissd5b90492007-04-13 01:26:19 -05003111#ifdef CONFIG_UGETH_TX_ON_DEMAND
3112 struct ucc_fast_private *uccf;
3113#endif
Andy Fleming6fee40e2008-05-02 13:01:23 -05003114 u8 __iomem *bd; /* BD pointer */
Li Yangce973b12006-08-14 23:00:11 -07003115 u32 bd_status;
3116 u8 txQ = 0;
Dongdong Deng22580f82009-08-13 19:12:31 +00003117 unsigned long flags;
Li Yangce973b12006-08-14 23:00:11 -07003118
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003119 ugeth_vdbg("%s: IN", __func__);
Li Yangce973b12006-08-14 23:00:11 -07003120
Dongdong Deng22580f82009-08-13 19:12:31 +00003121 spin_lock_irqsave(&ugeth->lock, flags);
Li Yangce973b12006-08-14 23:00:11 -07003122
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003123 dev->stats.tx_bytes += skb->len;
Li Yangce973b12006-08-14 23:00:11 -07003124
3125 /* Start from the next BD that should be filled */
3126 bd = ugeth->txBd[txQ];
Andy Fleming6fee40e2008-05-02 13:01:23 -05003127 bd_status = in_be32((u32 __iomem *)bd);
Li Yangce973b12006-08-14 23:00:11 -07003128 /* Save the skb pointer so we can free it later */
3129 ugeth->tx_skbuff[txQ][ugeth->skb_curtx[txQ]] = skb;
3130
3131 /* Update the current skb pointer (wrapping if this was the last) */
3132 ugeth->skb_curtx[txQ] =
3133 (ugeth->skb_curtx[txQ] +
3134 1) & TX_RING_MOD_MASK(ugeth->ug_info->bdRingLenTx[txQ]);
3135
3136 /* set up the buffer descriptor */
Andy Fleming6fee40e2008-05-02 13:01:23 -05003137 out_be32(&((struct qe_bd __iomem *)bd)->buf,
Anton Vorontsovda1aa632009-04-02 01:26:07 -07003138 dma_map_single(ugeth->dev, skb->data,
Andy Fleming7f802022008-05-15 17:00:21 -05003139 skb->len, DMA_TO_DEVICE));
Li Yangce973b12006-08-14 23:00:11 -07003140
Li Yang18a8e862006-10-19 21:07:34 -05003141 /* printk(KERN_DEBUG"skb->data is 0x%x\n",skb->data); */
Li Yangce973b12006-08-14 23:00:11 -07003142
3143 bd_status = (bd_status & T_W) | T_R | T_I | T_L | skb->len;
3144
Li Yang18a8e862006-10-19 21:07:34 -05003145 /* set bd status and length */
Andy Fleming6fee40e2008-05-02 13:01:23 -05003146 out_be32((u32 __iomem *)bd, bd_status);
Li Yangce973b12006-08-14 23:00:11 -07003147
Li Yangce973b12006-08-14 23:00:11 -07003148 /* Move to next BD in the ring */
3149 if (!(bd_status & T_W))
Li Yanga394f012007-03-06 16:53:46 +08003150 bd += sizeof(struct qe_bd);
Li Yangce973b12006-08-14 23:00:11 -07003151 else
Li Yanga394f012007-03-06 16:53:46 +08003152 bd = ugeth->p_tx_bd_ring[txQ];
Li Yangce973b12006-08-14 23:00:11 -07003153
3154 /* If the next BD still needs to be cleaned up, then the bds
3155 are full. We need to tell the kernel to stop sending us stuff. */
3156 if (bd == ugeth->confBd[txQ]) {
3157 if (!netif_queue_stopped(dev))
3158 netif_stop_queue(dev);
3159 }
3160
Li Yanga394f012007-03-06 16:53:46 +08003161 ugeth->txBd[txQ] = bd;
3162
Li Yangce973b12006-08-14 23:00:11 -07003163 if (ugeth->p_scheduler) {
3164 ugeth->cpucount[txQ]++;
3165 /* Indicate to QE that there are more Tx bds ready for
3166 transmission */
3167 /* This is done by writing a running counter of the bd
3168 count to the scheduler PRAM. */
3169 out_be16(ugeth->p_cpucount[txQ], ugeth->cpucount[txQ]);
3170 }
3171
Michael Reissd5b90492007-04-13 01:26:19 -05003172#ifdef CONFIG_UGETH_TX_ON_DEMAND
3173 uccf = ugeth->uccf;
3174 out_be16(uccf->p_utodr, UCC_FAST_TOD);
3175#endif
Dongdong Deng22580f82009-08-13 19:12:31 +00003176 spin_unlock_irqrestore(&ugeth->lock, flags);
Li Yangce973b12006-08-14 23:00:11 -07003177
Patrick McHardy6ed10652009-06-23 06:03:08 +00003178 return NETDEV_TX_OK;
Li Yangce973b12006-08-14 23:00:11 -07003179}
3180
Li Yang18a8e862006-10-19 21:07:34 -05003181static int ucc_geth_rx(struct ucc_geth_private *ugeth, u8 rxQ, int rx_work_limit)
Li Yangce973b12006-08-14 23:00:11 -07003182{
3183 struct sk_buff *skb;
Andy Fleming6fee40e2008-05-02 13:01:23 -05003184 u8 __iomem *bd;
Li Yangce973b12006-08-14 23:00:11 -07003185 u16 length, howmany = 0;
3186 u32 bd_status;
3187 u8 *bdBuffer;
Andrew Morton4b8fdef2007-12-13 16:02:55 -08003188 struct net_device *dev;
Li Yangce973b12006-08-14 23:00:11 -07003189
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003190 ugeth_vdbg("%s: IN", __func__);
Li Yangce973b12006-08-14 23:00:11 -07003191
Anton Vorontsovda1aa632009-04-02 01:26:07 -07003192 dev = ugeth->ndev;
Emil Medve88a15f22007-10-15 08:43:50 -05003193
Li Yangce973b12006-08-14 23:00:11 -07003194 /* collect received buffers */
3195 bd = ugeth->rxBd[rxQ];
3196
Andy Fleming6fee40e2008-05-02 13:01:23 -05003197 bd_status = in_be32((u32 __iomem *)bd);
Li Yangce973b12006-08-14 23:00:11 -07003198
3199 /* while there are received buffers and BD is full (~R_E) */
3200 while (!((bd_status & (R_E)) || (--rx_work_limit < 0))) {
Andy Fleming6fee40e2008-05-02 13:01:23 -05003201 bdBuffer = (u8 *) in_be32(&((struct qe_bd __iomem *)bd)->buf);
Li Yangce973b12006-08-14 23:00:11 -07003202 length = (u16) ((bd_status & BD_LENGTH_MASK) - 4);
3203 skb = ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]];
3204
3205 /* determine whether buffer is first, last, first and last
3206 (single buffer frame) or middle (not first and not last) */
3207 if (!skb ||
3208 (!(bd_status & (R_F | R_L))) ||
3209 (bd_status & R_ERRORS_FATAL)) {
Li Yang890de952007-07-19 11:48:29 +08003210 if (netif_msg_rx_err(ugeth))
3211 ugeth_err("%s, %d: ERROR!!! skb - 0x%08x",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003212 __func__, __LINE__, (u32) skb);
Anton Vorontsov50f238f2009-07-07 08:38:42 +00003213 if (skb) {
3214 skb->data = skb->head + NET_SKB_PAD;
Sergey Matyukevichdb176ed2010-06-14 06:35:20 +00003215 skb->len = 0;
3216 skb_reset_tail_pointer(skb);
Anton Vorontsov50f238f2009-07-07 08:38:42 +00003217 __skb_queue_head(&ugeth->rx_recycle, skb);
3218 }
Li Yangce973b12006-08-14 23:00:11 -07003219
3220 ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]] = NULL;
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003221 dev->stats.rx_dropped++;
Li Yangce973b12006-08-14 23:00:11 -07003222 } else {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003223 dev->stats.rx_packets++;
Li Yangce973b12006-08-14 23:00:11 -07003224 howmany++;
3225
3226 /* Prep the skb for the packet */
3227 skb_put(skb, length);
3228
3229 /* Tell the skb what kind of packet this is */
Anton Vorontsovda1aa632009-04-02 01:26:07 -07003230 skb->protocol = eth_type_trans(skb, ugeth->ndev);
Li Yangce973b12006-08-14 23:00:11 -07003231
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003232 dev->stats.rx_bytes += length;
Li Yangce973b12006-08-14 23:00:11 -07003233 /* Send the packet up the stack */
Li Yangce973b12006-08-14 23:00:11 -07003234 netif_receive_skb(skb);
Li Yangce973b12006-08-14 23:00:11 -07003235 }
3236
Li Yangce973b12006-08-14 23:00:11 -07003237 skb = get_new_skb(ugeth, bd);
3238 if (!skb) {
Li Yang890de952007-07-19 11:48:29 +08003239 if (netif_msg_rx_err(ugeth))
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003240 ugeth_warn("%s: No Rx Data Buffer", __func__);
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003241 dev->stats.rx_dropped++;
Li Yangce973b12006-08-14 23:00:11 -07003242 break;
3243 }
3244
3245 ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]] = skb;
3246
3247 /* update to point at the next skb */
3248 ugeth->skb_currx[rxQ] =
3249 (ugeth->skb_currx[rxQ] +
3250 1) & RX_RING_MOD_MASK(ugeth->ug_info->bdRingLenRx[rxQ]);
3251
3252 if (bd_status & R_W)
3253 bd = ugeth->p_rx_bd_ring[rxQ];
3254 else
Li Yang18a8e862006-10-19 21:07:34 -05003255 bd += sizeof(struct qe_bd);
Li Yangce973b12006-08-14 23:00:11 -07003256
Andy Fleming6fee40e2008-05-02 13:01:23 -05003257 bd_status = in_be32((u32 __iomem *)bd);
Li Yangce973b12006-08-14 23:00:11 -07003258 }
3259
3260 ugeth->rxBd[rxQ] = bd;
Li Yangce973b12006-08-14 23:00:11 -07003261 return howmany;
3262}
3263
3264static int ucc_geth_tx(struct net_device *dev, u8 txQ)
3265{
3266 /* Start from the next BD that should be filled */
Li Yang18a8e862006-10-19 21:07:34 -05003267 struct ucc_geth_private *ugeth = netdev_priv(dev);
Andy Fleming6fee40e2008-05-02 13:01:23 -05003268 u8 __iomem *bd; /* BD pointer */
Li Yangce973b12006-08-14 23:00:11 -07003269 u32 bd_status;
3270
3271 bd = ugeth->confBd[txQ];
Andy Fleming6fee40e2008-05-02 13:01:23 -05003272 bd_status = in_be32((u32 __iomem *)bd);
Li Yangce973b12006-08-14 23:00:11 -07003273
3274 /* Normal processing. */
3275 while ((bd_status & T_R) == 0) {
Anton Vorontsov50f238f2009-07-07 08:38:42 +00003276 struct sk_buff *skb;
3277
Li Yangce973b12006-08-14 23:00:11 -07003278 /* BD contains already transmitted buffer. */
3279 /* Handle the transmitted buffer and release */
3280 /* the BD to be used with the current frame */
3281
Jiajun Wu34692422010-01-18 05:47:50 +00003282 skb = ugeth->tx_skbuff[txQ][ugeth->skb_dirtytx[txQ]];
3283 if (!skb)
Li Yangce973b12006-08-14 23:00:11 -07003284 break;
3285
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003286 dev->stats.tx_packets++;
Li Yangce973b12006-08-14 23:00:11 -07003287
Anton Vorontsov50f238f2009-07-07 08:38:42 +00003288 if (skb_queue_len(&ugeth->rx_recycle) < RX_BD_RING_LEN &&
3289 skb_recycle_check(skb,
3290 ugeth->ug_info->uf_info.max_rx_buf_length +
3291 UCC_GETH_RX_DATA_BUF_ALIGNMENT))
3292 __skb_queue_head(&ugeth->rx_recycle, skb);
3293 else
3294 dev_kfree_skb(skb);
3295
Li Yangce973b12006-08-14 23:00:11 -07003296 ugeth->tx_skbuff[txQ][ugeth->skb_dirtytx[txQ]] = NULL;
3297 ugeth->skb_dirtytx[txQ] =
3298 (ugeth->skb_dirtytx[txQ] +
3299 1) & TX_RING_MOD_MASK(ugeth->ug_info->bdRingLenTx[txQ]);
3300
3301 /* We freed a buffer, so now we can restart transmission */
3302 if (netif_queue_stopped(dev))
3303 netif_wake_queue(dev);
3304
3305 /* Advance the confirmation BD pointer */
3306 if (!(bd_status & T_W))
Li Yanga394f012007-03-06 16:53:46 +08003307 bd += sizeof(struct qe_bd);
Li Yangce973b12006-08-14 23:00:11 -07003308 else
Li Yanga394f012007-03-06 16:53:46 +08003309 bd = ugeth->p_tx_bd_ring[txQ];
Andy Fleming6fee40e2008-05-02 13:01:23 -05003310 bd_status = in_be32((u32 __iomem *)bd);
Li Yangce973b12006-08-14 23:00:11 -07003311 }
Li Yanga394f012007-03-06 16:53:46 +08003312 ugeth->confBd[txQ] = bd;
Li Yangce973b12006-08-14 23:00:11 -07003313 return 0;
3314}
3315
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003316static int ucc_geth_poll(struct napi_struct *napi, int budget)
Li Yangce973b12006-08-14 23:00:11 -07003317{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003318 struct ucc_geth_private *ugeth = container_of(napi, struct ucc_geth_private, napi);
Michael Reiss702ff122007-04-13 01:26:11 -05003319 struct ucc_geth_info *ug_info;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003320 int howmany, i;
Li Yangce973b12006-08-14 23:00:11 -07003321
Michael Reiss702ff122007-04-13 01:26:11 -05003322 ug_info = ugeth->ug_info;
3323
Joakim Tjernlund0cededf2009-04-17 12:03:48 +00003324 /* Tx event processing */
3325 spin_lock(&ugeth->lock);
3326 for (i = 0; i < ug_info->numQueuesTx; i++)
3327 ucc_geth_tx(ugeth->ndev, i);
3328 spin_unlock(&ugeth->lock);
3329
Anton Vorontsov50f238f2009-07-07 08:38:42 +00003330 howmany = 0;
3331 for (i = 0; i < ug_info->numQueuesRx; i++)
3332 howmany += ucc_geth_rx(ugeth, i, budget - howmany);
3333
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003334 if (howmany < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003335 napi_complete(napi);
Joakim Tjernlund0cededf2009-04-17 12:03:48 +00003336 setbits32(ugeth->uccf->p_uccm, UCCE_RX_EVENTS | UCCE_TX_EVENTS);
Michael Reiss702ff122007-04-13 01:26:11 -05003337 }
Li Yangce973b12006-08-14 23:00:11 -07003338
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003339 return howmany;
Li Yangce973b12006-08-14 23:00:11 -07003340}
Li Yangce973b12006-08-14 23:00:11 -07003341
David Howells7d12e782006-10-05 14:55:46 +01003342static irqreturn_t ucc_geth_irq_handler(int irq, void *info)
Li Yangce973b12006-08-14 23:00:11 -07003343{
Jeff Garzik06efcad2007-10-19 03:10:11 -04003344 struct net_device *dev = info;
Li Yang18a8e862006-10-19 21:07:34 -05003345 struct ucc_geth_private *ugeth = netdev_priv(dev);
3346 struct ucc_fast_private *uccf;
3347 struct ucc_geth_info *ug_info;
Michael Reiss702ff122007-04-13 01:26:11 -05003348 register u32 ucce;
3349 register u32 uccm;
Li Yangce973b12006-08-14 23:00:11 -07003350
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003351 ugeth_vdbg("%s: IN", __func__);
Li Yangce973b12006-08-14 23:00:11 -07003352
Li Yangce973b12006-08-14 23:00:11 -07003353 uccf = ugeth->uccf;
3354 ug_info = ugeth->ug_info;
3355
Michael Reiss702ff122007-04-13 01:26:11 -05003356 /* read and clear events */
3357 ucce = (u32) in_be32(uccf->p_ucce);
3358 uccm = (u32) in_be32(uccf->p_uccm);
3359 ucce &= uccm;
3360 out_be32(uccf->p_ucce, ucce);
Li Yangce973b12006-08-14 23:00:11 -07003361
Michael Reiss702ff122007-04-13 01:26:11 -05003362 /* check for receive events that require processing */
Joakim Tjernlund0cededf2009-04-17 12:03:48 +00003363 if (ucce & (UCCE_RX_EVENTS | UCCE_TX_EVENTS)) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003364 if (napi_schedule_prep(&ugeth->napi)) {
Joakim Tjernlund0cededf2009-04-17 12:03:48 +00003365 uccm &= ~(UCCE_RX_EVENTS | UCCE_TX_EVENTS);
Michael Reiss702ff122007-04-13 01:26:11 -05003366 out_be32(uccf->p_uccm, uccm);
Ben Hutchings288379f2009-01-19 16:43:59 -08003367 __napi_schedule(&ugeth->napi);
Li Yangce973b12006-08-14 23:00:11 -07003368 }
Michael Reiss702ff122007-04-13 01:26:11 -05003369 }
Li Yangce973b12006-08-14 23:00:11 -07003370
Michael Reiss702ff122007-04-13 01:26:11 -05003371 /* Errors and other events */
3372 if (ucce & UCCE_OTHER) {
Timur Tabi3bc53422009-01-11 00:25:21 -08003373 if (ucce & UCC_GETH_UCCE_BSY)
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003374 dev->stats.rx_errors++;
Timur Tabi3bc53422009-01-11 00:25:21 -08003375 if (ucce & UCC_GETH_UCCE_TXE)
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003376 dev->stats.tx_errors++;
Li Yangce973b12006-08-14 23:00:11 -07003377 }
Li Yangce973b12006-08-14 23:00:11 -07003378
3379 return IRQ_HANDLED;
3380}
3381
Anton Vorontsov26d29ea2008-02-01 16:22:54 +03003382#ifdef CONFIG_NET_POLL_CONTROLLER
3383/*
3384 * Polling 'interrupt' - used by things like netconsole to send skbs
3385 * without having to re-enable interrupts. It's not called while
3386 * the interrupt routine is executing.
3387 */
3388static void ucc_netpoll(struct net_device *dev)
3389{
3390 struct ucc_geth_private *ugeth = netdev_priv(dev);
3391 int irq = ugeth->ug_info->uf_info.irq;
3392
3393 disable_irq(irq);
3394 ucc_geth_irq_handler(irq, dev);
3395 enable_irq(irq);
3396}
3397#endif /* CONFIG_NET_POLL_CONTROLLER */
3398
Kevin Hao3d6593e2009-05-26 20:49:03 -07003399static int ucc_geth_set_mac_addr(struct net_device *dev, void *p)
3400{
3401 struct ucc_geth_private *ugeth = netdev_priv(dev);
3402 struct sockaddr *addr = p;
3403
3404 if (!is_valid_ether_addr(addr->sa_data))
3405 return -EADDRNOTAVAIL;
3406
3407 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
3408
3409 /*
3410 * If device is not running, we will set mac addr register
3411 * when opening the device.
3412 */
3413 if (!netif_running(dev))
3414 return 0;
3415
3416 spin_lock_irq(&ugeth->lock);
3417 init_mac_station_addr_regs(dev->dev_addr[0],
3418 dev->dev_addr[1],
3419 dev->dev_addr[2],
3420 dev->dev_addr[3],
3421 dev->dev_addr[4],
3422 dev->dev_addr[5],
3423 &ugeth->ug_regs->macstnaddr1,
3424 &ugeth->ug_regs->macstnaddr2);
3425 spin_unlock_irq(&ugeth->lock);
3426
3427 return 0;
3428}
3429
Anton Vorontsov54b15982009-08-27 07:35:54 +00003430static int ucc_geth_init_mac(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -07003431{
Anton Vorontsov54b15982009-08-27 07:35:54 +00003432 struct net_device *dev = ugeth->ndev;
Li Yangce973b12006-08-14 23:00:11 -07003433 int err;
3434
Kim Phillips728de4c92007-04-13 01:26:03 -05003435 err = ucc_struct_init(ugeth);
3436 if (err) {
Li Yang890de952007-07-19 11:48:29 +08003437 if (netif_msg_ifup(ugeth))
Anton Vorontsov54b15982009-08-27 07:35:54 +00003438 ugeth_err("%s: Cannot configure internal struct, "
3439 "aborting.", dev->name);
3440 goto err;
Kim Phillips728de4c92007-04-13 01:26:03 -05003441 }
3442
Li Yangce973b12006-08-14 23:00:11 -07003443 err = ucc_geth_startup(ugeth);
3444 if (err) {
Li Yang890de952007-07-19 11:48:29 +08003445 if (netif_msg_ifup(ugeth))
3446 ugeth_err("%s: Cannot configure net device, aborting.",
3447 dev->name);
Anton Vorontsov54b15982009-08-27 07:35:54 +00003448 goto err;
Li Yangce973b12006-08-14 23:00:11 -07003449 }
3450
3451 err = adjust_enet_interface(ugeth);
3452 if (err) {
Li Yang890de952007-07-19 11:48:29 +08003453 if (netif_msg_ifup(ugeth))
3454 ugeth_err("%s: Cannot configure net device, aborting.",
3455 dev->name);
Anton Vorontsov54b15982009-08-27 07:35:54 +00003456 goto err;
Li Yangce973b12006-08-14 23:00:11 -07003457 }
3458
3459 /* Set MACSTNADDR1, MACSTNADDR2 */
3460 /* For more details see the hardware spec. */
3461 init_mac_station_addr_regs(dev->dev_addr[0],
3462 dev->dev_addr[1],
3463 dev->dev_addr[2],
3464 dev->dev_addr[3],
3465 dev->dev_addr[4],
3466 dev->dev_addr[5],
3467 &ugeth->ug_regs->macstnaddr1,
3468 &ugeth->ug_regs->macstnaddr2);
3469
Li Yangce973b12006-08-14 23:00:11 -07003470 err = ugeth_enable(ugeth, COMM_DIR_RX_AND_TX);
3471 if (err) {
Li Yang890de952007-07-19 11:48:29 +08003472 if (netif_msg_ifup(ugeth))
3473 ugeth_err("%s: Cannot enable net device, aborting.", dev->name);
Anton Vorontsov54b15982009-08-27 07:35:54 +00003474 goto err;
3475 }
3476
3477 return 0;
3478err:
3479 ucc_geth_stop(ugeth);
3480 return err;
3481}
3482
3483/* Called when something needs to use the ethernet device */
3484/* Returns 0 for success. */
3485static int ucc_geth_open(struct net_device *dev)
3486{
3487 struct ucc_geth_private *ugeth = netdev_priv(dev);
3488 int err;
3489
3490 ugeth_vdbg("%s: IN", __func__);
3491
3492 /* Test station address */
3493 if (dev->dev_addr[0] & ENET_GROUP_ADDR) {
3494 if (netif_msg_ifup(ugeth))
3495 ugeth_err("%s: Multicast address used for station "
3496 "address - is this what you wanted?",
3497 __func__);
3498 return -EINVAL;
3499 }
3500
3501 err = init_phy(dev);
3502 if (err) {
3503 if (netif_msg_ifup(ugeth))
3504 ugeth_err("%s: Cannot initialize PHY, aborting.",
3505 dev->name);
3506 return err;
3507 }
3508
3509 err = ucc_geth_init_mac(ugeth);
3510 if (err) {
3511 if (netif_msg_ifup(ugeth))
3512 ugeth_err("%s: Cannot initialize MAC, aborting.",
3513 dev->name);
3514 goto err;
Li Yangce973b12006-08-14 23:00:11 -07003515 }
3516
Anton Vorontsov67c2fb82008-12-18 08:23:29 +00003517 err = request_irq(ugeth->ug_info->uf_info.irq, ucc_geth_irq_handler,
3518 0, "UCC Geth", dev);
3519 if (err) {
3520 if (netif_msg_ifup(ugeth))
3521 ugeth_err("%s: Cannot get IRQ for net device, aborting.",
3522 dev->name);
Anton Vorontsov54b15982009-08-27 07:35:54 +00003523 goto err;
Anton Vorontsov67c2fb82008-12-18 08:23:29 +00003524 }
3525
Anton Vorontsov54b15982009-08-27 07:35:54 +00003526 phy_start(ugeth->phydev);
3527 napi_enable(&ugeth->napi);
Li Yangce973b12006-08-14 23:00:11 -07003528 netif_start_queue(dev);
3529
Anton Vorontsov23949052009-08-27 07:35:57 +00003530 device_set_wakeup_capable(&dev->dev,
3531 qe_alive_during_sleep() || ugeth->phydev->irq);
3532 device_set_wakeup_enable(&dev->dev, ugeth->wol_en);
3533
Li Yangce973b12006-08-14 23:00:11 -07003534 return err;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003535
Anton Vorontsov54b15982009-08-27 07:35:54 +00003536err:
Anton Vorontsovba574692008-12-18 08:23:31 +00003537 ucc_geth_stop(ugeth);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003538 return err;
Li Yangce973b12006-08-14 23:00:11 -07003539}
3540
3541/* Stops the kernel queue, and halts the controller */
3542static int ucc_geth_close(struct net_device *dev)
3543{
Li Yang18a8e862006-10-19 21:07:34 -05003544 struct ucc_geth_private *ugeth = netdev_priv(dev);
Li Yangce973b12006-08-14 23:00:11 -07003545
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003546 ugeth_vdbg("%s: IN", __func__);
Li Yangce973b12006-08-14 23:00:11 -07003547
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003548 napi_disable(&ugeth->napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003549
Joakim Tjernlund2040bd52010-11-12 03:55:08 +00003550 cancel_work_sync(&ugeth->timeout_work);
Li Yangce973b12006-08-14 23:00:11 -07003551 ucc_geth_stop(ugeth);
Joakim Tjernlund2040bd52010-11-12 03:55:08 +00003552 phy_disconnect(ugeth->phydev);
3553 ugeth->phydev = NULL;
Li Yangce973b12006-08-14 23:00:11 -07003554
Anton Vorontsovda1aa632009-04-02 01:26:07 -07003555 free_irq(ugeth->ug_info->uf_info.irq, ugeth->ndev);
Anton Vorontsov67c2fb82008-12-18 08:23:29 +00003556
Li Yangce973b12006-08-14 23:00:11 -07003557 netif_stop_queue(dev);
3558
3559 return 0;
3560}
3561
Anton Vorontsovfdb614c2008-12-23 06:59:25 +00003562/* Reopen device. This will reset the MAC and PHY. */
3563static void ucc_geth_timeout_work(struct work_struct *work)
3564{
3565 struct ucc_geth_private *ugeth;
3566 struct net_device *dev;
3567
3568 ugeth = container_of(work, struct ucc_geth_private, timeout_work);
Anton Vorontsovda1aa632009-04-02 01:26:07 -07003569 dev = ugeth->ndev;
Anton Vorontsovfdb614c2008-12-23 06:59:25 +00003570
3571 ugeth_vdbg("%s: IN", __func__);
3572
3573 dev->stats.tx_errors++;
3574
3575 ugeth_dump_regs(ugeth);
3576
3577 if (dev->flags & IFF_UP) {
3578 /*
3579 * Must reset MAC *and* PHY. This is done by reopening
3580 * the device.
3581 */
Joakim Tjernlund2040bd52010-11-12 03:55:08 +00003582 netif_tx_stop_all_queues(dev);
3583 ucc_geth_stop(ugeth);
3584 ucc_geth_init_mac(ugeth);
3585 /* Must start PHY here */
3586 phy_start(ugeth->phydev);
3587 netif_tx_start_all_queues(dev);
Anton Vorontsovfdb614c2008-12-23 06:59:25 +00003588 }
3589
3590 netif_tx_schedule_all(dev);
3591}
3592
3593/*
3594 * ucc_geth_timeout gets called when a packet has not been
3595 * transmitted after a set amount of time.
3596 */
3597static void ucc_geth_timeout(struct net_device *dev)
3598{
3599 struct ucc_geth_private *ugeth = netdev_priv(dev);
3600
Anton Vorontsovfdb614c2008-12-23 06:59:25 +00003601 schedule_work(&ugeth->timeout_work);
3602}
3603
Anton Vorontsov23949052009-08-27 07:35:57 +00003604
3605#ifdef CONFIG_PM
3606
Grant Likely2dc11582010-08-06 09:25:50 -06003607static int ucc_geth_suspend(struct platform_device *ofdev, pm_message_t state)
Anton Vorontsov23949052009-08-27 07:35:57 +00003608{
3609 struct net_device *ndev = dev_get_drvdata(&ofdev->dev);
3610 struct ucc_geth_private *ugeth = netdev_priv(ndev);
3611
3612 if (!netif_running(ndev))
3613 return 0;
3614
Anton Vorontsov29fb00e2009-12-30 08:23:32 +00003615 netif_device_detach(ndev);
Anton Vorontsov23949052009-08-27 07:35:57 +00003616 napi_disable(&ugeth->napi);
3617
3618 /*
3619 * Disable the controller, otherwise we'll wakeup on any network
3620 * activity.
3621 */
3622 ugeth_disable(ugeth, COMM_DIR_RX_AND_TX);
3623
3624 if (ugeth->wol_en & WAKE_MAGIC) {
3625 setbits32(ugeth->uccf->p_uccm, UCC_GETH_UCCE_MPD);
3626 setbits32(&ugeth->ug_regs->maccfg2, MACCFG2_MPE);
3627 ucc_fast_enable(ugeth->uccf, COMM_DIR_RX_AND_TX);
3628 } else if (!(ugeth->wol_en & WAKE_PHY)) {
3629 phy_stop(ugeth->phydev);
3630 }
3631
3632 return 0;
3633}
3634
Grant Likely2dc11582010-08-06 09:25:50 -06003635static int ucc_geth_resume(struct platform_device *ofdev)
Anton Vorontsov23949052009-08-27 07:35:57 +00003636{
3637 struct net_device *ndev = dev_get_drvdata(&ofdev->dev);
3638 struct ucc_geth_private *ugeth = netdev_priv(ndev);
3639 int err;
3640
3641 if (!netif_running(ndev))
3642 return 0;
3643
3644 if (qe_alive_during_sleep()) {
3645 if (ugeth->wol_en & WAKE_MAGIC) {
3646 ucc_fast_disable(ugeth->uccf, COMM_DIR_RX_AND_TX);
3647 clrbits32(&ugeth->ug_regs->maccfg2, MACCFG2_MPE);
3648 clrbits32(ugeth->uccf->p_uccm, UCC_GETH_UCCE_MPD);
3649 }
3650 ugeth_enable(ugeth, COMM_DIR_RX_AND_TX);
3651 } else {
3652 /*
3653 * Full reinitialization is required if QE shuts down
3654 * during sleep.
3655 */
3656 ucc_geth_memclean(ugeth);
3657
3658 err = ucc_geth_init_mac(ugeth);
3659 if (err) {
3660 ugeth_err("%s: Cannot initialize MAC, aborting.",
3661 ndev->name);
3662 return err;
3663 }
3664 }
3665
3666 ugeth->oldlink = 0;
3667 ugeth->oldspeed = 0;
3668 ugeth->oldduplex = -1;
3669
3670 phy_stop(ugeth->phydev);
3671 phy_start(ugeth->phydev);
3672
3673 napi_enable(&ugeth->napi);
Anton Vorontsov29fb00e2009-12-30 08:23:32 +00003674 netif_device_attach(ndev);
Anton Vorontsov23949052009-08-27 07:35:57 +00003675
3676 return 0;
3677}
3678
3679#else
3680#define ucc_geth_suspend NULL
3681#define ucc_geth_resume NULL
3682#endif
3683
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003684static phy_interface_t to_phy_interface(const char *phy_connection_type)
Kim Phillips728de4c92007-04-13 01:26:03 -05003685{
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003686 if (strcasecmp(phy_connection_type, "mii") == 0)
Kim Phillips728de4c92007-04-13 01:26:03 -05003687 return PHY_INTERFACE_MODE_MII;
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003688 if (strcasecmp(phy_connection_type, "gmii") == 0)
Kim Phillips728de4c92007-04-13 01:26:03 -05003689 return PHY_INTERFACE_MODE_GMII;
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003690 if (strcasecmp(phy_connection_type, "tbi") == 0)
Kim Phillips728de4c92007-04-13 01:26:03 -05003691 return PHY_INTERFACE_MODE_TBI;
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003692 if (strcasecmp(phy_connection_type, "rmii") == 0)
Kim Phillips728de4c92007-04-13 01:26:03 -05003693 return PHY_INTERFACE_MODE_RMII;
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003694 if (strcasecmp(phy_connection_type, "rgmii") == 0)
Kim Phillips728de4c92007-04-13 01:26:03 -05003695 return PHY_INTERFACE_MODE_RGMII;
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003696 if (strcasecmp(phy_connection_type, "rgmii-id") == 0)
Kim Phillips728de4c92007-04-13 01:26:03 -05003697 return PHY_INTERFACE_MODE_RGMII_ID;
Kim Phillipsbd0ceaa2007-11-26 16:17:58 -06003698 if (strcasecmp(phy_connection_type, "rgmii-txid") == 0)
3699 return PHY_INTERFACE_MODE_RGMII_TXID;
3700 if (strcasecmp(phy_connection_type, "rgmii-rxid") == 0)
3701 return PHY_INTERFACE_MODE_RGMII_RXID;
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003702 if (strcasecmp(phy_connection_type, "rtbi") == 0)
Kim Phillips728de4c92007-04-13 01:26:03 -05003703 return PHY_INTERFACE_MODE_RTBI;
Haiying Wang047584c2009-06-02 04:04:15 +00003704 if (strcasecmp(phy_connection_type, "sgmii") == 0)
3705 return PHY_INTERFACE_MODE_SGMII;
Kim Phillips728de4c92007-04-13 01:26:03 -05003706
3707 return PHY_INTERFACE_MODE_MII;
3708}
3709
Sergey Matyukevichd19b5142010-06-07 08:38:13 +00003710static int ucc_geth_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3711{
3712 struct ucc_geth_private *ugeth = netdev_priv(dev);
3713
3714 if (!netif_running(dev))
3715 return -EINVAL;
3716
3717 if (!ugeth->phydev)
3718 return -ENODEV;
3719
Richard Cochran28b04112010-07-17 08:48:55 +00003720 return phy_mii_ioctl(ugeth->phydev, rq, cmd);
Sergey Matyukevichd19b5142010-06-07 08:38:13 +00003721}
3722
Joakim Tjernlunda9dbae72009-03-20 21:09:14 +01003723static const struct net_device_ops ucc_geth_netdev_ops = {
3724 .ndo_open = ucc_geth_open,
3725 .ndo_stop = ucc_geth_close,
3726 .ndo_start_xmit = ucc_geth_start_xmit,
3727 .ndo_validate_addr = eth_validate_addr,
Kevin Hao3d6593e2009-05-26 20:49:03 -07003728 .ndo_set_mac_address = ucc_geth_set_mac_addr,
Joakim Tjernlunda9dbae72009-03-20 21:09:14 +01003729 .ndo_change_mtu = eth_change_mtu,
3730 .ndo_set_multicast_list = ucc_geth_set_multi,
3731 .ndo_tx_timeout = ucc_geth_timeout,
Sergey Matyukevichd19b5142010-06-07 08:38:13 +00003732 .ndo_do_ioctl = ucc_geth_ioctl,
Joakim Tjernlunda9dbae72009-03-20 21:09:14 +01003733#ifdef CONFIG_NET_POLL_CONTROLLER
3734 .ndo_poll_controller = ucc_netpoll,
3735#endif
3736};
3737
Grant Likely2dc11582010-08-06 09:25:50 -06003738static int ucc_geth_probe(struct platform_device* ofdev, const struct of_device_id *match)
Li Yangce973b12006-08-14 23:00:11 -07003739{
Li Yang18a8e862006-10-19 21:07:34 -05003740 struct device *device = &ofdev->dev;
Grant Likely61c7a082010-04-13 16:12:29 -07003741 struct device_node *np = ofdev->dev.of_node;
Li Yangce973b12006-08-14 23:00:11 -07003742 struct net_device *dev = NULL;
3743 struct ucc_geth_private *ugeth = NULL;
3744 struct ucc_geth_info *ug_info;
Li Yang18a8e862006-10-19 21:07:34 -05003745 struct resource res;
Kim Phillips728de4c92007-04-13 01:26:03 -05003746 int err, ucc_num, max_speed = 0;
Li Yang18a8e862006-10-19 21:07:34 -05003747 const unsigned int *prop;
Timur Tabi9fb1e352007-12-03 15:17:59 -06003748 const char *sprop;
Li Yang9b4c7a42007-02-08 17:35:54 +08003749 const void *mac_addr;
Kim Phillips728de4c92007-04-13 01:26:03 -05003750 phy_interface_t phy_interface;
3751 static const int enet_to_speed[] = {
3752 SPEED_10, SPEED_10, SPEED_10,
3753 SPEED_100, SPEED_100, SPEED_100,
3754 SPEED_1000, SPEED_1000, SPEED_1000, SPEED_1000,
3755 };
3756 static const phy_interface_t enet_to_phy_interface[] = {
3757 PHY_INTERFACE_MODE_MII, PHY_INTERFACE_MODE_RMII,
3758 PHY_INTERFACE_MODE_RGMII, PHY_INTERFACE_MODE_MII,
3759 PHY_INTERFACE_MODE_RMII, PHY_INTERFACE_MODE_RGMII,
3760 PHY_INTERFACE_MODE_GMII, PHY_INTERFACE_MODE_RGMII,
3761 PHY_INTERFACE_MODE_TBI, PHY_INTERFACE_MODE_RTBI,
Haiying Wang047584c2009-06-02 04:04:15 +00003762 PHY_INTERFACE_MODE_SGMII,
Kim Phillips728de4c92007-04-13 01:26:03 -05003763 };
Li Yangce973b12006-08-14 23:00:11 -07003764
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003765 ugeth_vdbg("%s: IN", __func__);
Li Yangce973b12006-08-14 23:00:11 -07003766
Anton Vorontsov56626f32008-04-11 20:06:54 +04003767 prop = of_get_property(np, "cell-index", NULL);
3768 if (!prop) {
3769 prop = of_get_property(np, "device-id", NULL);
3770 if (!prop)
3771 return -ENODEV;
3772 }
3773
Li Yang18a8e862006-10-19 21:07:34 -05003774 ucc_num = *prop - 1;
3775 if ((ucc_num < 0) || (ucc_num > 7))
3776 return -ENODEV;
Li Yangce973b12006-08-14 23:00:11 -07003777
Li Yang18a8e862006-10-19 21:07:34 -05003778 ug_info = &ugeth_info[ucc_num];
Li Yang890de952007-07-19 11:48:29 +08003779 if (ug_info == NULL) {
3780 if (netif_msg_probe(&debug))
3781 ugeth_err("%s: [%d] Missing additional data!",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003782 __func__, ucc_num);
Li Yang890de952007-07-19 11:48:29 +08003783 return -ENODEV;
3784 }
3785
Li Yang18a8e862006-10-19 21:07:34 -05003786 ug_info->uf_info.ucc_num = ucc_num;
Kim Phillips728de4c92007-04-13 01:26:03 -05003787
Timur Tabi9fb1e352007-12-03 15:17:59 -06003788 sprop = of_get_property(np, "rx-clock-name", NULL);
3789 if (sprop) {
3790 ug_info->uf_info.rx_clock = qe_clock_source(sprop);
3791 if ((ug_info->uf_info.rx_clock < QE_CLK_NONE) ||
3792 (ug_info->uf_info.rx_clock > QE_CLK24)) {
3793 printk(KERN_ERR
3794 "ucc_geth: invalid rx-clock-name property\n");
3795 return -EINVAL;
3796 }
3797 } else {
3798 prop = of_get_property(np, "rx-clock", NULL);
3799 if (!prop) {
3800 /* If both rx-clock-name and rx-clock are missing,
3801 we want to tell people to use rx-clock-name. */
3802 printk(KERN_ERR
3803 "ucc_geth: missing rx-clock-name property\n");
3804 return -EINVAL;
3805 }
3806 if ((*prop < QE_CLK_NONE) || (*prop > QE_CLK24)) {
3807 printk(KERN_ERR
3808 "ucc_geth: invalid rx-clock propperty\n");
3809 return -EINVAL;
3810 }
3811 ug_info->uf_info.rx_clock = *prop;
3812 }
3813
3814 sprop = of_get_property(np, "tx-clock-name", NULL);
3815 if (sprop) {
3816 ug_info->uf_info.tx_clock = qe_clock_source(sprop);
3817 if ((ug_info->uf_info.tx_clock < QE_CLK_NONE) ||
3818 (ug_info->uf_info.tx_clock > QE_CLK24)) {
3819 printk(KERN_ERR
3820 "ucc_geth: invalid tx-clock-name property\n");
3821 return -EINVAL;
3822 }
3823 } else {
Joakim Tjernlunde4105532008-04-29 13:03:57 +02003824 prop = of_get_property(np, "tx-clock", NULL);
Timur Tabi9fb1e352007-12-03 15:17:59 -06003825 if (!prop) {
3826 printk(KERN_ERR
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02003827 "ucc_geth: missing tx-clock-name property\n");
Timur Tabi9fb1e352007-12-03 15:17:59 -06003828 return -EINVAL;
3829 }
3830 if ((*prop < QE_CLK_NONE) || (*prop > QE_CLK24)) {
3831 printk(KERN_ERR
3832 "ucc_geth: invalid tx-clock property\n");
3833 return -EINVAL;
3834 }
3835 ug_info->uf_info.tx_clock = *prop;
3836 }
3837
Li Yang18a8e862006-10-19 21:07:34 -05003838 err = of_address_to_resource(np, 0, &res);
3839 if (err)
3840 return -EINVAL;
3841
3842 ug_info->uf_info.regs = res.start;
3843 ug_info->uf_info.irq = irq_of_parse_and_map(np, 0);
Anton Vorontsov3104a6f2009-07-16 21:31:47 +00003844
3845 ug_info->phy_node = of_parse_phandle(np, "phy-handle", 0);
Kim Phillips728de4c92007-04-13 01:26:03 -05003846
Haiying Wangfb1001f2009-06-17 13:16:10 +00003847 /* Find the TBI PHY node. If it's not there, we don't support SGMII */
3848 ug_info->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
3849
Kim Phillips728de4c92007-04-13 01:26:03 -05003850 /* get the phy interface type, or default to MII */
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003851 prop = of_get_property(np, "phy-connection-type", NULL);
Kim Phillips728de4c92007-04-13 01:26:03 -05003852 if (!prop) {
3853 /* handle interface property present in old trees */
Anton Vorontsov3104a6f2009-07-16 21:31:47 +00003854 prop = of_get_property(ug_info->phy_node, "interface", NULL);
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003855 if (prop != NULL) {
Kim Phillips728de4c92007-04-13 01:26:03 -05003856 phy_interface = enet_to_phy_interface[*prop];
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003857 max_speed = enet_to_speed[*prop];
3858 } else
Kim Phillips728de4c92007-04-13 01:26:03 -05003859 phy_interface = PHY_INTERFACE_MODE_MII;
3860 } else {
3861 phy_interface = to_phy_interface((const char *)prop);
3862 }
3863
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003864 /* get speed, or derive from PHY interface */
3865 if (max_speed == 0)
Kim Phillips728de4c92007-04-13 01:26:03 -05003866 switch (phy_interface) {
3867 case PHY_INTERFACE_MODE_GMII:
3868 case PHY_INTERFACE_MODE_RGMII:
3869 case PHY_INTERFACE_MODE_RGMII_ID:
Kim Phillipsbd0ceaa2007-11-26 16:17:58 -06003870 case PHY_INTERFACE_MODE_RGMII_RXID:
3871 case PHY_INTERFACE_MODE_RGMII_TXID:
Kim Phillips728de4c92007-04-13 01:26:03 -05003872 case PHY_INTERFACE_MODE_TBI:
3873 case PHY_INTERFACE_MODE_RTBI:
Haiying Wang047584c2009-06-02 04:04:15 +00003874 case PHY_INTERFACE_MODE_SGMII:
Kim Phillips728de4c92007-04-13 01:26:03 -05003875 max_speed = SPEED_1000;
3876 break;
3877 default:
3878 max_speed = SPEED_100;
3879 break;
3880 }
Kim Phillips728de4c92007-04-13 01:26:03 -05003881
3882 if (max_speed == SPEED_1000) {
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003883 /* configure muram FIFOs for gigabit operation */
Kim Phillips728de4c92007-04-13 01:26:03 -05003884 ug_info->uf_info.urfs = UCC_GETH_URFS_GIGA_INIT;
3885 ug_info->uf_info.urfet = UCC_GETH_URFET_GIGA_INIT;
3886 ug_info->uf_info.urfset = UCC_GETH_URFSET_GIGA_INIT;
3887 ug_info->uf_info.utfs = UCC_GETH_UTFS_GIGA_INIT;
3888 ug_info->uf_info.utfet = UCC_GETH_UTFET_GIGA_INIT;
3889 ug_info->uf_info.utftt = UCC_GETH_UTFTT_GIGA_INIT;
Joakim Tjernlundffea31e2008-03-06 18:48:46 +08003890 ug_info->numThreadsTx = UCC_GETH_NUM_OF_THREADS_4;
Haiying Wang674e4f92009-05-01 15:40:49 -04003891
3892 /* If QE's snum number is 46 which means we need to support
3893 * 4 UECs at 1000Base-T simultaneously, we need to allocate
3894 * more Threads to Rx.
3895 */
3896 if (qe_get_num_of_snums() == 46)
3897 ug_info->numThreadsRx = UCC_GETH_NUM_OF_THREADS_6;
3898 else
3899 ug_info->numThreadsRx = UCC_GETH_NUM_OF_THREADS_4;
Kim Phillips728de4c92007-04-13 01:26:03 -05003900 }
3901
Li Yang890de952007-07-19 11:48:29 +08003902 if (netif_msg_probe(&debug))
Frans Pop2381a552010-03-24 07:57:36 +00003903 printk(KERN_INFO "ucc_geth: UCC%1d at 0x%8x (irq = %d)\n",
Li Yang890de952007-07-19 11:48:29 +08003904 ug_info->uf_info.ucc_num + 1, ug_info->uf_info.regs,
3905 ug_info->uf_info.irq);
Li Yangce973b12006-08-14 23:00:11 -07003906
Li Yangce973b12006-08-14 23:00:11 -07003907 /* Create an ethernet device instance */
3908 dev = alloc_etherdev(sizeof(*ugeth));
3909
3910 if (dev == NULL)
3911 return -ENOMEM;
3912
3913 ugeth = netdev_priv(dev);
3914 spin_lock_init(&ugeth->lock);
3915
Anton Vorontsov80a9fad2008-02-01 16:22:48 +03003916 /* Create CQs for hash tables */
3917 INIT_LIST_HEAD(&ugeth->group_hash_q);
3918 INIT_LIST_HEAD(&ugeth->ind_hash_q);
3919
Li Yangce973b12006-08-14 23:00:11 -07003920 dev_set_drvdata(device, dev);
3921
3922 /* Set the dev->base_addr to the gfar reg region */
3923 dev->base_addr = (unsigned long)(ug_info->uf_info.regs);
3924
Li Yangce973b12006-08-14 23:00:11 -07003925 SET_NETDEV_DEV(dev, device);
3926
3927 /* Fill in the dev structure */
Li Yangac421852007-07-19 11:47:47 +08003928 uec_set_ethtool_ops(dev);
Joakim Tjernlunda9dbae72009-03-20 21:09:14 +01003929 dev->netdev_ops = &ucc_geth_netdev_ops;
Li Yangce973b12006-08-14 23:00:11 -07003930 dev->watchdog_timeo = TX_TIMEOUT;
Anton Vorontsov1762a292008-12-18 08:23:26 +00003931 INIT_WORK(&ugeth->timeout_work, ucc_geth_timeout_work);
Joakim Tjernlund0cededf2009-04-17 12:03:48 +00003932 netif_napi_add(dev, &ugeth->napi, ucc_geth_poll, 64);
Li Yangce973b12006-08-14 23:00:11 -07003933 dev->mtu = 1500;
Li Yangce973b12006-08-14 23:00:11 -07003934
Li Yang890de952007-07-19 11:48:29 +08003935 ugeth->msg_enable = netif_msg_init(debug.msg_enable, UGETH_MSG_DEFAULT);
Kim Phillips728de4c92007-04-13 01:26:03 -05003936 ugeth->phy_interface = phy_interface;
3937 ugeth->max_speed = max_speed;
3938
Li Yangce973b12006-08-14 23:00:11 -07003939 err = register_netdev(dev);
3940 if (err) {
Li Yang890de952007-07-19 11:48:29 +08003941 if (netif_msg_probe(ugeth))
3942 ugeth_err("%s: Cannot register net device, aborting.",
3943 dev->name);
Li Yangce973b12006-08-14 23:00:11 -07003944 free_netdev(dev);
3945 return err;
3946 }
3947
Timur Tabie9eb70c2007-02-21 14:40:12 -06003948 mac_addr = of_get_mac_address(np);
Li Yang9b4c7a42007-02-08 17:35:54 +08003949 if (mac_addr)
3950 memcpy(dev->dev_addr, mac_addr, 6);
Li Yangce973b12006-08-14 23:00:11 -07003951
Kim Phillips728de4c92007-04-13 01:26:03 -05003952 ugeth->ug_info = ug_info;
Anton Vorontsovda1aa632009-04-02 01:26:07 -07003953 ugeth->dev = device;
3954 ugeth->ndev = dev;
Haiying Wangb1c4a9d2009-01-29 17:28:04 -08003955 ugeth->node = np;
Kim Phillips728de4c92007-04-13 01:26:03 -05003956
Li Yangce973b12006-08-14 23:00:11 -07003957 return 0;
3958}
3959
Grant Likely2dc11582010-08-06 09:25:50 -06003960static int ucc_geth_remove(struct platform_device* ofdev)
Li Yangce973b12006-08-14 23:00:11 -07003961{
Li Yang18a8e862006-10-19 21:07:34 -05003962 struct device *device = &ofdev->dev;
Li Yangce973b12006-08-14 23:00:11 -07003963 struct net_device *dev = dev_get_drvdata(device);
3964 struct ucc_geth_private *ugeth = netdev_priv(dev);
3965
Anton Vorontsov80a9fad2008-02-01 16:22:48 +03003966 unregister_netdev(dev);
Li Yangce973b12006-08-14 23:00:11 -07003967 free_netdev(dev);
Anton Vorontsov80a9fad2008-02-01 16:22:48 +03003968 ucc_geth_memclean(ugeth);
3969 dev_set_drvdata(device, NULL);
Li Yangce973b12006-08-14 23:00:11 -07003970
3971 return 0;
3972}
3973
Li Yang18a8e862006-10-19 21:07:34 -05003974static struct of_device_id ucc_geth_match[] = {
3975 {
3976 .type = "network",
3977 .compatible = "ucc_geth",
3978 },
3979 {},
3980};
3981
3982MODULE_DEVICE_TABLE(of, ucc_geth_match);
3983
3984static struct of_platform_driver ucc_geth_driver = {
Grant Likely40182942010-04-13 16:13:02 -07003985 .driver = {
3986 .name = DRV_NAME,
3987 .owner = THIS_MODULE,
3988 .of_match_table = ucc_geth_match,
3989 },
Li Yang18a8e862006-10-19 21:07:34 -05003990 .probe = ucc_geth_probe,
3991 .remove = ucc_geth_remove,
Anton Vorontsov23949052009-08-27 07:35:57 +00003992 .suspend = ucc_geth_suspend,
3993 .resume = ucc_geth_resume,
Li Yangce973b12006-08-14 23:00:11 -07003994};
3995
3996static int __init ucc_geth_init(void)
3997{
Kim Phillips728de4c92007-04-13 01:26:03 -05003998 int i, ret;
3999
Li Yang890de952007-07-19 11:48:29 +08004000 if (netif_msg_drv(&debug))
4001 printk(KERN_INFO "ucc_geth: " DRV_DESC "\n");
Li Yangce973b12006-08-14 23:00:11 -07004002 for (i = 0; i < 8; i++)
4003 memcpy(&(ugeth_info[i]), &ugeth_primary_info,
4004 sizeof(ugeth_primary_info));
4005
Kim Phillips728de4c92007-04-13 01:26:03 -05004006 ret = of_register_platform_driver(&ucc_geth_driver);
4007
Kim Phillips728de4c92007-04-13 01:26:03 -05004008 return ret;
Li Yangce973b12006-08-14 23:00:11 -07004009}
4010
4011static void __exit ucc_geth_exit(void)
4012{
Kim Phillipsa4f0c2c2006-11-15 12:29:35 -06004013 of_unregister_platform_driver(&ucc_geth_driver);
Li Yangce973b12006-08-14 23:00:11 -07004014}
4015
4016module_init(ucc_geth_init);
4017module_exit(ucc_geth_exit);
4018
4019MODULE_AUTHOR("Freescale Semiconductor, Inc");
4020MODULE_DESCRIPTION(DRV_DESC);
Kim Phillipsc2bcf002007-04-13 01:26:36 -05004021MODULE_VERSION(DRV_VERSION);
Li Yangce973b12006-08-14 23:00:11 -07004022MODULE_LICENSE("GPL");