blob: 9f89f3116df0e6e783b0840d9f5991486924d847 [file] [log] [blame]
Sergei Shtylyov60e7a822007-05-05 22:03:49 +02001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * cmd64x.c: Enable interrupts at initialization time on Ultra/PCI machines.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Due to massive hardware bugs, UltraDMA is only supported
4 * on the 646U2 and not on the 646U.
5 *
6 * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
7 * Copyright (C) 1998 David S. Miller (davem@redhat.com)
8 *
9 * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +000010 * Copyright (C) 2007-2010 Bartlomiej Zolnierkiewicz
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +020011 * Copyright (C) 2007,2009 MontaVista Software, Inc. <source@mvista.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/module.h>
15#include <linux/types.h>
16#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/ide.h>
18#include <linux/init.h>
19
20#include <asm/io.h>
21
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +020022#define DRV_NAME "cmd64x"
23
Linus Torvalds1da177e2005-04-16 15:20:36 -070024/*
25 * CMD64x specific registers definition.
26 */
27#define CFR 0x50
Sergei Shtylyove51e2522007-05-05 22:03:49 +020028#define CFR_INTR_CH0 0x04
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#define CMDTIM 0x52
31#define ARTTIM0 0x53
32#define DRWTIM0 0x54
33#define ARTTIM1 0x55
34#define DRWTIM1 0x56
35#define ARTTIM23 0x57
36#define ARTTIM23_DIS_RA2 0x04
37#define ARTTIM23_DIS_RA3 0x08
38#define ARTTIM23_INTR_CH1 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#define DRWTIM2 0x58
40#define BRST 0x59
41#define DRWTIM3 0x5b
42
43#define BMIDECR0 0x70
44#define MRDMODE 0x71
45#define MRDMODE_INTR_CH0 0x04
46#define MRDMODE_INTR_CH1 0x08
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#define UDIDETCR0 0x73
48#define DTPR0 0x74
49#define BMIDECR1 0x78
50#define BMIDECSR 0x79
Linus Torvalds1da177e2005-04-16 15:20:36 -070051#define UDIDETCR1 0x7B
52#define DTPR1 0x7C
53
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +000054static void cmd64x_program_timings(ide_drive_t *drive, u8 mode)
Sergei Shtylyove277a1a2007-03-17 21:57:24 +010055{
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +000056 ide_hwif_t *hwif = drive->hwif;
Bartlomiej Zolnierkiewiczebae41a2008-04-27 15:38:29 +020057 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +000058 int bus_speed = ide_pci_clk ? ide_pci_clk : 33;
59 const unsigned long T = 1000000 / bus_speed;
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020060 static const u8 recovery_values[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 {15, 15, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 0};
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +000062 static const u8 setup_values[] = {0x40, 0x40, 0x40, 0x80, 0, 0xc0};
63 static const u8 arttim_regs[4] = {ARTTIM0, ARTTIM1, ARTTIM23, ARTTIM23};
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020064 static const u8 drwtim_regs[4] = {DRWTIM0, DRWTIM1, DRWTIM2, DRWTIM3};
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +000065 struct ide_timing t;
66 u8 arttim = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +000068 ide_timing_compute(drive, mode, &t, T, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
70 /*
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020071 * In case we've got too long recovery phase, try to lengthen
72 * the active phase
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 */
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +000074 if (t.recover > 16) {
75 t.active += t.recover - 16;
76 t.recover = 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 }
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +000078 if (t.active > 16) /* shouldn't actually happen... */
79 t.active = 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020081 /*
82 * Convert values to internal chipset representation
83 */
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +000084 t.recover = recovery_values[t.recover];
85 t.active &= 0x0f;
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020086
87 /* Program the active/recovery counts into the DRWTIM register */
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +000088 pci_write_config_byte(dev, drwtim_regs[drive->dn],
89 (t.active << 4) | t.recover);
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020090
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +000091 if (mode >= XFER_SW_DMA_0)
92 return;
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020093
94 /*
95 * The primary channel has individual address setup timing registers
96 * for each drive and the hardware selects the slowest timing itself.
97 * The secondary channel has one common register and we have to select
98 * the slowest address setup timing ourselves.
99 */
100 if (hwif->channel) {
Bartlomiej Zolnierkiewicz5d44a152009-01-06 17:20:55 +0100101 ide_drive_t *pair = ide_get_pair_dev(drive);
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200102
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +0000103 ide_set_drivedata(drive, (void *)(unsigned long)t.setup);
Bartlomiej Zolnierkiewicz5d44a152009-01-06 17:20:55 +0100104
105 if (pair)
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +0000106 t.setup = max_t(u8, t.setup,
Joao Ramos5bfb1512009-06-15 22:13:44 +0200107 (unsigned long)ide_get_drivedata(pair));
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200108 }
109
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +0000110 if (t.setup > 5) /* shouldn't actually happen... */
111 t.setup = 5;
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200112
113 /*
114 * Program the address setup clocks into the ARTTIM registers.
115 * Avoid clearing the secondary channel's interrupt bit.
116 */
117 (void) pci_read_config_byte (dev, arttim_regs[drive->dn], &arttim);
118 if (hwif->channel)
119 arttim &= ~ARTTIM23_INTR_CH1;
120 arttim &= ~0xc0;
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +0000121 arttim |= setup_values[t.setup];
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200122 (void) pci_write_config_byte(dev, arttim_regs[drive->dn], arttim);
Sergei Shtylyovf92d50e2007-03-03 17:48:53 +0100123}
124
125/*
126 * Attempts to set drive's PIO mode.
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200127 * Special cases are 8: prefetch off, 9: prefetch on (both never worked)
Sergei Shtylyovf92d50e2007-03-03 17:48:53 +0100128 */
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200129
130static void cmd64x_set_pio_mode(ide_drive_t *drive, const u8 pio)
Sergei Shtylyovf92d50e2007-03-03 17:48:53 +0100131{
132 /*
133 * Filter out the prefetch control values
134 * to prevent PIO5 from being programmed
135 */
136 if (pio == 8 || pio == 9)
137 return;
138
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +0000139 cmd64x_program_timings(drive, XFER_PIO_0 + pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140}
141
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200142static void cmd64x_set_dma_mode(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143{
Bartlomiej Zolnierkiewicz898ec222009-01-06 17:20:52 +0100144 ide_hwif_t *hwif = drive->hwif;
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100145 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200146 u8 unit = drive->dn & 0x01;
147 u8 regU = 0, pciU = hwif->channel ? UDIDETCR1 : UDIDETCR0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148
Bartlomiej Zolnierkiewicz22cabc22010-01-18 07:18:38 +0000149 pci_read_config_byte(dev, pciU, &regU);
150 regU &= ~(unit ? 0xCA : 0x35);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151
152 switch(speed) {
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200153 case XFER_UDMA_5:
154 regU |= unit ? 0x0A : 0x05;
155 break;
156 case XFER_UDMA_4:
157 regU |= unit ? 0x4A : 0x15;
158 break;
159 case XFER_UDMA_3:
160 regU |= unit ? 0x8A : 0x25;
161 break;
162 case XFER_UDMA_2:
163 regU |= unit ? 0x42 : 0x11;
164 break;
165 case XFER_UDMA_1:
166 regU |= unit ? 0x82 : 0x21;
167 break;
168 case XFER_UDMA_0:
169 regU |= unit ? 0xC2 : 0x31;
170 break;
171 case XFER_MW_DMA_2:
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200172 case XFER_MW_DMA_1:
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200173 case XFER_MW_DMA_0:
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +0000174 cmd64x_program_timings(drive, speed);
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200175 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 }
177
Bartlomiej Zolnierkiewicz22cabc22010-01-18 07:18:38 +0000178 pci_write_config_byte(dev, pciU, regU);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179}
180
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200181static void cmd648_clear_irq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182{
Bartlomiej Zolnierkiewicz898ec222009-01-06 17:20:52 +0100183 ide_hwif_t *hwif = drive->hwif;
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200184 struct pci_dev *dev = to_pci_dev(hwif->dev);
185 unsigned long base = pci_resource_start(dev, 4);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200186 u8 irq_mask = hwif->channel ? MRDMODE_INTR_CH1 :
187 MRDMODE_INTR_CH0;
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100188 u8 mrdmode = inb(base + 1);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200189
190 /* clear the interrupt bit */
Sergei Shtylyov61832892007-11-13 22:09:14 +0100191 outb((mrdmode & ~(MRDMODE_INTR_CH0 | MRDMODE_INTR_CH1)) | irq_mask,
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100192 base + 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193}
194
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200195static void cmd64x_clear_irq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196{
Bartlomiej Zolnierkiewicz898ec222009-01-06 17:20:52 +0100197 ide_hwif_t *hwif = drive->hwif;
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100198 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200199 int irq_reg = hwif->channel ? ARTTIM23 : CFR;
200 u8 irq_mask = hwif->channel ? ARTTIM23_INTR_CH1 :
201 CFR_INTR_CH0;
202 u8 irq_stat = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200204 (void) pci_read_config_byte(dev, irq_reg, &irq_stat);
205 /* clear the interrupt bit */
206 (void) pci_write_config_byte(dev, irq_reg, irq_stat | irq_mask);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200207}
208
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200209static int cmd648_test_irq(ide_hwif_t *hwif)
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200210{
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200211 struct pci_dev *dev = to_pci_dev(hwif->dev);
212 unsigned long base = pci_resource_start(dev, 4);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200213 u8 irq_mask = hwif->channel ? MRDMODE_INTR_CH1 :
214 MRDMODE_INTR_CH0;
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100215 u8 mrdmode = inb(base + 1);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200216
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200217 pr_debug("%s: mrdmode: 0x%02x irq_mask: 0x%02x\n",
218 hwif->name, mrdmode, irq_mask);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200219
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200220 return (mrdmode & irq_mask) ? 1 : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221}
222
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200223static int cmd64x_test_irq(ide_hwif_t *hwif)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100225 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200226 int irq_reg = hwif->channel ? ARTTIM23 : CFR;
227 u8 irq_mask = hwif->channel ? ARTTIM23_INTR_CH1 :
228 CFR_INTR_CH0;
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200229 u8 irq_stat = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230
Sergei Shtylyove51e2522007-05-05 22:03:49 +0200231 (void) pci_read_config_byte(dev, irq_reg, &irq_stat);
232
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200233 pr_debug("%s: irq_stat: 0x%02x irq_mask: 0x%02x\n",
234 hwif->name, irq_stat, irq_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200236 return (irq_stat & irq_mask) ? 1 : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237}
238
239/*
240 * ASUS P55T2P4D with CMD646 chipset revision 0x01 requires the old
241 * event order for DMA transfers.
242 */
243
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200244static int cmd646_1_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245{
Bartlomiej Zolnierkiewicz898ec222009-01-06 17:20:52 +0100246 ide_hwif_t *hwif = drive->hwif;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 u8 dma_stat = 0, dma_cmd = 0;
248
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 /* get DMA status */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200250 dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 /* read DMA command state */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200252 dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 /* stop DMA */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200254 outb(dma_cmd & ~1, hwif->dma_base + ATA_DMA_CMD);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 /* clear the INTR & ERROR bits */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200256 outb(dma_stat | 6, hwif->dma_base + ATA_DMA_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 /* verify good DMA status */
258 return (dma_stat & 7) != 4;
259}
260
Bartlomiej Zolnierkiewicz2ed0ef52009-03-24 23:22:53 +0100261static int init_chipset_cmd64x(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263 u8 mrdmode = 0;
264
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 /* Set a good latency timer and cache line size value. */
266 (void) pci_write_config_byte(dev, PCI_LATENCY_TIMER, 64);
267 /* FIXME: pci_set_master() to ensure a good latency timer value */
268
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200269 /*
270 * Enable interrupts, select MEMORY READ LINE for reads.
271 *
272 * NOTE: although not mentioned in the PCI0646U specs,
273 * bits 0-1 are write only and won't be read back as
274 * set or not -- PCI0646U2 specs clarify this point.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 */
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200276 (void) pci_read_config_byte (dev, MRDMODE, &mrdmode);
277 mrdmode &= ~0x30;
278 (void) pci_write_config_byte(dev, MRDMODE, (mrdmode | 0x02));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 return 0;
281}
282
Bartlomiej Zolnierkiewiczf454cbe2008-08-05 18:17:04 +0200283static u8 cmd64x_cable_detect(ide_hwif_t *hwif)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100285 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200286 u8 bmidecsr = 0, mask = hwif->channel ? 0x02 : 0x01;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200288 switch (dev->device) {
289 case PCI_DEVICE_ID_CMD_648:
290 case PCI_DEVICE_ID_CMD_649:
291 pci_read_config_byte(dev, BMIDECSR, &bmidecsr);
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200292 return (bmidecsr & mask) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200293 default:
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200294 return ATA_CBL_PATA40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296}
297
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200298static const struct ide_port_ops cmd64x_port_ops = {
299 .set_pio_mode = cmd64x_set_pio_mode,
300 .set_dma_mode = cmd64x_set_dma_mode,
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200301 .clear_irq = cmd64x_clear_irq,
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200302 .test_irq = cmd64x_test_irq,
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200303 .cable_detect = cmd64x_cable_detect,
304};
305
306static const struct ide_port_ops cmd648_port_ops = {
307 .set_pio_mode = cmd64x_set_pio_mode,
308 .set_dma_mode = cmd64x_set_dma_mode,
309 .clear_irq = cmd648_clear_irq,
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200310 .test_irq = cmd648_test_irq,
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200311 .cable_detect = cmd64x_cable_detect,
312};
313
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200314static const struct ide_dma_ops cmd646_rev1_dma_ops = {
315 .dma_host_set = ide_dma_host_set,
316 .dma_setup = ide_dma_setup,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200317 .dma_start = ide_dma_start,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200318 .dma_end = cmd646_1_dma_end,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200319 .dma_test_irq = ide_dma_test_irq,
320 .dma_lost_irq = ide_dma_lost_irq,
Bartlomiej Zolnierkiewicz22117d62009-03-27 12:46:47 +0100321 .dma_timer_expiry = ide_dma_sff_timer_expiry,
Sergei Shtylyov592b5312009-01-06 17:21:02 +0100322 .dma_sff_read_status = ide_dma_sff_read_status,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200323};
324
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200325static const struct ide_port_info cmd64x_chipsets[] __devinitdata = {
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200326 { /* 0: CMD643 */
327 .name = DRV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 .init_chipset = init_chipset_cmd64x,
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200329 .enablebits = {{0x00,0x00,0x00}, {0x51,0x08,0x08}},
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200330 .port_ops = &cmd64x_port_ops,
Bartlomiej Zolnierkiewicz8ac2b422008-02-01 23:09:30 +0100331 .host_flags = IDE_HFLAG_CLEAR_SIMPLEX |
Mikulas Patocka9bd74962009-10-21 08:55:28 +0000332 IDE_HFLAG_ABUSE_PREFETCH |
333 IDE_HFLAG_SERIALIZE,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200334 .pio_mask = ATA_PIO5,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200335 .mwdma_mask = ATA_MWDMA2,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200336 .udma_mask = 0x00, /* no udma */
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200337 },
338 { /* 1: CMD646 */
339 .name = DRV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 .init_chipset = init_chipset_cmd64x,
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200341 .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200342 .port_ops = &cmd648_port_ops,
Mikulas Patocka9bd74962009-10-21 08:55:28 +0000343 .host_flags = IDE_HFLAG_ABUSE_PREFETCH |
344 IDE_HFLAG_SERIALIZE,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200345 .pio_mask = ATA_PIO5,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200346 .mwdma_mask = ATA_MWDMA2,
347 .udma_mask = ATA_UDMA2,
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200348 },
349 { /* 2: CMD648 */
350 .name = DRV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 .init_chipset = init_chipset_cmd64x,
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200352 .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200353 .port_ops = &cmd648_port_ops,
Bartlomiej Zolnierkiewicz5e71d9c2008-04-26 17:36:35 +0200354 .host_flags = IDE_HFLAG_ABUSE_PREFETCH,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200355 .pio_mask = ATA_PIO5,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200356 .mwdma_mask = ATA_MWDMA2,
357 .udma_mask = ATA_UDMA4,
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200358 },
359 { /* 3: CMD649 */
360 .name = DRV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 .init_chipset = init_chipset_cmd64x,
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200362 .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200363 .port_ops = &cmd648_port_ops,
Bartlomiej Zolnierkiewicz5e71d9c2008-04-26 17:36:35 +0200364 .host_flags = IDE_HFLAG_ABUSE_PREFETCH,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200365 .pio_mask = ATA_PIO5,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200366 .mwdma_mask = ATA_MWDMA2,
367 .udma_mask = ATA_UDMA5,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 }
369};
370
371static int __devinit cmd64x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
372{
Bartlomiej Zolnierkiewicz039788e2007-10-20 00:32:34 +0200373 struct ide_port_info d;
Bartlomiej Zolnierkiewiczbfd314a2007-10-19 00:30:09 +0200374 u8 idx = id->driver_data;
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200375
Bartlomiej Zolnierkiewiczbfd314a2007-10-19 00:30:09 +0200376 d = cmd64x_chipsets[idx];
377
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200378 if (idx == 1) {
379 /*
380 * UltraDMA only supported on PCI646U and PCI646U2, which
381 * correspond to revisions 0x03, 0x05 and 0x07 respectively.
382 * Actually, although the CMD tech support people won't
383 * tell me the details, the 0x03 revision cannot support
384 * UDMA correctly without hardware modifications, and even
385 * then it only works with Quantum disks due to some
386 * hold time assumptions in the 646U part which are fixed
387 * in the 646U2.
388 *
389 * So we only do UltraDMA on revision 0x05 and 0x07 chipsets.
390 */
391 if (dev->revision < 5) {
392 d.udma_mask = 0x00;
393 /*
394 * The original PCI0646 didn't have the primary
395 * channel enable bit, it appeared starting with
396 * PCI0646U (i.e. revision ID 3).
397 */
398 if (dev->revision < 3) {
399 d.enablebits[0].reg = 0;
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200400 d.port_ops = &cmd64x_port_ops;
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200401 if (dev->revision == 1)
402 d.dma_ops = &cmd646_rev1_dma_ops;
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200403 }
404 }
405 }
Bartlomiej Zolnierkiewiczbfd314a2007-10-19 00:30:09 +0200406
Bartlomiej Zolnierkiewicz6cdf6eb2008-07-24 22:53:14 +0200407 return ide_pci_init_one(dev, &d, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408}
409
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +0200410static const struct pci_device_id cmd64x_pci_tbl[] = {
411 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_643), 0 },
412 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_646), 1 },
413 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_648), 2 },
414 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_649), 3 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 { 0, },
416};
417MODULE_DEVICE_TABLE(pci, cmd64x_pci_tbl);
418
Bartlomiej Zolnierkiewicza9ab09e2008-10-13 21:39:41 +0200419static struct pci_driver cmd64x_pci_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 .name = "CMD64x_IDE",
421 .id_table = cmd64x_pci_tbl,
422 .probe = cmd64x_init_one,
Bartlomiej Zolnierkiewicze2b15b42008-07-24 22:53:20 +0200423 .remove = ide_pci_remove,
Bartlomiej Zolnierkiewiczfeb22b72008-10-10 22:39:32 +0200424 .suspend = ide_pci_suspend,
425 .resume = ide_pci_resume,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426};
427
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100428static int __init cmd64x_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429{
Bartlomiej Zolnierkiewicza9ab09e2008-10-13 21:39:41 +0200430 return ide_pci_register_driver(&cmd64x_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431}
432
Bartlomiej Zolnierkiewicze2b15b42008-07-24 22:53:20 +0200433static void __exit cmd64x_ide_exit(void)
434{
Bartlomiej Zolnierkiewicza9ab09e2008-10-13 21:39:41 +0200435 pci_unregister_driver(&cmd64x_pci_driver);
Bartlomiej Zolnierkiewicze2b15b42008-07-24 22:53:20 +0200436}
437
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438module_init(cmd64x_ide_init);
Bartlomiej Zolnierkiewicze2b15b42008-07-24 22:53:20 +0200439module_exit(cmd64x_ide_exit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +0000441MODULE_AUTHOR("Eddie Dost, David Miller, Andre Hedrick, Bartlomiej Zolnierkiewicz");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442MODULE_DESCRIPTION("PCI driver module for CMD64x IDE");
443MODULE_LICENSE("GPL");