blob: 9046a69117ffce96c7814e80b06699c8d72c96bc [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jeremy Higdon0271fc22006-02-02 00:00:46 -08002 * Copyright (c) 2003-2006 Silicon Graphics, Inc. All Rights Reserved.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of version 2 of the GNU General Public License
6 * as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it would be useful, but
9 * WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
11 *
12 * You should have received a copy of the GNU General Public
13 * License along with this program; if not, write the Free Software
14 * Foundation, Inc., 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
15 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 * For further information regarding this notice, see:
17 *
18 * http://oss.sgi.com/projects/GenInfo/NoticeExplan
19 */
20
21#include <linux/module.h>
22#include <linux/types.h>
23#include <linux/pci.h>
24#include <linux/delay.h>
25#include <linux/hdreg.h>
26#include <linux/init.h>
27#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/ioport.h>
29#include <linux/blkdev.h>
Jens Axboe55c16a72007-07-25 08:13:56 +020030#include <linux/scatterlist.h>
Brent Casavant22329b52005-06-21 17:15:59 -070031#include <linux/ioc4.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <asm/io.h>
33
34#include <linux/ide.h>
35
Bartlomiej Zolnierkiewiczca1997c2007-10-11 23:54:00 +020036#define DRV_NAME "SGIIOC4"
37
Linus Torvalds1da177e2005-04-16 15:20:36 -070038/* IOC4 Specific Definitions */
39#define IOC4_CMD_OFFSET 0x100
40#define IOC4_CTRL_OFFSET 0x120
41#define IOC4_DMA_OFFSET 0x140
42#define IOC4_INTR_OFFSET 0x0
43
44#define IOC4_TIMING 0x00
45#define IOC4_DMA_PTR_L 0x01
46#define IOC4_DMA_PTR_H 0x02
47#define IOC4_DMA_ADDR_L 0x03
48#define IOC4_DMA_ADDR_H 0x04
49#define IOC4_BC_DEV 0x05
50#define IOC4_BC_MEM 0x06
51#define IOC4_DMA_CTRL 0x07
52#define IOC4_DMA_END_ADDR 0x08
53
54/* Bits in the IOC4 Control/Status Register */
55#define IOC4_S_DMA_START 0x01
56#define IOC4_S_DMA_STOP 0x02
57#define IOC4_S_DMA_DIR 0x04
58#define IOC4_S_DMA_ACTIVE 0x08
59#define IOC4_S_DMA_ERROR 0x10
60#define IOC4_ATA_MEMERR 0x02
61
62/* Read/Write Directions */
63#define IOC4_DMA_WRITE 0x04
64#define IOC4_DMA_READ 0x00
65
66/* Interrupt Register Offsets */
67#define IOC4_INTR_REG 0x03
68#define IOC4_INTR_SET 0x05
69#define IOC4_INTR_CLEAR 0x07
70
71#define IOC4_IDE_CACHELINE_SIZE 128
72#define IOC4_CMD_CTL_BLK_SIZE 0x20
73#define IOC4_SUPPORTED_FIRMWARE_REV 46
74
75typedef struct {
76 u32 timing_reg0;
77 u32 timing_reg1;
78 u32 low_mem_ptr;
79 u32 high_mem_ptr;
80 u32 low_mem_addr;
81 u32 high_mem_addr;
82 u32 dev_byte_count;
83 u32 mem_byte_count;
84 u32 status;
85} ioc4_dma_regs_t;
86
87/* Each Physical Region Descriptor Entry size is 16 bytes (2 * 64 bits) */
88/* IOC4 has only 1 IDE channel */
89#define IOC4_PRD_BYTES 16
90#define IOC4_PRD_ENTRIES (PAGE_SIZE /(4*IOC4_PRD_BYTES))
91
92
93static void
94sgiioc4_init_hwif_ports(hw_regs_t * hw, unsigned long data_port,
95 unsigned long ctrl_port, unsigned long irq_port)
96{
97 unsigned long reg = data_port;
98 int i;
99
100 /* Registers are word (32 bit) aligned */
101 for (i = IDE_DATA_OFFSET; i <= IDE_STATUS_OFFSET; i++)
102 hw->io_ports[i] = reg + i * 4;
103
104 if (ctrl_port)
105 hw->io_ports[IDE_CONTROL_OFFSET] = ctrl_port;
106
107 if (irq_port)
108 hw->io_ports[IDE_IRQ_OFFSET] = irq_port;
109}
110
111static void
112sgiioc4_maskproc(ide_drive_t * drive, int mask)
113{
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100114 writeb(mask ? (drive->ctl | 2) : (drive->ctl & ~2),
115 (void __iomem *)IDE_CONTROL_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116}
117
118
119static int
120sgiioc4_checkirq(ide_hwif_t * hwif)
121{
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100122 unsigned long intr_addr =
123 hwif->io_ports[IDE_IRQ_OFFSET] + IOC4_INTR_REG * 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100125 if ((u8)readl((void __iomem *)intr_addr) & 0x03)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 return 1;
127
128 return 0;
129}
130
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100131static u8 sgiioc4_INB(unsigned long);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
133static int
134sgiioc4_clearirq(ide_drive_t * drive)
135{
136 u32 intr_reg;
137 ide_hwif_t *hwif = HWIF(drive);
138 unsigned long other_ir =
139 hwif->io_ports[IDE_IRQ_OFFSET] + (IOC4_INTR_REG << 2);
140
141 /* Code to check for PCI error conditions */
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100142 intr_reg = readl((void __iomem *)other_ir);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 if (intr_reg & 0x03) { /* Valid IOC4-IDE interrupt */
144 /*
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100145 * Using sgiioc4_INB to read the IDE_STATUS_REG has a side effect
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 * of clearing the interrupt. The first read should clear it
147 * if it is set. The second read should return a "clear" status
148 * if it got cleared. If not, then spin for a bit trying to
149 * clear it.
150 */
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100151 u8 stat = sgiioc4_INB(IDE_STATUS_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 int count = 0;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100153 stat = sgiioc4_INB(IDE_STATUS_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 while ((stat & 0x80) && (count++ < 100)) {
155 udelay(1);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100156 stat = sgiioc4_INB(IDE_STATUS_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 }
158
159 if (intr_reg & 0x02) {
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100160 struct pci_dev *dev = to_pci_dev(hwif->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 /* Error when transferring DMA data on PCI bus */
162 u32 pci_err_addr_low, pci_err_addr_high,
163 pci_stat_cmd_reg;
164
165 pci_err_addr_low =
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100166 readl((void __iomem *)hwif->io_ports[IDE_IRQ_OFFSET]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 pci_err_addr_high =
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100168 readl((void __iomem *)(hwif->io_ports[IDE_IRQ_OFFSET] + 4));
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100169 pci_read_config_dword(dev, PCI_COMMAND,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 &pci_stat_cmd_reg);
171 printk(KERN_ERR
172 "%s(%s) : PCI Bus Error when doing DMA:"
173 " status-cmd reg is 0x%x\n",
174 __FUNCTION__, drive->name, pci_stat_cmd_reg);
175 printk(KERN_ERR
176 "%s(%s) : PCI Error Address is 0x%x%x\n",
177 __FUNCTION__, drive->name,
178 pci_err_addr_high, pci_err_addr_low);
179 /* Clear the PCI Error indicator */
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100180 pci_write_config_dword(dev, PCI_COMMAND, 0x00000146);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 }
182
183 /* Clear the Interrupt, Error bits on the IOC4 */
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100184 writel(0x03, (void __iomem *)other_ir);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100186 intr_reg = readl((void __iomem *)other_ir);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 }
188
189 return intr_reg & 3;
190}
191
192static void sgiioc4_ide_dma_start(ide_drive_t * drive)
193{
194 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100195 unsigned long ioc4_dma_addr = hwif->dma_base + IOC4_DMA_CTRL * 4;
196 unsigned int reg = readl((void __iomem *)ioc4_dma_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 unsigned int temp_reg = reg | IOC4_S_DMA_START;
198
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100199 writel(temp_reg, (void __iomem *)ioc4_dma_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200}
201
202static u32
203sgiioc4_ide_dma_stop(ide_hwif_t *hwif, u64 dma_base)
204{
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100205 unsigned long ioc4_dma_addr = dma_base + IOC4_DMA_CTRL * 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 u32 ioc4_dma;
207 int count;
208
209 count = 0;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100210 ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 while ((ioc4_dma & IOC4_S_DMA_STOP) && (count++ < 200)) {
212 udelay(1);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100213 ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 }
215 return ioc4_dma;
216}
217
218/* Stops the IOC4 DMA Engine */
219static int
220sgiioc4_ide_dma_end(ide_drive_t * drive)
221{
222 u32 ioc4_dma, bc_dev, bc_mem, num, valid = 0, cnt = 0;
223 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100224 unsigned long dma_base = hwif->dma_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 int dma_stat = 0;
Sergei Shtylyov3f63c5e2006-10-03 01:14:25 -0700226 unsigned long *ending_dma = ide_get_hwifdata(hwif);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100228 writel(IOC4_S_DMA_STOP, (void __iomem *)(dma_base + IOC4_DMA_CTRL * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229
230 ioc4_dma = sgiioc4_ide_dma_stop(hwif, dma_base);
231
232 if (ioc4_dma & IOC4_S_DMA_STOP) {
233 printk(KERN_ERR
234 "%s(%s): IOC4 DMA STOP bit is still 1 :"
235 "ioc4_dma_reg 0x%x\n",
236 __FUNCTION__, drive->name, ioc4_dma);
237 dma_stat = 1;
238 }
239
240 /*
241 * The IOC4 will DMA 1's to the ending dma area to indicate that
242 * previous data DMA is complete. This is necessary because of relaxed
243 * ordering between register reads and DMA writes on the Altix.
244 */
245 while ((cnt++ < 200) && (!valid)) {
246 for (num = 0; num < 16; num++) {
247 if (ending_dma[num]) {
248 valid = 1;
249 break;
250 }
251 }
252 udelay(1);
253 }
254 if (!valid) {
255 printk(KERN_ERR "%s(%s) : DMA incomplete\n", __FUNCTION__,
256 drive->name);
257 dma_stat = 1;
258 }
259
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100260 bc_dev = readl((void __iomem *)(dma_base + IOC4_BC_DEV * 4));
261 bc_mem = readl((void __iomem *)(dma_base + IOC4_BC_MEM * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262
263 if ((bc_dev & 0x01FF) || (bc_mem & 0x1FF)) {
264 if (bc_dev > bc_mem + 8) {
265 printk(KERN_ERR
266 "%s(%s): WARNING!! byte_count_dev %d "
267 "!= byte_count_mem %d\n",
268 __FUNCTION__, drive->name, bc_dev, bc_mem);
269 }
270 }
271
272 drive->waiting_for_dma = 0;
273 ide_destroy_dmatable(drive);
274
275 return dma_stat;
276}
277
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200278static void sgiioc4_set_dma_mode(ide_drive_t *drive, const u8 speed)
Bartlomiej Zolnierkiewiczca1997c2007-10-11 23:54:00 +0200279{
Bartlomiej Zolnierkiewiczca1997c2007-10-11 23:54:00 +0200280}
281
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282/* returns 1 if dma irq issued, 0 otherwise */
283static int
284sgiioc4_ide_dma_test_irq(ide_drive_t * drive)
285{
286 return sgiioc4_checkirq(HWIF(drive));
287}
288
Bartlomiej Zolnierkiewicz15ce9262008-01-26 20:13:03 +0100289static void sgiioc4_dma_host_set(ide_drive_t *drive, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290{
Bartlomiej Zolnierkiewicz15ce9262008-01-26 20:13:03 +0100291 if (!on)
292 sgiioc4_clearirq(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293}
294
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295static void
296sgiioc4_resetproc(ide_drive_t * drive)
297{
298 sgiioc4_ide_dma_end(drive);
299 sgiioc4_clearirq(drive);
300}
301
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200302static void
303sgiioc4_dma_lost_irq(ide_drive_t * drive)
304{
305 sgiioc4_resetproc(drive);
306
307 ide_dma_lost_irq(drive);
308}
309
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310static u8
311sgiioc4_INB(unsigned long port)
312{
Jeremy Higdona835fa72006-05-30 21:27:07 -0700313 u8 reg = (u8) readb((void __iomem *) port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
315 if ((port & 0xFFF) == 0x11C) { /* Status register of IOC4 */
316 if (reg & 0x51) { /* Not busy...check for interrupt */
317 unsigned long other_ir = port - 0x110;
Jeremy Higdona835fa72006-05-30 21:27:07 -0700318 unsigned int intr_reg = (u32) readl((void __iomem *) other_ir);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319
320 /* Clear the Interrupt, Error bits on the IOC4 */
321 if (intr_reg & 0x03) {
Jeremy Higdona835fa72006-05-30 21:27:07 -0700322 writel(0x03, (void __iomem *) other_ir);
323 intr_reg = (u32) readl((void __iomem *) other_ir);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 }
325 }
326 }
327
328 return reg;
329}
330
331/* Creates a dma map for the scatter-gather list entries */
Bartlomiej Zolnierkiewiczca1997c2007-10-11 23:54:00 +0200332static int __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333ide_dma_sgiioc4(ide_hwif_t * hwif, unsigned long dma_base)
334{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100335 struct pci_dev *dev = to_pci_dev(hwif->dev);
John Keller1678df32006-08-31 21:27:51 -0700336 void __iomem *virt_dma_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 int num_ports = sizeof (ioc4_dma_regs_t);
Sergei Shtylyov3f63c5e2006-10-03 01:14:25 -0700338 void *pad;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339
340 printk(KERN_INFO "%s: BM-DMA at 0x%04lx-0x%04lx\n", hwif->name,
341 dma_base, dma_base + num_ports - 1);
342
John Keller1678df32006-08-31 21:27:51 -0700343 if (!request_mem_region(dma_base, num_ports, hwif->name)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 printk(KERN_ERR
345 "%s(%s) -- ERROR, Addresses 0x%p to 0x%p "
346 "ALREADY in use\n",
347 __FUNCTION__, hwif->name, (void *) dma_base,
348 (void *) dma_base + num_ports - 1);
Bartlomiej Zolnierkiewiczca1997c2007-10-11 23:54:00 +0200349 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 }
351
John Keller1678df32006-08-31 21:27:51 -0700352 virt_dma_base = ioremap(dma_base, num_ports);
353 if (virt_dma_base == NULL) {
354 printk(KERN_ERR
355 "%s(%s) -- ERROR, Unable to map addresses 0x%lx to 0x%lx\n",
356 __FUNCTION__, hwif->name, dma_base, dma_base + num_ports - 1);
357 goto dma_remap_failure;
358 }
359 hwif->dma_base = (unsigned long) virt_dma_base;
360
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100361 hwif->dmatable_cpu = pci_alloc_consistent(dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 IOC4_PRD_ENTRIES * IOC4_PRD_BYTES,
363 &hwif->dmatable_dma);
364
365 if (!hwif->dmatable_cpu)
John Keller1678df32006-08-31 21:27:51 -0700366 goto dma_pci_alloc_failure;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367
368 hwif->sg_max_nents = IOC4_PRD_ENTRIES;
369
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100370 pad = pci_alloc_consistent(dev, IOC4_IDE_CACHELINE_SIZE,
Sergei Shtylyov3f63c5e2006-10-03 01:14:25 -0700371 (dma_addr_t *) &(hwif->dma_status));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
Sergei Shtylyov3f63c5e2006-10-03 01:14:25 -0700373 if (pad) {
374 ide_set_hwifdata(hwif, pad);
Bartlomiej Zolnierkiewiczca1997c2007-10-11 23:54:00 +0200375 return 0;
Sergei Shtylyov3f63c5e2006-10-03 01:14:25 -0700376 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100378 pci_free_consistent(dev, IOC4_PRD_ENTRIES * IOC4_PRD_BYTES,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 hwif->dmatable_cpu, hwif->dmatable_dma);
380 printk(KERN_INFO
381 "%s() -- Error! Unable to allocate DMA Maps for drive %s\n",
382 __FUNCTION__, hwif->name);
383 printk(KERN_INFO
384 "Changing from DMA to PIO mode for Drive %s\n", hwif->name);
385
John Keller1678df32006-08-31 21:27:51 -0700386dma_pci_alloc_failure:
387 iounmap(virt_dma_base);
388
389dma_remap_failure:
390 release_mem_region(dma_base, num_ports);
391
Bartlomiej Zolnierkiewiczca1997c2007-10-11 23:54:00 +0200392 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393}
394
395/* Initializes the IOC4 DMA Engine */
396static void
397sgiioc4_configure_for_dma(int dma_direction, ide_drive_t * drive)
398{
399 u32 ioc4_dma;
400 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100401 unsigned long dma_base = hwif->dma_base;
402 unsigned long ioc4_dma_addr = dma_base + IOC4_DMA_CTRL * 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 u32 dma_addr, ending_dma_addr;
404
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100405 ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
407 if (ioc4_dma & IOC4_S_DMA_ACTIVE) {
408 printk(KERN_WARNING
409 "%s(%s):Warning!! DMA from previous transfer was still active\n",
410 __FUNCTION__, drive->name);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100411 writel(IOC4_S_DMA_STOP, (void __iomem *)ioc4_dma_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 ioc4_dma = sgiioc4_ide_dma_stop(hwif, dma_base);
413
414 if (ioc4_dma & IOC4_S_DMA_STOP)
415 printk(KERN_ERR
416 "%s(%s) : IOC4 Dma STOP bit is still 1\n",
417 __FUNCTION__, drive->name);
418 }
419
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100420 ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 if (ioc4_dma & IOC4_S_DMA_ERROR) {
422 printk(KERN_WARNING
423 "%s(%s) : Warning!! - DMA Error during Previous"
424 " transfer | status 0x%x\n",
425 __FUNCTION__, drive->name, ioc4_dma);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100426 writel(IOC4_S_DMA_STOP, (void __iomem *)ioc4_dma_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 ioc4_dma = sgiioc4_ide_dma_stop(hwif, dma_base);
428
429 if (ioc4_dma & IOC4_S_DMA_STOP)
430 printk(KERN_ERR
431 "%s(%s) : IOC4 DMA STOP bit is still 1\n",
432 __FUNCTION__, drive->name);
433 }
434
435 /* Address of the Scatter Gather List */
436 dma_addr = cpu_to_le32(hwif->dmatable_dma);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100437 writel(dma_addr, (void __iomem *)(dma_base + IOC4_DMA_PTR_L * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438
439 /* Address of the Ending DMA */
Sergei Shtylyov3f63c5e2006-10-03 01:14:25 -0700440 memset(ide_get_hwifdata(hwif), 0, IOC4_IDE_CACHELINE_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 ending_dma_addr = cpu_to_le32(hwif->dma_status);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100442 writel(ending_dma_addr, (void __iomem *)(dma_base + IOC4_DMA_END_ADDR * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100444 writel(dma_direction, (void __iomem *)ioc4_dma_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 drive->waiting_for_dma = 1;
446}
447
448/* IOC4 Scatter Gather list Format */
449/* 128 Bit entries to support 64 bit addresses in the future */
450/* The Scatter Gather list Entry should be in the BIG-ENDIAN Format */
451/* --------------------------------------------------------------------- */
452/* | Upper 32 bits - Zero | Lower 32 bits- address | */
453/* --------------------------------------------------------------------- */
454/* | Upper 32 bits - Zero |EOL| 15 unused | 16 Bit Length| */
455/* --------------------------------------------------------------------- */
456/* Creates the scatter gather list, DMA Table */
457static unsigned int
458sgiioc4_build_dma_table(ide_drive_t * drive, struct request *rq, int ddir)
459{
460 ide_hwif_t *hwif = HWIF(drive);
461 unsigned int *table = hwif->dmatable_cpu;
462 unsigned int count = 0, i = 1;
463 struct scatterlist *sg;
464
465 hwif->sg_nents = i = ide_build_sglist(drive, rq);
466
467 if (!i)
468 return 0; /* sglist of length Zero */
469
470 sg = hwif->sg_table;
471 while (i && sg_dma_len(sg)) {
472 dma_addr_t cur_addr;
473 int cur_len;
474 cur_addr = sg_dma_address(sg);
475 cur_len = sg_dma_len(sg);
476
477 while (cur_len) {
478 if (count++ >= IOC4_PRD_ENTRIES) {
479 printk(KERN_WARNING
480 "%s: DMA table too small\n",
481 drive->name);
482 goto use_pio_instead;
483 } else {
Jeremy Higdon0271fc22006-02-02 00:00:46 -0800484 u32 bcount =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 0x10000 - (cur_addr & 0xffff);
486
487 if (bcount > cur_len)
488 bcount = cur_len;
489
490 /* put the addr, length in
491 * the IOC4 dma-table format */
492 *table = 0x0;
493 table++;
494 *table = cpu_to_be32(cur_addr);
495 table++;
496 *table = 0x0;
497 table++;
498
Jeremy Higdon0271fc22006-02-02 00:00:46 -0800499 *table = cpu_to_be32(bcount);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 table++;
501
502 cur_addr += bcount;
503 cur_len -= bcount;
504 }
505 }
506
Jens Axboe55c16a72007-07-25 08:13:56 +0200507 sg = sg_next(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 i--;
509 }
510
511 if (count) {
512 table--;
513 *table |= cpu_to_be32(0x80000000);
514 return count;
515 }
516
517use_pio_instead:
Bartlomiej Zolnierkiewiczf6fb7862008-02-01 23:09:31 +0100518 ide_destroy_dmatable(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519
520 return 0; /* revert to PIO for this request */
521}
522
523static int sgiioc4_ide_dma_setup(ide_drive_t *drive)
524{
525 struct request *rq = HWGROUP(drive)->rq;
526 unsigned int count = 0;
527 int ddir;
528
529 if (rq_data_dir(rq))
530 ddir = PCI_DMA_TODEVICE;
531 else
532 ddir = PCI_DMA_FROMDEVICE;
533
534 if (!(count = sgiioc4_build_dma_table(drive, rq, ddir))) {
535 /* try PIO instead of DMA */
536 ide_map_sg(drive, rq);
537 return 1;
538 }
539
540 if (rq_data_dir(rq))
541 /* Writes TO the IOC4 FROM Main Memory */
542 ddir = IOC4_DMA_READ;
543 else
544 /* Writes FROM the IOC4 TO Main Memory */
545 ddir = IOC4_DMA_WRITE;
546
547 sgiioc4_configure_for_dma(ddir, drive);
548
549 return 0;
550}
551
552static void __devinit
553ide_init_sgiioc4(ide_hwif_t * hwif)
554{
Bartlomiej Zolnierkiewicz2ad1e552007-02-17 02:40:25 +0100555 hwif->mmio = 1;
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200556 hwif->set_pio_mode = NULL; /* Sets timing for PIO mode */
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200557 hwif->set_dma_mode = &sgiioc4_set_dma_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 hwif->selectproc = NULL;/* Use the default routine to select drive */
559 hwif->reset_poll = NULL;/* No HBA specific reset_poll needed */
560 hwif->pre_reset = NULL; /* No HBA specific pre_set needed */
561 hwif->resetproc = &sgiioc4_resetproc;/* Reset DMA engine,
562 clear interrupts */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 hwif->maskproc = &sgiioc4_maskproc; /* Mask on/off NIEN register */
564 hwif->quirkproc = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565
Bartlomiej Zolnierkiewiczb9d9e612007-10-13 17:47:52 +0200566 hwif->INB = &sgiioc4_INB;
567
568 if (hwif->dma_base == 0)
569 return;
570
Bartlomiej Zolnierkiewicz15ce9262008-01-26 20:13:03 +0100571 hwif->dma_host_set = &sgiioc4_dma_host_set;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 hwif->dma_setup = &sgiioc4_ide_dma_setup;
573 hwif->dma_start = &sgiioc4_ide_dma_start;
574 hwif->ide_dma_end = &sgiioc4_ide_dma_end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 hwif->ide_dma_test_irq = &sgiioc4_ide_dma_test_irq;
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200576 hwif->dma_lost_irq = &sgiioc4_dma_lost_irq;
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200577 hwif->dma_timeout = &ide_dma_timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578}
579
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +0100580static const struct ide_port_info sgiioc4_port_info __devinitdata = {
581 .chipset = ide_pci,
582 .host_flags = IDE_HFLAG_NO_DMA | /* no SFF-style DMA */
583 IDE_HFLAG_NO_AUTOTUNE,
584 .mwdma_mask = ATA_MWDMA2_ONLY,
585};
586
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587static int __devinit
Bartlomiej Zolnierkiewiczca1997c2007-10-11 23:54:00 +0200588sgiioc4_ide_setup_pci_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589{
John Keller1678df32006-08-31 21:27:51 -0700590 unsigned long cmd_base, dma_base, irqport;
591 unsigned long bar0, cmd_phys_base, ctl;
592 void __iomem *virt_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593 ide_hwif_t *hwif;
594 int h;
Bartlomiej Zolnierkiewicz8447d9d2007-10-20 00:32:31 +0200595 u8 idx[4] = { 0xff, 0xff, 0xff, 0xff };
Bartlomiej Zolnierkiewicz8f8e8482008-01-26 20:13:05 +0100596 hw_regs_t hw;
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +0100597 struct ide_port_info d = sgiioc4_port_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598
Jeremy Higdondeb5e5c2005-12-15 02:10:35 +0100599 /*
600 * Find an empty HWIF; if none available, return -ENOMEM.
601 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 for (h = 0; h < MAX_HWIFS; ++h) {
603 hwif = &ide_hwifs[h];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604 if (hwif->chipset == ide_unknown)
605 break;
606 }
Jeremy Higdondeb5e5c2005-12-15 02:10:35 +0100607 if (h == MAX_HWIFS) {
Bartlomiej Zolnierkiewiczca1997c2007-10-11 23:54:00 +0200608 printk(KERN_ERR "%s: too many IDE interfaces, no room in table\n",
609 DRV_NAME);
Jeremy Higdondeb5e5c2005-12-15 02:10:35 +0100610 return -ENOMEM;
611 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612
613 /* Get the CmdBlk and CtrlBlk Base Registers */
John Keller1678df32006-08-31 21:27:51 -0700614 bar0 = pci_resource_start(dev, 0);
615 virt_base = ioremap(bar0, pci_resource_len(dev, 0));
616 if (virt_base == NULL) {
617 printk(KERN_ERR "%s: Unable to remap BAR 0 address: 0x%lx\n",
Bartlomiej Zolnierkiewiczca1997c2007-10-11 23:54:00 +0200618 DRV_NAME, bar0);
John Keller1678df32006-08-31 21:27:51 -0700619 return -ENOMEM;
620 }
621 cmd_base = (unsigned long) virt_base + IOC4_CMD_OFFSET;
622 ctl = (unsigned long) virt_base + IOC4_CTRL_OFFSET;
623 irqport = (unsigned long) virt_base + IOC4_INTR_OFFSET;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 dma_base = pci_resource_start(dev, 0) + IOC4_DMA_OFFSET;
625
John Keller1678df32006-08-31 21:27:51 -0700626 cmd_phys_base = bar0 + IOC4_CMD_OFFSET;
627 if (!request_mem_region(cmd_phys_base, IOC4_CMD_CTL_BLK_SIZE,
628 hwif->name)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 printk(KERN_ERR
John Keller1678df32006-08-31 21:27:51 -0700630 "%s : %s -- ERROR, Addresses "
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 "0x%p to 0x%p ALREADY in use\n",
John Keller1678df32006-08-31 21:27:51 -0700632 __FUNCTION__, hwif->name, (void *) cmd_phys_base,
633 (void *) cmd_phys_base + IOC4_CMD_CTL_BLK_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 return -ENOMEM;
635 }
636
Bartlomiej Zolnierkiewicz8f8e8482008-01-26 20:13:05 +0100637 /* Initialize the IO registers */
638 memset(&hw, 0, sizeof(hw));
639 sgiioc4_init_hwif_ports(&hw, cmd_base, ctl, irqport);
Bartlomiej Zolnierkiewicz57c802e2008-01-26 20:13:05 +0100640 hw.irq = dev->irq;
641 hw.chipset = ide_pci;
642 hw.dev = &dev->dev;
643 ide_init_port_hw(hwif, &hw);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100645 hwif->dev = &dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646
John Keller1678df32006-08-31 21:27:51 -0700647 /* The IOC4 uses MMIO rather than Port IO. */
648 default_hwif_mmiops(hwif);
649
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 /* Initializing chipset IRQ Registers */
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100651 writel(0x03, (void __iomem *)(irqport + IOC4_INTR_SET * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +0100653 if (dma_base == 0 || ide_dma_sgiioc4(hwif, dma_base)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 printk(KERN_INFO "%s: %s Bus-Master DMA disabled\n",
Bartlomiej Zolnierkiewiczca1997c2007-10-11 23:54:00 +0200655 hwif->name, DRV_NAME);
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +0100656 d.mwdma_mask = 0;
657 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
Bartlomiej Zolnierkiewiczb9d9e612007-10-13 17:47:52 +0200659 ide_init_sgiioc4(hwif);
660
Bartlomiej Zolnierkiewicz8447d9d2007-10-20 00:32:31 +0200661 idx[0] = hwif->index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +0100663 if (ide_device_add(idx, &d))
Bartlomiej Zolnierkiewicz8447d9d2007-10-20 00:32:31 +0200664 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
666 return 0;
667}
668
669static unsigned int __devinit
Bartlomiej Zolnierkiewiczca1997c2007-10-11 23:54:00 +0200670pci_init_sgiioc4(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 int ret;
673
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 printk(KERN_INFO "%s: IDE controller at PCI slot %s, revision %d\n",
Bartlomiej Zolnierkiewiczfc212bb2007-10-19 00:30:08 +0200675 DRV_NAME, pci_name(dev), dev->revision);
676
677 if (dev->revision < IOC4_SUPPORTED_FIRMWARE_REV) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 printk(KERN_ERR "Skipping %s IDE controller in slot %s: "
Bartlomiej Zolnierkiewiczca1997c2007-10-11 23:54:00 +0200679 "firmware is obsolete - please upgrade to "
680 "revision46 or higher\n",
681 DRV_NAME, pci_name(dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 ret = -EAGAIN;
683 goto out;
684 }
Bartlomiej Zolnierkiewiczca1997c2007-10-11 23:54:00 +0200685 ret = sgiioc4_ide_setup_pci_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686out:
687 return ret;
688}
689
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690int
Brent Casavant22329b52005-06-21 17:15:59 -0700691ioc4_ide_attach_one(struct ioc4_driver_data *idd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692{
Brent Casavantf5befce2006-06-23 02:05:52 -0700693 /* PCI-RT does not bring out IDE connection.
694 * Do not attach to this particular IOC4.
695 */
696 if (idd->idd_variant == IOC4_VARIANT_PCI_RT)
697 return 0;
698
Bartlomiej Zolnierkiewiczca1997c2007-10-11 23:54:00 +0200699 return pci_init_sgiioc4(idd->idd_pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700}
701
Brent Casavant22329b52005-06-21 17:15:59 -0700702static struct ioc4_submodule ioc4_ide_submodule = {
703 .is_name = "IOC4_ide",
704 .is_owner = THIS_MODULE,
705 .is_probe = ioc4_ide_attach_one,
706/* .is_remove = ioc4_ide_remove_one, */
707};
708
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100709static int __init ioc4_ide_init(void)
Brent Casavant22329b52005-06-21 17:15:59 -0700710{
711 return ioc4_register_submodule(&ioc4_ide_submodule);
712}
713
Brent Casavant59f14802006-10-17 00:09:25 -0700714late_initcall(ioc4_ide_init); /* Call only after IDE init is done */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715
Jeremy Higdona835fa72006-05-30 21:27:07 -0700716MODULE_AUTHOR("Aniket Malatpure/Jeremy Higdon");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717MODULE_DESCRIPTION("IDE PCI driver module for SGI IOC4 Base-IO Card");
718MODULE_LICENSE("GPL");