blob: d7207e8092ab5a00ca245898307237292a9991d3 [file] [log] [blame]
Daniel Vetterf51b7662010-04-14 00:29:52 +02001/*
2 * Intel GTT (Graphics Translation Table) routines
3 *
4 * Caveat: This driver implements the linux agp interface, but this is far from
5 * a agp driver! GTT support ended up here for purely historical reasons: The
6 * old userspace intel graphics drivers needed an interface to map memory into
7 * the GTT. And the drm provides a default interface for graphic devices sitting
8 * on an agp port. So it made sense to fake the GTT support as an agp port to
9 * avoid having to create a new api.
10 *
11 * With gem this does not make much sense anymore, just needlessly complicates
12 * the code. But as long as the old graphics stack is still support, it's stuck
13 * here.
14 *
15 * /fairy-tale-mode off
16 */
17
Daniel Vettere2404e72010-09-08 17:29:51 +020018#include <linux/module.h>
19#include <linux/pci.h>
20#include <linux/init.h>
21#include <linux/kernel.h>
22#include <linux/pagemap.h>
23#include <linux/agp_backend.h>
24#include <asm/smp.h>
25#include "agp.h"
26#include "intel-agp.h"
27#include <linux/intel-gtt.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020028#include <drm/intel-gtt.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020029
Daniel Vetterf51b7662010-04-14 00:29:52 +020030/*
31 * If we have Intel graphics, we're not going to have anything other than
32 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
33 * on the Intel IOMMU support (CONFIG_DMAR).
34 * Only newer chipsets need to bother with this, of course.
35 */
36#ifdef CONFIG_DMAR
37#define USE_PCI_DMA_API 1
38#endif
39
Jesse Barnesd1d6ca72010-07-08 09:22:46 -070040/* Max amount of stolen space, anything above will be returned to Linux */
41int intel_max_stolen = 32 * 1024 * 1024;
42EXPORT_SYMBOL(intel_max_stolen);
43
Daniel Vetterf51b7662010-04-14 00:29:52 +020044static const struct aper_size_info_fixed intel_i810_sizes[] =
45{
46 {64, 16384, 4},
47 /* The 32M mode still requires a 64k gatt */
48 {32, 8192, 4}
49};
50
51#define AGP_DCACHE_MEMORY 1
52#define AGP_PHYS_MEMORY 2
53#define INTEL_AGP_CACHED_MEMORY 3
54
55static struct gatt_mask intel_i810_masks[] =
56{
57 {.mask = I810_PTE_VALID, .type = 0},
58 {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
59 {.mask = I810_PTE_VALID, .type = 0},
60 {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
61 .type = INTEL_AGP_CACHED_MEMORY}
62};
63
Zhenyu Wangf8f235e2010-08-27 11:08:57 +080064#define INTEL_AGP_UNCACHED_MEMORY 0
65#define INTEL_AGP_CACHED_MEMORY_LLC 1
66#define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
67#define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
68#define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
69
70static struct gatt_mask intel_gen6_masks[] =
71{
72 {.mask = I810_PTE_VALID | GEN6_PTE_UNCACHED,
73 .type = INTEL_AGP_UNCACHED_MEMORY },
74 {.mask = I810_PTE_VALID | GEN6_PTE_LLC,
75 .type = INTEL_AGP_CACHED_MEMORY_LLC },
76 {.mask = I810_PTE_VALID | GEN6_PTE_LLC | GEN6_PTE_GFDT,
77 .type = INTEL_AGP_CACHED_MEMORY_LLC_GFDT },
78 {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC,
79 .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC },
80 {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC | GEN6_PTE_GFDT,
81 .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT },
82};
83
Daniel Vetter1a997ff2010-09-08 21:18:53 +020084struct intel_gtt_driver {
85 unsigned int gen : 8;
86 unsigned int is_g33 : 1;
87 unsigned int is_pineview : 1;
88 unsigned int is_ironlake : 1;
Daniel Vetter73800422010-08-29 17:29:50 +020089 /* Chipset specific GTT setup */
90 int (*setup)(void);
Daniel Vetter1a997ff2010-09-08 21:18:53 +020091};
92
Daniel Vetterf51b7662010-04-14 00:29:52 +020093static struct _intel_private {
Daniel Vetter0ade6382010-08-24 22:18:41 +020094 struct intel_gtt base;
Daniel Vetter1a997ff2010-09-08 21:18:53 +020095 const struct intel_gtt_driver *driver;
Daniel Vetterf51b7662010-04-14 00:29:52 +020096 struct pci_dev *pcidev; /* device one */
Daniel Vetterd7cca2f2010-08-24 23:06:19 +020097 struct pci_dev *bridge_dev;
Daniel Vetterf51b7662010-04-14 00:29:52 +020098 u8 __iomem *registers;
Daniel Vetterf67eab62010-08-29 17:27:36 +020099 phys_addr_t gtt_bus_addr;
Daniel Vetter73800422010-08-29 17:29:50 +0200100 phys_addr_t gma_bus_addr;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200101 u32 __iomem *gtt; /* I915G */
102 int num_dcache_entries;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200103 union {
104 void __iomem *i9xx_flush_page;
105 void *i8xx_flush_page;
106 };
107 struct page *i8xx_page;
108 struct resource ifp_resource;
109 int resource_valid;
110} intel_private;
111
Daniel Vetter1a997ff2010-09-08 21:18:53 +0200112#define INTEL_GTT_GEN intel_private.driver->gen
113#define IS_G33 intel_private.driver->is_g33
114#define IS_PINEVIEW intel_private.driver->is_pineview
115#define IS_IRONLAKE intel_private.driver->is_ironlake
116
Daniel Vetterf51b7662010-04-14 00:29:52 +0200117#ifdef USE_PCI_DMA_API
118static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
119{
120 *ret = pci_map_page(intel_private.pcidev, page, 0,
121 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
122 if (pci_dma_mapping_error(intel_private.pcidev, *ret))
123 return -EINVAL;
124 return 0;
125}
126
127static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
128{
129 pci_unmap_page(intel_private.pcidev, dma,
130 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
131}
132
133static void intel_agp_free_sglist(struct agp_memory *mem)
134{
135 struct sg_table st;
136
137 st.sgl = mem->sg_list;
138 st.orig_nents = st.nents = mem->page_count;
139
140 sg_free_table(&st);
141
142 mem->sg_list = NULL;
143 mem->num_sg = 0;
144}
145
146static int intel_agp_map_memory(struct agp_memory *mem)
147{
148 struct sg_table st;
149 struct scatterlist *sg;
150 int i;
151
152 DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
153
154 if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
Chris Wilson831cd442010-07-24 18:29:37 +0100155 goto err;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200156
157 mem->sg_list = sg = st.sgl;
158
159 for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
160 sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
161
162 mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
163 mem->page_count, PCI_DMA_BIDIRECTIONAL);
Chris Wilson831cd442010-07-24 18:29:37 +0100164 if (unlikely(!mem->num_sg))
165 goto err;
166
Daniel Vetterf51b7662010-04-14 00:29:52 +0200167 return 0;
Chris Wilson831cd442010-07-24 18:29:37 +0100168
169err:
170 sg_free_table(&st);
171 return -ENOMEM;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200172}
173
174static void intel_agp_unmap_memory(struct agp_memory *mem)
175{
176 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
177
178 pci_unmap_sg(intel_private.pcidev, mem->sg_list,
179 mem->page_count, PCI_DMA_BIDIRECTIONAL);
180 intel_agp_free_sglist(mem);
181}
182
183static void intel_agp_insert_sg_entries(struct agp_memory *mem,
184 off_t pg_start, int mask_type)
185{
186 struct scatterlist *sg;
187 int i, j;
188
189 j = pg_start;
190
191 WARN_ON(!mem->num_sg);
192
193 if (mem->num_sg == mem->page_count) {
194 for_each_sg(mem->sg_list, sg, mem->page_count, i) {
195 writel(agp_bridge->driver->mask_memory(agp_bridge,
196 sg_dma_address(sg), mask_type),
197 intel_private.gtt+j);
198 j++;
199 }
200 } else {
201 /* sg may merge pages, but we have to separate
202 * per-page addr for GTT */
203 unsigned int len, m;
204
205 for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
206 len = sg_dma_len(sg) / PAGE_SIZE;
207 for (m = 0; m < len; m++) {
208 writel(agp_bridge->driver->mask_memory(agp_bridge,
209 sg_dma_address(sg) + m * PAGE_SIZE,
210 mask_type),
211 intel_private.gtt+j);
212 j++;
213 }
214 }
215 }
216 readl(intel_private.gtt+j-1);
217}
218
219#else
220
221static void intel_agp_insert_sg_entries(struct agp_memory *mem,
222 off_t pg_start, int mask_type)
223{
224 int i, j;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200225
226 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
227 writel(agp_bridge->driver->mask_memory(agp_bridge,
228 page_to_phys(mem->pages[i]), mask_type),
229 intel_private.gtt+j);
230 }
231
232 readl(intel_private.gtt+j-1);
233}
234
235#endif
236
237static int intel_i810_fetch_size(void)
238{
239 u32 smram_miscc;
240 struct aper_size_info_fixed *values;
241
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200242 pci_read_config_dword(intel_private.bridge_dev,
243 I810_SMRAM_MISCC, &smram_miscc);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200244 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
245
246 if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200247 dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +0200248 return 0;
249 }
250 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
Daniel Vettere1583162010-04-14 00:29:58 +0200251 agp_bridge->current_size = (void *) (values + 1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200252 agp_bridge->aperture_size_idx = 1;
253 return values[1].size;
254 } else {
Daniel Vettere1583162010-04-14 00:29:58 +0200255 agp_bridge->current_size = (void *) (values);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200256 agp_bridge->aperture_size_idx = 0;
257 return values[0].size;
258 }
259
260 return 0;
261}
262
263static int intel_i810_configure(void)
264{
265 struct aper_size_info_fixed *current_size;
266 u32 temp;
267 int i;
268
269 current_size = A_SIZE_FIX(agp_bridge->current_size);
270
271 if (!intel_private.registers) {
272 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
273 temp &= 0xfff80000;
274
275 intel_private.registers = ioremap(temp, 128 * 4096);
276 if (!intel_private.registers) {
277 dev_err(&intel_private.pcidev->dev,
278 "can't remap memory\n");
279 return -ENOMEM;
280 }
281 }
282
283 if ((readl(intel_private.registers+I810_DRAM_CTL)
284 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
285 /* This will need to be dynamically assigned */
286 dev_info(&intel_private.pcidev->dev,
287 "detected 4MB dedicated video ram\n");
288 intel_private.num_dcache_entries = 1024;
289 }
290 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
291 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
292 writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
293 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
294
295 if (agp_bridge->driver->needs_scratch_page) {
296 for (i = 0; i < current_size->num_entries; i++) {
297 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
298 }
299 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
300 }
301 global_cache_flush();
302 return 0;
303}
304
305static void intel_i810_cleanup(void)
306{
307 writel(0, intel_private.registers+I810_PGETBL_CTL);
308 readl(intel_private.registers); /* PCI Posting. */
309 iounmap(intel_private.registers);
310}
311
Daniel Vetterffdd7512010-08-27 17:51:29 +0200312static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200313{
314 return;
315}
316
317/* Exists to support ARGB cursors */
318static struct page *i8xx_alloc_pages(void)
319{
320 struct page *page;
321
322 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
323 if (page == NULL)
324 return NULL;
325
326 if (set_pages_uc(page, 4) < 0) {
327 set_pages_wb(page, 4);
328 __free_pages(page, 2);
329 return NULL;
330 }
331 get_page(page);
332 atomic_inc(&agp_bridge->current_memory_agp);
333 return page;
334}
335
336static void i8xx_destroy_pages(struct page *page)
337{
338 if (page == NULL)
339 return;
340
341 set_pages_wb(page, 4);
342 put_page(page);
343 __free_pages(page, 2);
344 atomic_dec(&agp_bridge->current_memory_agp);
345}
346
347static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
348 int type)
349{
350 if (type < AGP_USER_TYPES)
351 return type;
352 else if (type == AGP_USER_CACHED_MEMORY)
353 return INTEL_AGP_CACHED_MEMORY;
354 else
355 return 0;
356}
357
Zhenyu Wangf8f235e2010-08-27 11:08:57 +0800358static int intel_gen6_type_to_mask_type(struct agp_bridge_data *bridge,
359 int type)
360{
361 unsigned int type_mask = type & ~AGP_USER_CACHED_MEMORY_GFDT;
362 unsigned int gfdt = type & AGP_USER_CACHED_MEMORY_GFDT;
363
364 if (type_mask == AGP_USER_UNCACHED_MEMORY)
365 return INTEL_AGP_UNCACHED_MEMORY;
366 else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC)
367 return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT :
368 INTEL_AGP_CACHED_MEMORY_LLC_MLC;
369 else /* set 'normal'/'cached' to LLC by default */
370 return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_GFDT :
371 INTEL_AGP_CACHED_MEMORY_LLC;
372}
373
374
Daniel Vetterf51b7662010-04-14 00:29:52 +0200375static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
376 int type)
377{
378 int i, j, num_entries;
379 void *temp;
380 int ret = -EINVAL;
381 int mask_type;
382
383 if (mem->page_count == 0)
384 goto out;
385
386 temp = agp_bridge->current_size;
387 num_entries = A_SIZE_FIX(temp)->num_entries;
388
389 if ((pg_start + mem->page_count) > num_entries)
390 goto out_err;
391
392
393 for (j = pg_start; j < (pg_start + mem->page_count); j++) {
394 if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
395 ret = -EBUSY;
396 goto out_err;
397 }
398 }
399
400 if (type != mem->type)
401 goto out_err;
402
403 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
404
405 switch (mask_type) {
406 case AGP_DCACHE_MEMORY:
407 if (!mem->is_flushed)
408 global_cache_flush();
409 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
410 writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
411 intel_private.registers+I810_PTE_BASE+(i*4));
412 }
413 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
414 break;
415 case AGP_PHYS_MEMORY:
416 case AGP_NORMAL_MEMORY:
417 if (!mem->is_flushed)
418 global_cache_flush();
419 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
420 writel(agp_bridge->driver->mask_memory(agp_bridge,
421 page_to_phys(mem->pages[i]), mask_type),
422 intel_private.registers+I810_PTE_BASE+(j*4));
423 }
424 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
425 break;
426 default:
427 goto out_err;
428 }
429
Daniel Vetterf51b7662010-04-14 00:29:52 +0200430out:
431 ret = 0;
432out_err:
433 mem->is_flushed = true;
434 return ret;
435}
436
437static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
438 int type)
439{
440 int i;
441
442 if (mem->page_count == 0)
443 return 0;
444
445 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
446 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
447 }
448 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
449
Daniel Vetterf51b7662010-04-14 00:29:52 +0200450 return 0;
451}
452
453/*
454 * The i810/i830 requires a physical address to program its mouse
455 * pointer into hardware.
456 * However the Xserver still writes to it through the agp aperture.
457 */
458static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
459{
460 struct agp_memory *new;
461 struct page *page;
462
463 switch (pg_count) {
464 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
465 break;
466 case 4:
467 /* kludge to get 4 physical pages for ARGB cursor */
468 page = i8xx_alloc_pages();
469 break;
470 default:
471 return NULL;
472 }
473
474 if (page == NULL)
475 return NULL;
476
477 new = agp_create_memory(pg_count);
478 if (new == NULL)
479 return NULL;
480
481 new->pages[0] = page;
482 if (pg_count == 4) {
483 /* kludge to get 4 physical pages for ARGB cursor */
484 new->pages[1] = new->pages[0] + 1;
485 new->pages[2] = new->pages[1] + 1;
486 new->pages[3] = new->pages[2] + 1;
487 }
488 new->page_count = pg_count;
489 new->num_scratch_pages = pg_count;
490 new->type = AGP_PHYS_MEMORY;
491 new->physical = page_to_phys(new->pages[0]);
492 return new;
493}
494
495static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
496{
497 struct agp_memory *new;
498
499 if (type == AGP_DCACHE_MEMORY) {
500 if (pg_count != intel_private.num_dcache_entries)
501 return NULL;
502
503 new = agp_create_memory(1);
504 if (new == NULL)
505 return NULL;
506
507 new->type = AGP_DCACHE_MEMORY;
508 new->page_count = pg_count;
509 new->num_scratch_pages = 0;
510 agp_free_page_array(new);
511 return new;
512 }
513 if (type == AGP_PHYS_MEMORY)
514 return alloc_agpphysmem_i8xx(pg_count, type);
515 return NULL;
516}
517
518static void intel_i810_free_by_type(struct agp_memory *curr)
519{
520 agp_free_key(curr->key);
521 if (curr->type == AGP_PHYS_MEMORY) {
522 if (curr->page_count == 4)
523 i8xx_destroy_pages(curr->pages[0]);
524 else {
525 agp_bridge->driver->agp_destroy_page(curr->pages[0],
526 AGP_PAGE_DESTROY_UNMAP);
527 agp_bridge->driver->agp_destroy_page(curr->pages[0],
528 AGP_PAGE_DESTROY_FREE);
529 }
530 agp_free_page_array(curr);
531 }
532 kfree(curr);
533}
534
535static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
536 dma_addr_t addr, int type)
537{
538 /* Type checking must be done elsewhere */
539 return addr | bridge->driver->masks[type].mask;
540}
541
Daniel Vetterffdd7512010-08-27 17:51:29 +0200542static struct aper_size_info_fixed intel_fake_agp_sizes[] =
Daniel Vetterf51b7662010-04-14 00:29:52 +0200543{
544 {128, 32768, 5},
545 /* The 64M mode still requires a 128k gatt */
546 {64, 16384, 5},
547 {256, 65536, 6},
548 {512, 131072, 7},
549};
550
Daniel Vetterbfde0672010-08-24 23:07:59 +0200551static unsigned int intel_gtt_stolen_entries(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200552{
553 u16 gmch_ctrl;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200554 u8 rdct;
555 int local = 0;
556 static const int ddt[4] = { 0, 16, 32, 64 };
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200557 unsigned int overhead_entries, stolen_entries;
558 unsigned int stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200559
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200560 pci_read_config_word(intel_private.bridge_dev,
561 I830_GMCH_CTRL, &gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200562
Daniel Vetter1a997ff2010-09-08 21:18:53 +0200563 if (INTEL_GTT_GEN > 4 || IS_PINEVIEW)
Daniel Vetterfbe40782010-08-27 17:12:41 +0200564 overhead_entries = 0;
565 else
566 overhead_entries = intel_private.base.gtt_mappable_entries
567 / 1024;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200568
Daniel Vetterfbe40782010-08-27 17:12:41 +0200569 overhead_entries += 1; /* BIOS popup */
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200570
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200571 if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
572 intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200573 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
574 case I830_GMCH_GMS_STOLEN_512:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200575 stolen_size = KB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200576 break;
577 case I830_GMCH_GMS_STOLEN_1024:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200578 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200579 break;
580 case I830_GMCH_GMS_STOLEN_8192:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200581 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200582 break;
583 case I830_GMCH_GMS_LOCAL:
584 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200585 stolen_size = (I830_RDRAM_ND(rdct) + 1) *
Daniel Vetterf51b7662010-04-14 00:29:52 +0200586 MB(ddt[I830_RDRAM_DDT(rdct)]);
587 local = 1;
588 break;
589 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200590 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200591 break;
592 }
Daniel Vetter1a997ff2010-09-08 21:18:53 +0200593 } else if (INTEL_GTT_GEN == 6) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200594 /*
595 * SandyBridge has new memory control reg at 0x50.w
596 */
597 u16 snb_gmch_ctl;
598 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
599 switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
600 case SNB_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200601 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200602 break;
603 case SNB_GMCH_GMS_STOLEN_64M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200604 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200605 break;
606 case SNB_GMCH_GMS_STOLEN_96M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200607 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200608 break;
609 case SNB_GMCH_GMS_STOLEN_128M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200610 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200611 break;
612 case SNB_GMCH_GMS_STOLEN_160M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200613 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200614 break;
615 case SNB_GMCH_GMS_STOLEN_192M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200616 stolen_size = MB(192);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200617 break;
618 case SNB_GMCH_GMS_STOLEN_224M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200619 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200620 break;
621 case SNB_GMCH_GMS_STOLEN_256M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200622 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200623 break;
624 case SNB_GMCH_GMS_STOLEN_288M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200625 stolen_size = MB(288);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200626 break;
627 case SNB_GMCH_GMS_STOLEN_320M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200628 stolen_size = MB(320);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200629 break;
630 case SNB_GMCH_GMS_STOLEN_352M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200631 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200632 break;
633 case SNB_GMCH_GMS_STOLEN_384M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200634 stolen_size = MB(384);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200635 break;
636 case SNB_GMCH_GMS_STOLEN_416M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200637 stolen_size = MB(416);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200638 break;
639 case SNB_GMCH_GMS_STOLEN_448M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200640 stolen_size = MB(448);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200641 break;
642 case SNB_GMCH_GMS_STOLEN_480M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200643 stolen_size = MB(480);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200644 break;
645 case SNB_GMCH_GMS_STOLEN_512M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200646 stolen_size = MB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200647 break;
648 }
649 } else {
650 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
651 case I855_GMCH_GMS_STOLEN_1M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200652 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200653 break;
654 case I855_GMCH_GMS_STOLEN_4M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200655 stolen_size = MB(4);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200656 break;
657 case I855_GMCH_GMS_STOLEN_8M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200658 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200659 break;
660 case I855_GMCH_GMS_STOLEN_16M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200661 stolen_size = MB(16);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200662 break;
663 case I855_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200664 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200665 break;
666 case I915_GMCH_GMS_STOLEN_48M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200667 stolen_size = MB(48);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200668 break;
669 case I915_GMCH_GMS_STOLEN_64M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200670 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200671 break;
672 case G33_GMCH_GMS_STOLEN_128M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200673 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200674 break;
675 case G33_GMCH_GMS_STOLEN_256M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200676 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200677 break;
678 case INTEL_GMCH_GMS_STOLEN_96M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200679 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200680 break;
681 case INTEL_GMCH_GMS_STOLEN_160M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200682 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200683 break;
684 case INTEL_GMCH_GMS_STOLEN_224M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200685 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200686 break;
687 case INTEL_GMCH_GMS_STOLEN_352M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200688 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200689 break;
690 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200691 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200692 break;
693 }
694 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200695
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200696 if (!local && stolen_size > intel_max_stolen) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200697 dev_info(&intel_private.bridge_dev->dev,
Jesse Barnesd1d6ca72010-07-08 09:22:46 -0700698 "detected %dK stolen memory, trimming to %dK\n",
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200699 stolen_size / KB(1), intel_max_stolen / KB(1));
700 stolen_size = intel_max_stolen;
701 } else if (stolen_size > 0) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200702 dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200703 stolen_size / KB(1), local ? "local" : "stolen");
Daniel Vetterf51b7662010-04-14 00:29:52 +0200704 } else {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200705 dev_info(&intel_private.bridge_dev->dev,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200706 "no pre-allocated video memory detected\n");
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200707 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200708 }
709
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200710 stolen_entries = stolen_size/KB(4) - overhead_entries;
711
712 return stolen_entries;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200713}
714
Daniel Vetterfbe40782010-08-27 17:12:41 +0200715static unsigned int intel_gtt_total_entries(void)
716{
717 int size;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200718
Daniel Vetter210b23c2010-08-28 16:14:32 +0200719 if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5) {
Daniel Vetterfbe40782010-08-27 17:12:41 +0200720 u32 pgetbl_ctl;
721 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
722
Daniel Vetterfbe40782010-08-27 17:12:41 +0200723 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
724 case I965_PGETBL_SIZE_128KB:
Daniel Vettere5e408f2010-08-28 11:04:32 +0200725 size = KB(128);
Daniel Vetterfbe40782010-08-27 17:12:41 +0200726 break;
727 case I965_PGETBL_SIZE_256KB:
Daniel Vettere5e408f2010-08-28 11:04:32 +0200728 size = KB(256);
Daniel Vetterfbe40782010-08-27 17:12:41 +0200729 break;
730 case I965_PGETBL_SIZE_512KB:
Daniel Vettere5e408f2010-08-28 11:04:32 +0200731 size = KB(512);
Daniel Vetterfbe40782010-08-27 17:12:41 +0200732 break;
733 case I965_PGETBL_SIZE_1MB:
Daniel Vettere5e408f2010-08-28 11:04:32 +0200734 size = KB(1024);
Daniel Vetterfbe40782010-08-27 17:12:41 +0200735 break;
736 case I965_PGETBL_SIZE_2MB:
Daniel Vettere5e408f2010-08-28 11:04:32 +0200737 size = KB(2048);
Daniel Vetterfbe40782010-08-27 17:12:41 +0200738 break;
739 case I965_PGETBL_SIZE_1_5MB:
Daniel Vettere5e408f2010-08-28 11:04:32 +0200740 size = KB(1024 + 512);
Daniel Vetterfbe40782010-08-27 17:12:41 +0200741 break;
742 default:
743 dev_info(&intel_private.pcidev->dev,
744 "unknown page table size, assuming 512KB\n");
Daniel Vettere5e408f2010-08-28 11:04:32 +0200745 size = KB(512);
Daniel Vetterfbe40782010-08-27 17:12:41 +0200746 }
Daniel Vettere5e408f2010-08-28 11:04:32 +0200747
748 return size/4;
Daniel Vetter210b23c2010-08-28 16:14:32 +0200749 } else if (INTEL_GTT_GEN == 6) {
750 u16 snb_gmch_ctl;
751
752 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
753 switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
754 default:
755 case SNB_GTT_SIZE_0M:
756 printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
757 size = MB(0);
758 break;
759 case SNB_GTT_SIZE_1M:
760 size = MB(1);
761 break;
762 case SNB_GTT_SIZE_2M:
763 size = MB(2);
764 break;
765 }
766 return size/4;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200767 } else {
768 /* On previous hardware, the GTT size was just what was
769 * required to map the aperture.
770 */
Daniel Vettere5e408f2010-08-28 11:04:32 +0200771 return intel_private.base.gtt_mappable_entries;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200772 }
Daniel Vetterfbe40782010-08-27 17:12:41 +0200773}
Daniel Vetterfbe40782010-08-27 17:12:41 +0200774
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200775static unsigned int intel_gtt_mappable_entries(void)
776{
777 unsigned int aperture_size;
778 u16 gmch_ctrl;
779
780 aperture_size = 1024 * 1024;
781
782 pci_read_config_word(intel_private.bridge_dev,
783 I830_GMCH_CTRL, &gmch_ctrl);
784
785 switch (intel_private.pcidev->device) {
786 case PCI_DEVICE_ID_INTEL_82830_CGC:
787 case PCI_DEVICE_ID_INTEL_82845G_IG:
788 case PCI_DEVICE_ID_INTEL_82855GM_IG:
789 case PCI_DEVICE_ID_INTEL_82865_IG:
790 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
791 aperture_size *= 64;
792 else
793 aperture_size *= 128;
794 break;
795 default:
796 /* 9xx supports large sizes, just look at the length */
797 aperture_size = pci_resource_len(intel_private.pcidev, 2);
798 break;
799 }
800
801 return aperture_size >> PAGE_SHIFT;
802}
803
804static int intel_gtt_init(void)
805{
Daniel Vetterf67eab62010-08-29 17:27:36 +0200806 u32 gtt_map_size;
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200807 int ret;
808
809 intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
810
811 ret = intel_private.driver->setup();
812 if (ret != 0)
813 return ret;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200814
815 intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
816 intel_private.base.gtt_total_entries = intel_gtt_total_entries();
817
818 gtt_map_size = intel_private.base.gtt_total_entries * 4;
819
820 intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
821 gtt_map_size);
822 if (!intel_private.gtt) {
823 iounmap(intel_private.registers);
824 return -ENOMEM;
825 }
826
827 global_cache_flush(); /* FIXME: ? */
828
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200829 /* we have to call this as early as possible after the MMIO base address is known */
830 intel_private.base.gtt_stolen_entries = intel_gtt_stolen_entries();
831 if (intel_private.base.gtt_stolen_entries == 0) {
832 iounmap(intel_private.registers);
Daniel Vetterf67eab62010-08-29 17:27:36 +0200833 iounmap(intel_private.gtt);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200834 return -ENOMEM;
835 }
836
837 return 0;
838}
839
Daniel Vetter3e921f92010-08-27 15:33:26 +0200840static int intel_fake_agp_fetch_size(void)
841{
842 unsigned int aper_size;
843 int i;
Daniel Vetterffdd7512010-08-27 17:51:29 +0200844 int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200845
846 aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
847 / MB(1);
848
849 for (i = 0; i < num_sizes; i++) {
Daniel Vetterffdd7512010-08-27 17:51:29 +0200850 if (aper_size == intel_fake_agp_sizes[i].size) {
851 agp_bridge->current_size = intel_fake_agp_sizes + i;
Daniel Vetter3e921f92010-08-27 15:33:26 +0200852 return aper_size;
853 }
854 }
855
856 return 0;
857}
858
Daniel Vetterf51b7662010-04-14 00:29:52 +0200859static void intel_i830_fini_flush(void)
860{
861 kunmap(intel_private.i8xx_page);
862 intel_private.i8xx_flush_page = NULL;
863 unmap_page_from_agp(intel_private.i8xx_page);
864
865 __free_page(intel_private.i8xx_page);
866 intel_private.i8xx_page = NULL;
867}
868
869static void intel_i830_setup_flush(void)
870{
871 /* return if we've already set the flush mechanism up */
872 if (intel_private.i8xx_page)
873 return;
874
875 intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
876 if (!intel_private.i8xx_page)
877 return;
878
879 intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
880 if (!intel_private.i8xx_flush_page)
881 intel_i830_fini_flush();
882}
883
884/* The chipset_flush interface needs to get data that has already been
885 * flushed out of the CPU all the way out to main memory, because the GPU
886 * doesn't snoop those buffers.
887 *
888 * The 8xx series doesn't have the same lovely interface for flushing the
889 * chipset write buffers that the later chips do. According to the 865
890 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
891 * that buffer out, we just fill 1KB and clflush it out, on the assumption
892 * that it'll push whatever was in there out. It appears to work.
893 */
894static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
895{
896 unsigned int *pg = intel_private.i8xx_flush_page;
897
898 memset(pg, 0, 1024);
899
900 if (cpu_has_clflush)
901 clflush_cache_range(pg, 1024);
902 else if (wbinvd_on_all_cpus() != 0)
903 printk(KERN_ERR "Timed out waiting for cache flush.\n");
904}
905
Daniel Vetter73800422010-08-29 17:29:50 +0200906static void intel_enable_gtt(void)
907{
908 u32 ptetbl_addr, gma_addr;
909 u16 gmch_ctrl;
910
911 ptetbl_addr = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
912
Daniel Vetter2d2430c2010-08-29 17:35:30 +0200913 if (INTEL_GTT_GEN == 2)
914 pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
915 &gma_addr);
916 else
917 pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
918 &gma_addr);
919
Daniel Vetter73800422010-08-29 17:29:50 +0200920 intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
921
922 pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
923 gmch_ctrl |= I830_GMCH_ENABLED;
924 pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
925
926 writel(ptetbl_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
927 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
928}
929
930static int i830_setup(void)
931{
932 u32 reg_addr;
933
934 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
935 reg_addr &= 0xfff80000;
936
937 intel_private.registers = ioremap(reg_addr, KB(64));
938 if (!intel_private.registers)
939 return -ENOMEM;
940
941 intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
942
943 intel_i830_setup_flush();
944
945 return 0;
946}
947
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200948static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200949{
Daniel Vetter73800422010-08-29 17:29:50 +0200950 agp_bridge->gatt_table_real = NULL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200951 agp_bridge->gatt_table = NULL;
Daniel Vetter73800422010-08-29 17:29:50 +0200952 agp_bridge->gatt_bus_addr = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200953
954 return 0;
955}
956
Daniel Vetterffdd7512010-08-27 17:51:29 +0200957static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200958{
959 return 0;
960}
961
Daniel Vetterf51b7662010-04-14 00:29:52 +0200962static int intel_i830_configure(void)
963{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200964 int i;
965
Daniel Vetter73800422010-08-29 17:29:50 +0200966 intel_enable_gtt();
Daniel Vetterf51b7662010-04-14 00:29:52 +0200967
Daniel Vetter73800422010-08-29 17:29:50 +0200968 agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200969
970 if (agp_bridge->driver->needs_scratch_page) {
Daniel Vetter73800422010-08-29 17:29:50 +0200971 for (i = intel_private.base.gtt_stolen_entries;
972 i < intel_private.base.gtt_total_entries; i++) {
Daniel Vetterfdfb58a2010-08-29 00:15:03 +0200973 writel(agp_bridge->scratch_page, intel_private.gtt+i);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200974 }
Daniel Vetterfdfb58a2010-08-29 00:15:03 +0200975 readl(intel_private.gtt+i-1); /* PCI Posting. */
Daniel Vetterf51b7662010-04-14 00:29:52 +0200976 }
977
978 global_cache_flush();
979
Daniel Vetterf51b7662010-04-14 00:29:52 +0200980 return 0;
981}
982
Daniel Vetterf51b7662010-04-14 00:29:52 +0200983static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
984 int type)
985{
986 int i, j, num_entries;
987 void *temp;
988 int ret = -EINVAL;
989 int mask_type;
990
991 if (mem->page_count == 0)
992 goto out;
993
994 temp = agp_bridge->current_size;
995 num_entries = A_SIZE_FIX(temp)->num_entries;
996
Daniel Vetter0ade6382010-08-24 22:18:41 +0200997 if (pg_start < intel_private.base.gtt_stolen_entries) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200998 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
Daniel Vetter0ade6382010-08-24 22:18:41 +0200999 "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
1000 pg_start, intel_private.base.gtt_stolen_entries);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001001
1002 dev_info(&intel_private.pcidev->dev,
1003 "trying to insert into local/stolen memory\n");
1004 goto out_err;
1005 }
1006
1007 if ((pg_start + mem->page_count) > num_entries)
1008 goto out_err;
1009
1010 /* The i830 can't check the GTT for entries since its read only,
1011 * depend on the caller to make the correct offset decisions.
1012 */
1013
1014 if (type != mem->type)
1015 goto out_err;
1016
1017 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
1018
1019 if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
1020 mask_type != INTEL_AGP_CACHED_MEMORY)
1021 goto out_err;
1022
1023 if (!mem->is_flushed)
1024 global_cache_flush();
1025
1026 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
1027 writel(agp_bridge->driver->mask_memory(agp_bridge,
1028 page_to_phys(mem->pages[i]), mask_type),
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001029 intel_private.gtt+j);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001030 }
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001031 readl(intel_private.gtt+j-1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001032
1033out:
1034 ret = 0;
1035out_err:
1036 mem->is_flushed = true;
1037 return ret;
1038}
1039
1040static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
1041 int type)
1042{
1043 int i;
1044
1045 if (mem->page_count == 0)
1046 return 0;
1047
Daniel Vetter0ade6382010-08-24 22:18:41 +02001048 if (pg_start < intel_private.base.gtt_stolen_entries) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001049 dev_info(&intel_private.pcidev->dev,
1050 "trying to disable local/stolen memory\n");
1051 return -EINVAL;
1052 }
1053
1054 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001055 writel(agp_bridge->scratch_page, intel_private.gtt+i);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001056 }
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001057 readl(intel_private.gtt+i-1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001058
Daniel Vetterf51b7662010-04-14 00:29:52 +02001059 return 0;
1060}
1061
Daniel Vetterffdd7512010-08-27 17:51:29 +02001062static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
1063 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001064{
1065 if (type == AGP_PHYS_MEMORY)
1066 return alloc_agpphysmem_i8xx(pg_count, type);
1067 /* always return NULL for other allocation types for now */
1068 return NULL;
1069}
1070
1071static int intel_alloc_chipset_flush_resource(void)
1072{
1073 int ret;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001074 ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001075 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001076 pcibios_align_resource, intel_private.bridge_dev);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001077
1078 return ret;
1079}
1080
1081static void intel_i915_setup_chipset_flush(void)
1082{
1083 int ret;
1084 u32 temp;
1085
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001086 pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001087 if (!(temp & 0x1)) {
1088 intel_alloc_chipset_flush_resource();
1089 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001090 pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001091 } else {
1092 temp &= ~1;
1093
1094 intel_private.resource_valid = 1;
1095 intel_private.ifp_resource.start = temp;
1096 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1097 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1098 /* some BIOSes reserve this area in a pnp some don't */
1099 if (ret)
1100 intel_private.resource_valid = 0;
1101 }
1102}
1103
1104static void intel_i965_g33_setup_chipset_flush(void)
1105{
1106 u32 temp_hi, temp_lo;
1107 int ret;
1108
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001109 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
1110 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001111
1112 if (!(temp_lo & 0x1)) {
1113
1114 intel_alloc_chipset_flush_resource();
1115
1116 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001117 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001118 upper_32_bits(intel_private.ifp_resource.start));
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001119 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001120 } else {
1121 u64 l64;
1122
1123 temp_lo &= ~0x1;
1124 l64 = ((u64)temp_hi << 32) | temp_lo;
1125
1126 intel_private.resource_valid = 1;
1127 intel_private.ifp_resource.start = l64;
1128 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1129 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1130 /* some BIOSes reserve this area in a pnp some don't */
1131 if (ret)
1132 intel_private.resource_valid = 0;
1133 }
1134}
1135
1136static void intel_i9xx_setup_flush(void)
1137{
1138 /* return if already configured */
1139 if (intel_private.ifp_resource.start)
1140 return;
1141
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001142 if (INTEL_GTT_GEN == 6)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001143 return;
1144
1145 /* setup a resource for this object */
1146 intel_private.ifp_resource.name = "Intel Flush Page";
1147 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1148
1149 /* Setup chipset flush for 915 */
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001150 if (IS_G33 || INTEL_GTT_GEN >= 4) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001151 intel_i965_g33_setup_chipset_flush();
1152 } else {
1153 intel_i915_setup_chipset_flush();
1154 }
1155
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001156 if (intel_private.ifp_resource.start)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001157 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001158 if (!intel_private.i9xx_flush_page)
1159 dev_err(&intel_private.pcidev->dev,
1160 "can't ioremap flush page - no chipset flushing\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +02001161}
1162
Chris Wilsonf1befe72010-05-18 12:24:51 +01001163static int intel_i9xx_configure(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001164{
Daniel Vetterf51b7662010-04-14 00:29:52 +02001165 int i;
1166
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001167 intel_enable_gtt();
Daniel Vetterf51b7662010-04-14 00:29:52 +02001168
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001169 agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
Daniel Vetterf51b7662010-04-14 00:29:52 +02001170
1171 if (agp_bridge->driver->needs_scratch_page) {
Daniel Vetter0ade6382010-08-24 22:18:41 +02001172 for (i = intel_private.base.gtt_stolen_entries; i <
1173 intel_private.base.gtt_total_entries; i++) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001174 writel(agp_bridge->scratch_page, intel_private.gtt+i);
1175 }
1176 readl(intel_private.gtt+i-1); /* PCI Posting. */
1177 }
1178
1179 global_cache_flush();
1180
Daniel Vetterf51b7662010-04-14 00:29:52 +02001181 return 0;
1182}
1183
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001184static void intel_gtt_cleanup(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001185{
1186 if (intel_private.i9xx_flush_page)
1187 iounmap(intel_private.i9xx_flush_page);
1188 if (intel_private.resource_valid)
1189 release_resource(&intel_private.ifp_resource);
1190 intel_private.ifp_resource.start = 0;
1191 intel_private.resource_valid = 0;
1192 iounmap(intel_private.gtt);
1193 iounmap(intel_private.registers);
1194}
1195
1196static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
1197{
1198 if (intel_private.i9xx_flush_page)
1199 writel(1, intel_private.i9xx_flush_page);
1200}
1201
1202static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
1203 int type)
1204{
1205 int num_entries;
1206 void *temp;
1207 int ret = -EINVAL;
1208 int mask_type;
1209
1210 if (mem->page_count == 0)
1211 goto out;
1212
1213 temp = agp_bridge->current_size;
1214 num_entries = A_SIZE_FIX(temp)->num_entries;
1215
Daniel Vetter0ade6382010-08-24 22:18:41 +02001216 if (pg_start < intel_private.base.gtt_stolen_entries) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001217 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
Daniel Vetter0ade6382010-08-24 22:18:41 +02001218 "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
1219 pg_start, intel_private.base.gtt_stolen_entries);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001220
1221 dev_info(&intel_private.pcidev->dev,
1222 "trying to insert into local/stolen memory\n");
1223 goto out_err;
1224 }
1225
1226 if ((pg_start + mem->page_count) > num_entries)
1227 goto out_err;
1228
1229 /* The i915 can't check the GTT for entries since it's read only;
1230 * depend on the caller to make the correct offset decisions.
1231 */
1232
1233 if (type != mem->type)
1234 goto out_err;
1235
1236 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
1237
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001238 if (INTEL_GTT_GEN != 6 && mask_type != 0 &&
1239 mask_type != AGP_PHYS_MEMORY &&
Daniel Vetterf51b7662010-04-14 00:29:52 +02001240 mask_type != INTEL_AGP_CACHED_MEMORY)
1241 goto out_err;
1242
1243 if (!mem->is_flushed)
1244 global_cache_flush();
1245
1246 intel_agp_insert_sg_entries(mem, pg_start, mask_type);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001247
1248 out:
1249 ret = 0;
1250 out_err:
1251 mem->is_flushed = true;
1252 return ret;
1253}
1254
1255static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
1256 int type)
1257{
1258 int i;
1259
1260 if (mem->page_count == 0)
1261 return 0;
1262
Daniel Vetter0ade6382010-08-24 22:18:41 +02001263 if (pg_start < intel_private.base.gtt_stolen_entries) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001264 dev_info(&intel_private.pcidev->dev,
1265 "trying to disable local/stolen memory\n");
1266 return -EINVAL;
1267 }
1268
1269 for (i = pg_start; i < (mem->page_count + pg_start); i++)
1270 writel(agp_bridge->scratch_page, intel_private.gtt+i);
1271
1272 readl(intel_private.gtt+i-1);
1273
Daniel Vetterf51b7662010-04-14 00:29:52 +02001274 return 0;
1275}
1276
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001277static int i9xx_setup(void)
1278{
1279 u32 reg_addr;
1280
1281 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
1282
1283 reg_addr &= 0xfff80000;
1284
1285 intel_private.registers = ioremap(reg_addr, 128 * 4096);
1286 if (!intel_private.registers)
1287 return -ENOMEM;
1288
1289 if (INTEL_GTT_GEN == 3) {
1290 u32 gtt_addr;
1291 pci_read_config_dword(intel_private.pcidev,
1292 I915_PTEADDR, &gtt_addr);
1293 intel_private.gtt_bus_addr = gtt_addr;
1294 } else {
1295 u32 gtt_offset;
1296
1297 switch (INTEL_GTT_GEN) {
1298 case 5:
1299 case 6:
1300 gtt_offset = MB(2);
1301 break;
1302 case 4:
1303 default:
1304 gtt_offset = KB(512);
1305 break;
1306 }
1307 intel_private.gtt_bus_addr = reg_addr + gtt_offset;
1308 }
1309
1310 intel_i9xx_setup_flush();
1311
1312 return 0;
1313}
1314
Daniel Vetterf51b7662010-04-14 00:29:52 +02001315/*
1316 * The i965 supports 36-bit physical addresses, but to keep
1317 * the format of the GTT the same, the bits that don't fit
1318 * in a 32-bit word are shifted down to bits 4..7.
1319 *
1320 * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
1321 * is always zero on 32-bit architectures, so no need to make
1322 * this conditional.
1323 */
1324static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
1325 dma_addr_t addr, int type)
1326{
1327 /* Shift high bits down */
1328 addr |= (addr >> 28) & 0xf0;
1329
1330 /* Type checking must be done elsewhere */
1331 return addr | bridge->driver->masks[type].mask;
1332}
1333
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001334static unsigned long intel_gen6_mask_memory(struct agp_bridge_data *bridge,
1335 dma_addr_t addr, int type)
1336{
Zhenyu Wang8dfc2b12010-08-23 14:37:52 +08001337 /* gen6 has bit11-4 for physical addr bit39-32 */
1338 addr |= (addr >> 28) & 0xff0;
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001339
1340 /* Type checking must be done elsewhere */
1341 return addr | bridge->driver->masks[type].mask;
1342}
1343
Daniel Vetterf51b7662010-04-14 00:29:52 +02001344static const struct agp_bridge_driver intel_810_driver = {
1345 .owner = THIS_MODULE,
1346 .aperture_sizes = intel_i810_sizes,
1347 .size_type = FIXED_APER_SIZE,
1348 .num_aperture_sizes = 2,
1349 .needs_scratch_page = true,
1350 .configure = intel_i810_configure,
1351 .fetch_size = intel_i810_fetch_size,
1352 .cleanup = intel_i810_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001353 .mask_memory = intel_i810_mask_memory,
1354 .masks = intel_i810_masks,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001355 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001356 .cache_flush = global_cache_flush,
1357 .create_gatt_table = agp_generic_create_gatt_table,
1358 .free_gatt_table = agp_generic_free_gatt_table,
1359 .insert_memory = intel_i810_insert_entries,
1360 .remove_memory = intel_i810_remove_entries,
1361 .alloc_by_type = intel_i810_alloc_by_type,
1362 .free_by_type = intel_i810_free_by_type,
1363 .agp_alloc_page = agp_generic_alloc_page,
1364 .agp_alloc_pages = agp_generic_alloc_pages,
1365 .agp_destroy_page = agp_generic_destroy_page,
1366 .agp_destroy_pages = agp_generic_destroy_pages,
1367 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
1368};
1369
1370static const struct agp_bridge_driver intel_830_driver = {
1371 .owner = THIS_MODULE,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001372 .aperture_sizes = intel_fake_agp_sizes,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001373 .size_type = FIXED_APER_SIZE,
1374 .num_aperture_sizes = 4,
1375 .needs_scratch_page = true,
1376 .configure = intel_i830_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001377 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001378 .cleanup = intel_gtt_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001379 .mask_memory = intel_i810_mask_memory,
1380 .masks = intel_i810_masks,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001381 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001382 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001383 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001384 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001385 .insert_memory = intel_i830_insert_entries,
1386 .remove_memory = intel_i830_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001387 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001388 .free_by_type = intel_i810_free_by_type,
1389 .agp_alloc_page = agp_generic_alloc_page,
1390 .agp_alloc_pages = agp_generic_alloc_pages,
1391 .agp_destroy_page = agp_generic_destroy_page,
1392 .agp_destroy_pages = agp_generic_destroy_pages,
1393 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1394 .chipset_flush = intel_i830_chipset_flush,
1395};
1396
1397static const struct agp_bridge_driver intel_915_driver = {
1398 .owner = THIS_MODULE,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001399 .aperture_sizes = intel_fake_agp_sizes,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001400 .size_type = FIXED_APER_SIZE,
1401 .num_aperture_sizes = 4,
1402 .needs_scratch_page = true,
Chris Wilsonf1befe72010-05-18 12:24:51 +01001403 .configure = intel_i9xx_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001404 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001405 .cleanup = intel_gtt_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001406 .mask_memory = intel_i810_mask_memory,
1407 .masks = intel_i810_masks,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001408 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001409 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001410 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001411 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001412 .insert_memory = intel_i915_insert_entries,
1413 .remove_memory = intel_i915_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001414 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001415 .free_by_type = intel_i810_free_by_type,
1416 .agp_alloc_page = agp_generic_alloc_page,
1417 .agp_alloc_pages = agp_generic_alloc_pages,
1418 .agp_destroy_page = agp_generic_destroy_page,
1419 .agp_destroy_pages = agp_generic_destroy_pages,
1420 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1421 .chipset_flush = intel_i915_chipset_flush,
1422#ifdef USE_PCI_DMA_API
1423 .agp_map_page = intel_agp_map_page,
1424 .agp_unmap_page = intel_agp_unmap_page,
1425 .agp_map_memory = intel_agp_map_memory,
1426 .agp_unmap_memory = intel_agp_unmap_memory,
1427#endif
1428};
1429
1430static const struct agp_bridge_driver intel_i965_driver = {
1431 .owner = THIS_MODULE,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001432 .aperture_sizes = intel_fake_agp_sizes,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001433 .size_type = FIXED_APER_SIZE,
1434 .num_aperture_sizes = 4,
1435 .needs_scratch_page = true,
Chris Wilsonf1befe72010-05-18 12:24:51 +01001436 .configure = intel_i9xx_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001437 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001438 .cleanup = intel_gtt_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001439 .mask_memory = intel_i965_mask_memory,
1440 .masks = intel_i810_masks,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001441 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001442 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001443 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001444 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001445 .insert_memory = intel_i915_insert_entries,
1446 .remove_memory = intel_i915_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001447 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001448 .free_by_type = intel_i810_free_by_type,
1449 .agp_alloc_page = agp_generic_alloc_page,
1450 .agp_alloc_pages = agp_generic_alloc_pages,
1451 .agp_destroy_page = agp_generic_destroy_page,
1452 .agp_destroy_pages = agp_generic_destroy_pages,
1453 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1454 .chipset_flush = intel_i915_chipset_flush,
1455#ifdef USE_PCI_DMA_API
1456 .agp_map_page = intel_agp_map_page,
1457 .agp_unmap_page = intel_agp_unmap_page,
1458 .agp_map_memory = intel_agp_map_memory,
1459 .agp_unmap_memory = intel_agp_unmap_memory,
1460#endif
1461};
1462
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001463static const struct agp_bridge_driver intel_gen6_driver = {
1464 .owner = THIS_MODULE,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001465 .aperture_sizes = intel_fake_agp_sizes,
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001466 .size_type = FIXED_APER_SIZE,
1467 .num_aperture_sizes = 4,
1468 .needs_scratch_page = true,
1469 .configure = intel_i9xx_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001470 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001471 .cleanup = intel_gtt_cleanup,
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001472 .mask_memory = intel_gen6_mask_memory,
Zhenyu Wangf8f235e2010-08-27 11:08:57 +08001473 .masks = intel_gen6_masks,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001474 .agp_enable = intel_fake_agp_enable,
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001475 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001476 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001477 .free_gatt_table = intel_fake_agp_free_gatt_table,
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001478 .insert_memory = intel_i915_insert_entries,
1479 .remove_memory = intel_i915_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001480 .alloc_by_type = intel_fake_agp_alloc_by_type,
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001481 .free_by_type = intel_i810_free_by_type,
1482 .agp_alloc_page = agp_generic_alloc_page,
1483 .agp_alloc_pages = agp_generic_alloc_pages,
1484 .agp_destroy_page = agp_generic_destroy_page,
1485 .agp_destroy_pages = agp_generic_destroy_pages,
Zhenyu Wangf8f235e2010-08-27 11:08:57 +08001486 .agp_type_to_mask_type = intel_gen6_type_to_mask_type,
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001487 .chipset_flush = intel_i915_chipset_flush,
1488#ifdef USE_PCI_DMA_API
1489 .agp_map_page = intel_agp_map_page,
1490 .agp_unmap_page = intel_agp_unmap_page,
1491 .agp_map_memory = intel_agp_map_memory,
1492 .agp_unmap_memory = intel_agp_unmap_memory,
1493#endif
1494};
1495
Daniel Vetterf51b7662010-04-14 00:29:52 +02001496static const struct agp_bridge_driver intel_g33_driver = {
1497 .owner = THIS_MODULE,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001498 .aperture_sizes = intel_fake_agp_sizes,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001499 .size_type = FIXED_APER_SIZE,
1500 .num_aperture_sizes = 4,
1501 .needs_scratch_page = true,
Chris Wilsonf1befe72010-05-18 12:24:51 +01001502 .configure = intel_i9xx_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001503 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001504 .cleanup = intel_gtt_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001505 .mask_memory = intel_i965_mask_memory,
1506 .masks = intel_i810_masks,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001507 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001508 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001509 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001510 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001511 .insert_memory = intel_i915_insert_entries,
1512 .remove_memory = intel_i915_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001513 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001514 .free_by_type = intel_i810_free_by_type,
1515 .agp_alloc_page = agp_generic_alloc_page,
1516 .agp_alloc_pages = agp_generic_alloc_pages,
1517 .agp_destroy_page = agp_generic_destroy_page,
1518 .agp_destroy_pages = agp_generic_destroy_pages,
1519 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1520 .chipset_flush = intel_i915_chipset_flush,
1521#ifdef USE_PCI_DMA_API
1522 .agp_map_page = intel_agp_map_page,
1523 .agp_unmap_page = intel_agp_unmap_page,
1524 .agp_map_memory = intel_agp_map_memory,
1525 .agp_unmap_memory = intel_agp_unmap_memory,
1526#endif
1527};
Daniel Vetter02c026c2010-08-24 19:39:48 +02001528
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001529static const struct intel_gtt_driver i8xx_gtt_driver = {
1530 .gen = 2,
Daniel Vetter73800422010-08-29 17:29:50 +02001531 .setup = i830_setup,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001532};
1533static const struct intel_gtt_driver i915_gtt_driver = {
1534 .gen = 3,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001535 .setup = i9xx_setup,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001536};
1537static const struct intel_gtt_driver g33_gtt_driver = {
1538 .gen = 3,
1539 .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001540 .setup = i9xx_setup,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001541};
1542static const struct intel_gtt_driver pineview_gtt_driver = {
1543 .gen = 3,
1544 .is_pineview = 1, .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001545 .setup = i9xx_setup,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001546};
1547static const struct intel_gtt_driver i965_gtt_driver = {
1548 .gen = 4,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001549 .setup = i9xx_setup,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001550};
1551static const struct intel_gtt_driver g4x_gtt_driver = {
1552 .gen = 5,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001553 .setup = i9xx_setup,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001554};
1555static const struct intel_gtt_driver ironlake_gtt_driver = {
1556 .gen = 5,
1557 .is_ironlake = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001558 .setup = i9xx_setup,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001559};
1560static const struct intel_gtt_driver sandybridge_gtt_driver = {
1561 .gen = 6,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001562 .setup = i9xx_setup,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001563};
1564
Daniel Vetter02c026c2010-08-24 19:39:48 +02001565/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
1566 * driver and gmch_driver must be non-null, and find_gmch will determine
1567 * which one should be used if a gmch_chip_id is present.
1568 */
1569static const struct intel_gtt_driver_description {
1570 unsigned int gmch_chip_id;
1571 char *name;
1572 const struct agp_bridge_driver *gmch_driver;
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001573 const struct intel_gtt_driver *gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001574} intel_gtt_chipsets[] = {
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001575 { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver , NULL},
1576 { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver , NULL},
1577 { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver , NULL},
1578 { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver , NULL},
1579 { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
1580 &intel_830_driver , &i8xx_gtt_driver},
1581 { PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
1582 &intel_830_driver , &i8xx_gtt_driver},
1583 { PCI_DEVICE_ID_INTEL_82854_IG, "854",
1584 &intel_830_driver , &i8xx_gtt_driver},
1585 { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
1586 &intel_830_driver , &i8xx_gtt_driver},
1587 { PCI_DEVICE_ID_INTEL_82865_IG, "865",
1588 &intel_830_driver , &i8xx_gtt_driver},
1589 { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
1590 &intel_915_driver , &i915_gtt_driver },
1591 { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
1592 &intel_915_driver , &i915_gtt_driver },
1593 { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
1594 &intel_915_driver , &i915_gtt_driver },
1595 { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
1596 &intel_915_driver , &i915_gtt_driver },
1597 { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
1598 &intel_915_driver , &i915_gtt_driver },
1599 { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
1600 &intel_915_driver , &i915_gtt_driver },
1601 { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
1602 &intel_i965_driver , &i965_gtt_driver },
1603 { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
1604 &intel_i965_driver , &i965_gtt_driver },
1605 { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
1606 &intel_i965_driver , &i965_gtt_driver },
1607 { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
1608 &intel_i965_driver , &i965_gtt_driver },
1609 { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
1610 &intel_i965_driver , &i965_gtt_driver },
1611 { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
1612 &intel_i965_driver , &i965_gtt_driver },
1613 { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
1614 &intel_g33_driver , &g33_gtt_driver },
1615 { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
1616 &intel_g33_driver , &g33_gtt_driver },
1617 { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
1618 &intel_g33_driver , &g33_gtt_driver },
1619 { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
1620 &intel_g33_driver , &pineview_gtt_driver },
1621 { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
1622 &intel_g33_driver , &pineview_gtt_driver },
1623 { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
1624 &intel_i965_driver , &g4x_gtt_driver },
1625 { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
1626 &intel_i965_driver , &g4x_gtt_driver },
1627 { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
1628 &intel_i965_driver , &g4x_gtt_driver },
1629 { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
1630 &intel_i965_driver , &g4x_gtt_driver },
1631 { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
1632 &intel_i965_driver , &g4x_gtt_driver },
1633 { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
1634 &intel_i965_driver , &g4x_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001635 { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001636 "HD Graphics", &intel_i965_driver , &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001637 { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001638 "HD Graphics", &intel_i965_driver , &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001639 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001640 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001641 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001642 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001643 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001644 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001645 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001646 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001647 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001648 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001649 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001650 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001651 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001652 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001653 { 0, NULL, NULL }
1654};
1655
1656static int find_gmch(u16 device)
1657{
1658 struct pci_dev *gmch_device;
1659
1660 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
1661 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
1662 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
1663 device, gmch_device);
1664 }
1665
1666 if (!gmch_device)
1667 return 0;
1668
1669 intel_private.pcidev = gmch_device;
1670 return 1;
1671}
1672
Daniel Vettere2404e72010-09-08 17:29:51 +02001673int intel_gmch_probe(struct pci_dev *pdev,
Daniel Vetter02c026c2010-08-24 19:39:48 +02001674 struct agp_bridge_data *bridge)
1675{
1676 int i, mask;
1677 bridge->driver = NULL;
1678
1679 for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
1680 if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
1681 bridge->driver =
1682 intel_gtt_chipsets[i].gmch_driver;
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001683 intel_private.driver =
1684 intel_gtt_chipsets[i].gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001685 break;
1686 }
1687 }
1688
1689 if (!bridge->driver)
1690 return 0;
1691
1692 bridge->dev_private_data = &intel_private;
1693 bridge->dev = pdev;
1694
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001695 intel_private.bridge_dev = pci_dev_get(pdev);
1696
Daniel Vetter02c026c2010-08-24 19:39:48 +02001697 dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
1698
1699 if (bridge->driver->mask_memory == intel_gen6_mask_memory)
1700 mask = 40;
1701 else if (bridge->driver->mask_memory == intel_i965_mask_memory)
1702 mask = 36;
1703 else
1704 mask = 32;
1705
1706 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
1707 dev_err(&intel_private.pcidev->dev,
1708 "set gfx device dma mask %d-bit failed!\n", mask);
1709 else
1710 pci_set_consistent_dma_mask(intel_private.pcidev,
1711 DMA_BIT_MASK(mask));
1712
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001713 if (bridge->driver == &intel_810_driver)
1714 return 1;
1715
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001716 if (intel_gtt_init() != 0)
1717 return 0;
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001718
Daniel Vetter02c026c2010-08-24 19:39:48 +02001719 return 1;
1720}
Daniel Vettere2404e72010-09-08 17:29:51 +02001721EXPORT_SYMBOL(intel_gmch_probe);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001722
Daniel Vettere2404e72010-09-08 17:29:51 +02001723void intel_gmch_remove(struct pci_dev *pdev)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001724{
1725 if (intel_private.pcidev)
1726 pci_dev_put(intel_private.pcidev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001727 if (intel_private.bridge_dev)
1728 pci_dev_put(intel_private.bridge_dev);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001729}
Daniel Vettere2404e72010-09-08 17:29:51 +02001730EXPORT_SYMBOL(intel_gmch_remove);
1731
1732MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
1733MODULE_LICENSE("GPL and additional rights");