blob: 026aa04669a29467559af822be1ad69d06f61ef0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
5 *
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
7 *
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
9 *
10 * The bridge optimization stuff has been removed. If you really
11 * have a silly BIOS which is unable to set your host bridge right,
12 * use the PowerTweak utility (see http://powertweak.sourceforge.net).
13 */
14
15#include <linux/config.h>
16#include <linux/types.h>
17#include <linux/kernel.h>
18#include <linux/pci.h>
19#include <linux/init.h>
20#include <linux/delay.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090021#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23/* Deal with broken BIOS'es that neglect to enable passive release,
24 which can cause problems in combination with the 82441FX/PPro MTRRs */
25static void __devinit quirk_passive_release(struct pci_dev *dev)
26{
27 struct pci_dev *d = NULL;
28 unsigned char dlc;
29
30 /* We have to make sure a particular bit is set in the PIIX3
31 ISA bridge, so we have to go out and find it. */
32 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
33 pci_read_config_byte(d, 0x82, &dlc);
34 if (!(dlc & 1<<1)) {
35 printk(KERN_ERR "PCI: PIIX3: Enabling Passive Release on %s\n", pci_name(d));
36 dlc |= 1<<1;
37 pci_write_config_byte(d, 0x82, dlc);
38 }
39 }
40}
41DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release );
42
43/* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
44 but VIA don't answer queries. If you happen to have good contacts at VIA
45 ask them for me please -- Alan
46
47 This appears to be BIOS not version dependent. So presumably there is a
48 chipset level fix */
49int isa_dma_bridge_buggy; /* Exported */
50
51static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
52{
53 if (!isa_dma_bridge_buggy) {
54 isa_dma_bridge_buggy=1;
55 printk(KERN_INFO "Activating ISA DMA hang workarounds.\n");
56 }
57}
58 /*
59 * Its not totally clear which chipsets are the problematic ones
60 * We know 82C586 and 82C596 variants are affected.
61 */
62DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs );
63DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs );
64DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs );
65DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs );
66DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs );
67DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs );
68DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs );
69
70int pci_pci_problems;
71
72/*
73 * Chipsets where PCI->PCI transfers vanish or hang
74 */
75static void __devinit quirk_nopcipci(struct pci_dev *dev)
76{
77 if ((pci_pci_problems & PCIPCI_FAIL)==0) {
78 printk(KERN_INFO "Disabling direct PCI/PCI transfers.\n");
79 pci_pci_problems |= PCIPCI_FAIL;
80 }
81}
82DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci );
83DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci );
84
85/*
86 * Triton requires workarounds to be used by the drivers
87 */
88static void __devinit quirk_triton(struct pci_dev *dev)
89{
90 if ((pci_pci_problems&PCIPCI_TRITON)==0) {
91 printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
92 pci_pci_problems |= PCIPCI_TRITON;
93 }
94}
95DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton );
96DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton );
97DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton );
98DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton );
99
100/*
101 * VIA Apollo KT133 needs PCI latency patch
102 * Made according to a windows driver based patch by George E. Breese
103 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
104 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
105 * the info on which Mr Breese based his work.
106 *
107 * Updated based on further information from the site and also on
108 * information provided by VIA
109 */
110static void __devinit quirk_vialatency(struct pci_dev *dev)
111{
112 struct pci_dev *p;
113 u8 rev;
114 u8 busarb;
115 /* Ok we have a potential problem chipset here. Now see if we have
116 a buggy southbridge */
117
118 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
119 if (p!=NULL) {
120 pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
121 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
122 /* Check for buggy part revisions */
123 if (rev < 0x40 || rev > 0x42)
124 goto exit;
125 } else {
126 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
127 if (p==NULL) /* No problem parts */
128 goto exit;
129 pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
130 /* Check for buggy part revisions */
131 if (rev < 0x10 || rev > 0x12)
132 goto exit;
133 }
134
135 /*
136 * Ok we have the problem. Now set the PCI master grant to
137 * occur every master grant. The apparent bug is that under high
138 * PCI load (quite common in Linux of course) you can get data
139 * loss when the CPU is held off the bus for 3 bus master requests
140 * This happens to include the IDE controllers....
141 *
142 * VIA only apply this fix when an SB Live! is present but under
143 * both Linux and Windows this isnt enough, and we have seen
144 * corruption without SB Live! but with things like 3 UDMA IDE
145 * controllers. So we ignore that bit of the VIA recommendation..
146 */
147
148 pci_read_config_byte(dev, 0x76, &busarb);
149 /* Set bit 4 and bi 5 of byte 76 to 0x01
150 "Master priority rotation on every PCI master grant */
151 busarb &= ~(1<<5);
152 busarb |= (1<<4);
153 pci_write_config_byte(dev, 0x76, busarb);
154 printk(KERN_INFO "Applying VIA southbridge workaround.\n");
155exit:
156 pci_dev_put(p);
157}
158DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency );
159DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency );
160DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency );
161
162/*
163 * VIA Apollo VP3 needs ETBF on BT848/878
164 */
165static void __devinit quirk_viaetbf(struct pci_dev *dev)
166{
167 if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
168 printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
169 pci_pci_problems |= PCIPCI_VIAETBF;
170 }
171}
172DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf );
173
174static void __devinit quirk_vsfx(struct pci_dev *dev)
175{
176 if ((pci_pci_problems&PCIPCI_VSFX)==0) {
177 printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
178 pci_pci_problems |= PCIPCI_VSFX;
179 }
180}
181DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx );
182
183/*
184 * Ali Magik requires workarounds to be used by the drivers
185 * that DMA to AGP space. Latency must be set to 0xA and triton
186 * workaround applied too
187 * [Info kindly provided by ALi]
188 */
189static void __init quirk_alimagik(struct pci_dev *dev)
190{
191 if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
192 printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
193 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
194 }
195}
196DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik );
197DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik );
198
199/*
200 * Natoma has some interesting boundary conditions with Zoran stuff
201 * at least
202 */
203static void __devinit quirk_natoma(struct pci_dev *dev)
204{
205 if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
206 printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
207 pci_pci_problems |= PCIPCI_NATOMA;
208 }
209}
210DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma );
211DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma );
212DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma );
213DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma );
214DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma );
215DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma );
216
217/*
218 * This chip can cause PCI parity errors if config register 0xA0 is read
219 * while DMAs are occurring.
220 */
221static void __devinit quirk_citrine(struct pci_dev *dev)
222{
223 dev->cfg_size = 0xA0;
224}
225DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine );
226
227/*
228 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
229 * If it's needed, re-allocate the region.
230 */
231static void __devinit quirk_s3_64M(struct pci_dev *dev)
232{
233 struct resource *r = &dev->resource[0];
234
235 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
236 r->start = 0;
237 r->end = 0x3ffffff;
238 }
239}
240DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M );
241DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M );
242
243static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region, unsigned size, int nr)
244{
245 region &= ~(size-1);
246 if (region) {
247 struct resource *res = dev->resource + nr;
248
249 res->name = pci_name(dev);
250 res->start = region;
251 res->end = region + size - 1;
252 res->flags = IORESOURCE_IO;
253 pci_claim_resource(dev, nr);
254 }
255}
256
257/*
258 * ATI Northbridge setups MCE the processor if you even
259 * read somewhere between 0x3b0->0x3bb or read 0x3d3
260 */
261static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
262{
263 printk(KERN_INFO "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb.\n");
264 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
265 request_region(0x3b0, 0x0C, "RadeonIGP");
266 request_region(0x3d3, 0x01, "RadeonIGP");
267}
268DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce );
269
270/*
271 * Let's make the southbridge information explicit instead
272 * of having to worry about people probing the ACPI areas,
273 * for example.. (Yes, it happens, and if you read the wrong
274 * ACPI register it will put the machine to sleep with no
275 * way of waking it up again. Bummer).
276 *
277 * ALI M7101: Two IO regions pointed to by words at
278 * 0xE0 (64 bytes of ACPI registers)
279 * 0xE2 (32 bytes of SMB registers)
280 */
281static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
282{
283 u16 region;
284
285 pci_read_config_word(dev, 0xE0, &region);
286 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES);
287 pci_read_config_word(dev, 0xE2, &region);
288 quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1);
289}
290DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi );
291
292/*
293 * PIIX4 ACPI: Two IO regions pointed to by longwords at
294 * 0x40 (64 bytes of ACPI registers)
295 * 0x90 (32 bytes of SMB registers)
296 */
297static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
298{
299 u32 region;
300
301 pci_read_config_dword(dev, 0x40, &region);
302 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES);
303 pci_read_config_dword(dev, 0x90, &region);
304 quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1);
305}
306DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi );
307
308/*
309 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
310 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
311 * 0x58 (64 bytes of GPIO I/O space)
312 */
313static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
314{
315 u32 region;
316
317 pci_read_config_dword(dev, 0x40, &region);
318 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES);
319
320 pci_read_config_dword(dev, 0x58, &region);
321 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1);
322}
323DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi );
324DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi );
325DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi );
326DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi );
327DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi );
328DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi );
329DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi );
330DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi );
331DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi );
R.Marek@sh.cvut.cz3aa8c4f2005-04-21 10:49:06 +0000332DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi );
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
334/*
335 * VIA ACPI: One IO region pointed to by longword at
336 * 0x48 or 0x20 (256 bytes of ACPI registers)
337 */
338static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
339{
340 u8 rev;
341 u32 region;
342
343 pci_read_config_byte(dev, PCI_CLASS_REVISION, &rev);
344 if (rev & 0x10) {
345 pci_read_config_dword(dev, 0x48, &region);
346 region &= PCI_BASE_ADDRESS_IO_MASK;
347 quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES);
348 }
349}
350DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi );
351
352/*
353 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
354 * 0x48 (256 bytes of ACPI registers)
355 * 0x70 (128 bytes of hardware monitoring register)
356 * 0x90 (16 bytes of SMB registers)
357 */
358static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
359{
360 u16 hm;
361 u32 smb;
362
363 quirk_vt82c586_acpi(dev);
364
365 pci_read_config_word(dev, 0x70, &hm);
366 hm &= PCI_BASE_ADDRESS_IO_MASK;
367 quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1);
368
369 pci_read_config_dword(dev, 0x90, &smb);
370 smb &= PCI_BASE_ADDRESS_IO_MASK;
371 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2);
372}
373DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi );
374
375
376#ifdef CONFIG_X86_IO_APIC
377
378#include <asm/io_apic.h>
379
380/*
381 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
382 * devices to the external APIC.
383 *
384 * TODO: When we have device-specific interrupt routers,
385 * this code will go away from quirks.
386 */
387static void __devinit quirk_via_ioapic(struct pci_dev *dev)
388{
389 u8 tmp;
390
391 if (nr_ioapics < 1)
392 tmp = 0; /* nothing routed to external APIC */
393 else
394 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
395
396 printk(KERN_INFO "PCI: %sbling Via external APIC routing\n",
397 tmp == 0 ? "Disa" : "Ena");
398
399 /* Offset 0x58: External APIC IRQ output control */
400 pci_write_config_byte (dev, 0x58, tmp);
401}
402DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic );
403
404/*
405 * The AMD io apic can hang the box when an apic irq is masked.
406 * We check all revs >= B0 (yet not in the pre production!) as the bug
407 * is currently marked NoFix
408 *
409 * We have multiple reports of hangs with this chipset that went away with
410 * noapic specified. For the moment we assume its the errata. We may be wrong
411 * of course. However the advice is demonstrably good even if so..
412 */
413static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
414{
415 u8 rev;
416
417 pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
418 if (rev >= 0x02) {
419 printk(KERN_WARNING "I/O APIC: AMD Errata #22 may be present. In the event of instability try\n");
420 printk(KERN_WARNING " : booting with the \"noapic\" option.\n");
421 }
422}
423DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic );
424
425static void __init quirk_ioapic_rmw(struct pci_dev *dev)
426{
427 if (dev->devfn == 0 && dev->bus->number == 0)
428 sis_apic_bug = 1;
429}
430DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw );
431
432int pci_msi_quirk;
433
434#define AMD8131_revA0 0x01
435#define AMD8131_revB0 0x11
436#define AMD8131_MISC 0x40
437#define AMD8131_NIOAMODE_BIT 0
438static void __init quirk_amd_8131_ioapic(struct pci_dev *dev)
439{
440 unsigned char revid, tmp;
441
442 pci_msi_quirk = 1;
443 printk(KERN_WARNING "PCI: MSI quirk detected. pci_msi_quirk set.\n");
444
445 if (nr_ioapics == 0)
446 return;
447
448 pci_read_config_byte(dev, PCI_REVISION_ID, &revid);
449 if (revid == AMD8131_revA0 || revid == AMD8131_revB0) {
450 printk(KERN_INFO "Fixing up AMD8131 IOAPIC mode\n");
451 pci_read_config_byte( dev, AMD8131_MISC, &tmp);
452 tmp &= ~(1 << AMD8131_NIOAMODE_BIT);
453 pci_write_config_byte( dev, AMD8131_MISC, tmp);
454 }
455}
456DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_APIC, quirk_amd_8131_ioapic );
457
458#endif /* CONFIG_X86_IO_APIC */
459
460
461/*
462 * Via 686A/B: The PCI_INTERRUPT_LINE register for the on-chip
463 * devices, USB0/1, AC97, MC97, and ACPI, has an unusual feature:
464 * when written, it makes an internal connection to the PIC.
465 * For these devices, this register is defined to be 4 bits wide.
466 * Normally this is fine. However for IO-APIC motherboards, or
467 * non-x86 architectures (yes Via exists on PPC among other places),
468 * we must mask the PCI_INTERRUPT_LINE value versus 0xf to get
469 * interrupts delivered properly.
470 *
471 * TODO: When we have device-specific interrupt routers,
472 * quirk_via_irqpic will go away from quirks.
473 */
474
475/*
476 * FIXME: it is questionable that quirk_via_acpi
477 * is needed. It shows up as an ISA bridge, and does not
478 * support the PCI_INTERRUPT_LINE register at all. Therefore
479 * it seems like setting the pci_dev's 'irq' to the
480 * value of the ACPI SCI interrupt is only done for convenience.
481 * -jgarzik
482 */
483static void __devinit quirk_via_acpi(struct pci_dev *d)
484{
485 /*
486 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
487 */
488 u8 irq;
489 pci_read_config_byte(d, 0x42, &irq);
490 irq &= 0xf;
491 if (irq && (irq != 2))
492 d->irq = irq;
493}
494DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi );
495DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi );
496
497/*
498 * PIIX3 USB: We have to disable USB interrupts that are
499 * hardwired to PIRQD# and may be shared with an
500 * external device.
501 *
502 * Legacy Support Register (LEGSUP):
503 * bit13: USB PIRQ Enable (USBPIRQDEN),
504 * bit4: Trap/SMI On IRQ Enable (USBSMIEN).
505 *
506 * We mask out all r/wc bits, too.
507 */
508static void __devinit quirk_piix3_usb(struct pci_dev *dev)
509{
510 u16 legsup;
511
512 pci_read_config_word(dev, 0xc0, &legsup);
513 legsup &= 0x50ef;
514 pci_write_config_word(dev, 0xc0, legsup);
515}
516DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_2, quirk_piix3_usb );
517DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_2, quirk_piix3_usb );
518
519/*
520 * VIA VT82C598 has its device ID settable and many BIOSes
521 * set it to the ID of VT82C597 for backward compatibility.
522 * We need to switch it off to be able to recognize the real
523 * type of the chip.
524 */
525static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
526{
527 pci_write_config_byte(dev, 0xfc, 0);
528 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
529}
530DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id );
531
532/*
533 * CardBus controllers have a legacy base address that enables them
534 * to respond as i82365 pcmcia controllers. We don't want them to
535 * do this even if the Linux CardBus driver is not loaded, because
536 * the Linux i82365 driver does not (and should not) handle CardBus.
537 */
538static void __devinit quirk_cardbus_legacy(struct pci_dev *dev)
539{
540 if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
541 return;
542 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
543}
544DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
545
546/*
547 * Following the PCI ordering rules is optional on the AMD762. I'm not
548 * sure what the designers were smoking but let's not inhale...
549 *
550 * To be fair to AMD, it follows the spec by default, its BIOS people
551 * who turn it off!
552 */
553static void __devinit quirk_amd_ordering(struct pci_dev *dev)
554{
555 u32 pcic;
556 pci_read_config_dword(dev, 0x4C, &pcic);
557 if ((pcic&6)!=6) {
558 pcic |= 6;
559 printk(KERN_WARNING "BIOS failed to enable PCI standards compliance, fixing this error.\n");
560 pci_write_config_dword(dev, 0x4C, pcic);
561 pci_read_config_dword(dev, 0x84, &pcic);
562 pcic |= (1<<23); /* Required in this mode */
563 pci_write_config_dword(dev, 0x84, pcic);
564 }
565}
566DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering );
567
568/*
569 * DreamWorks provided workaround for Dunord I-3000 problem
570 *
571 * This card decodes and responds to addresses not apparently
572 * assigned to it. We force a larger allocation to ensure that
573 * nothing gets put too close to it.
574 */
575static void __devinit quirk_dunord ( struct pci_dev * dev )
576{
577 struct resource *r = &dev->resource [1];
578 r->start = 0;
579 r->end = 0xffffff;
580}
581DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord );
582
583/*
584 * i82380FB mobile docking controller: its PCI-to-PCI bridge
585 * is subtractive decoding (transparent), and does indicate this
586 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
587 * instead of 0x01.
588 */
589static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
590{
591 dev->transparent = 1;
592}
593DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge );
594DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge );
595
596/*
597 * Common misconfiguration of the MediaGX/Geode PCI master that will
598 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
599 * datasheets found at http://www.national.com/ds/GX for info on what
600 * these bits do. <christer@weinigel.se>
601 */
602static void __init quirk_mediagx_master(struct pci_dev *dev)
603{
604 u8 reg;
605 pci_read_config_byte(dev, 0x41, &reg);
606 if (reg & 2) {
607 reg &= ~2;
608 printk(KERN_INFO "PCI: Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
609 pci_write_config_byte(dev, 0x41, reg);
610 }
611}
612DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master );
613
614/*
615 * As per PCI spec, ignore base address registers 0-3 of the IDE controllers
616 * running in Compatible mode (bits 0 and 2 in the ProgIf for primary and
617 * secondary channels respectively). If the device reports Compatible mode
618 * but does use BAR0-3 for address decoding, we assume that firmware has
619 * programmed these BARs with standard values (0x1f0,0x3f4 and 0x170,0x374).
620 * Exceptions (if they exist) must be handled in chip/architecture specific
621 * fixups.
622 *
623 * Note: for non x86 people. You may need an arch specific quirk to handle
624 * moving IDE devices to native mode as well. Some plug in card devices power
625 * up in compatible mode and assume the BIOS will adjust them.
626 *
627 * Q: should we load the 0x1f0,0x3f4 into the registers or zap them as
628 * we do now ? We don't want is pci_enable_device to come along
629 * and assign new resources. Both approaches work for that.
630 */
631static void __devinit quirk_ide_bases(struct pci_dev *dev)
632{
633 struct resource *res;
634 int first_bar = 2, last_bar = 0;
635
636 if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE)
637 return;
638
639 res = &dev->resource[0];
640
641 /* primary channel: ProgIf bit 0, BAR0, BAR1 */
642 if (!(dev->class & 1) && (res[0].flags || res[1].flags)) {
643 res[0].start = res[0].end = res[0].flags = 0;
644 res[1].start = res[1].end = res[1].flags = 0;
645 first_bar = 0;
646 last_bar = 1;
647 }
648
649 /* secondary channel: ProgIf bit 2, BAR2, BAR3 */
650 if (!(dev->class & 4) && (res[2].flags || res[3].flags)) {
651 res[2].start = res[2].end = res[2].flags = 0;
652 res[3].start = res[3].end = res[3].flags = 0;
653 last_bar = 3;
654 }
655
656 if (!last_bar)
657 return;
658
659 printk(KERN_INFO "PCI: Ignoring BAR%d-%d of IDE controller %s\n",
660 first_bar, last_bar, pci_name(dev));
661}
662DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_ide_bases);
663
664/*
665 * Ensure C0 rev restreaming is off. This is normally done by
666 * the BIOS but in the odd case it is not the results are corruption
667 * hence the presence of a Linux check
668 */
669static void __init quirk_disable_pxb(struct pci_dev *pdev)
670{
671 u16 config;
672 u8 rev;
673
674 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
675 if (rev != 0x04) /* Only C0 requires this */
676 return;
677 pci_read_config_word(pdev, 0x40, &config);
678 if (config & (1<<6)) {
679 config &= ~(1<<6);
680 pci_write_config_word(pdev, 0x40, config);
681 printk(KERN_INFO "PCI: C0 revision 450NX. Disabling PCI restreaming.\n");
682 }
683}
684DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb );
685
686/*
687 * VIA northbridges care about PCI_INTERRUPT_LINE
688 */
689int via_interrupt_line_quirk;
690
691static void __devinit quirk_via_bridge(struct pci_dev *pdev)
692{
693 if(pdev->devfn == 0) {
694 printk(KERN_INFO "PCI: Via IRQ fixup\n");
695 via_interrupt_line_quirk = 1;
696 }
697}
698DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_bridge );
699
700/*
701 * Serverworks CSB5 IDE does not fully support native mode
702 */
703static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
704{
705 u8 prog;
706 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
707 if (prog & 5) {
708 prog &= ~5;
709 pdev->class &= ~5;
710 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
711 /* need to re-assign BARs for compat mode */
712 quirk_ide_bases(pdev);
713 }
714}
715DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide );
716
717/*
718 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
719 */
720static void __init quirk_ide_samemode(struct pci_dev *pdev)
721{
722 u8 prog;
723
724 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
725
726 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
727 printk(KERN_INFO "PCI: IDE mode mismatch; forcing legacy mode\n");
728 prog &= ~5;
729 pdev->class &= ~5;
730 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
731 /* need to re-assign BARs for compat mode */
732 quirk_ide_bases(pdev);
733 }
734}
735DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
736
737/* This was originally an Alpha specific thing, but it really fits here.
738 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
739 */
740static void __init quirk_eisa_bridge(struct pci_dev *dev)
741{
742 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
743}
744DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge );
745
746/*
747 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
748 * is not activated. The myth is that Asus said that they do not want the
749 * users to be irritated by just another PCI Device in the Win98 device
750 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
751 * package 2.7.0 for details)
752 *
753 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
754 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
755 * becomes necessary to do this tweak in two steps -- I've chosen the Host
756 * bridge as trigger.
757 */
758static int __initdata asus_hides_smbus = 0;
759
760static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
761{
762 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
763 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
764 switch(dev->subsystem_device) {
765 case 0x8070: /* P4B */
766 case 0x8088: /* P4B533 */
767 case 0x1626: /* L3C notebook */
768 asus_hides_smbus = 1;
769 }
770 if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
771 switch(dev->subsystem_device) {
772 case 0x80b1: /* P4GE-V */
773 case 0x80b2: /* P4PE */
774 case 0x8093: /* P4B533-V */
775 asus_hides_smbus = 1;
776 }
777 if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
778 switch(dev->subsystem_device) {
779 case 0x8030: /* P4T533 */
780 asus_hides_smbus = 1;
781 }
782 if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
783 switch (dev->subsystem_device) {
784 case 0x8070: /* P4G8X Deluxe */
785 asus_hides_smbus = 1;
786 }
787 if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
788 switch (dev->subsystem_device) {
789 case 0x1751: /* M2N notebook */
790 case 0x1821: /* M5N notebook */
791 asus_hides_smbus = 1;
792 }
793 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
794 switch (dev->subsystem_device) {
795 case 0x184b: /* W1N notebook */
796 case 0x186a: /* M6Ne notebook */
797 asus_hides_smbus = 1;
798 }
799 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
800 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
801 switch(dev->subsystem_device) {
802 case 0x088C: /* HP Compaq nc8000 */
803 case 0x0890: /* HP Compaq nc6000 */
804 asus_hides_smbus = 1;
805 }
806 if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
807 switch (dev->subsystem_device) {
808 case 0x12bc: /* HP D330L */
809 asus_hides_smbus = 1;
810 }
811 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_TOSHIBA)) {
812 if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
813 switch(dev->subsystem_device) {
814 case 0x0001: /* Toshiba Satellite A40 */
815 asus_hides_smbus = 1;
816 }
817 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
818 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
819 switch(dev->subsystem_device) {
820 case 0xC00C: /* Samsung P35 notebook */
821 asus_hides_smbus = 1;
822 }
823 }
824}
825DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge );
826DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge );
827DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge );
828DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge );
829DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge );
830DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge );
831DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge );
832
833static void __init asus_hides_smbus_lpc(struct pci_dev *dev)
834{
835 u16 val;
836
837 if (likely(!asus_hides_smbus))
838 return;
839
840 pci_read_config_word(dev, 0xF2, &val);
841 if (val & 0x8) {
842 pci_write_config_word(dev, 0xF2, val & (~0x8));
843 pci_read_config_word(dev, 0xF2, &val);
844 if (val & 0x8)
845 printk(KERN_INFO "PCI: i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
846 else
847 printk(KERN_INFO "PCI: Enabled i801 SMBus device\n");
848 }
849}
850DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc );
851DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc );
852DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc );
853DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc );
854DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc );
855
856/*
857 * SiS 96x south bridge: BIOS typically hides SMBus device...
858 */
859static void __init quirk_sis_96x_smbus(struct pci_dev *dev)
860{
861 u8 val = 0;
862 printk(KERN_INFO "Enabling SiS 96x SMBus.\n");
863 pci_read_config_byte(dev, 0x77, &val);
864 pci_write_config_byte(dev, 0x77, val & ~0x10);
865 pci_read_config_byte(dev, 0x77, &val);
866}
867
868
869#define UHCI_USBLEGSUP 0xc0 /* legacy support */
870#define UHCI_USBCMD 0 /* command register */
871#define UHCI_USBSTS 2 /* status register */
872#define UHCI_USBINTR 4 /* interrupt register */
873#define UHCI_USBLEGSUP_DEFAULT 0x2000 /* only PIRQ enable set */
874#define UHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
875#define UHCI_USBCMD_GRESET (1 << 2) /* Global reset */
876#define UHCI_USBCMD_CONFIGURE (1 << 6) /* config semaphore */
877#define UHCI_USBSTS_HALTED (1 << 5) /* HCHalted bit */
878
879#define OHCI_CONTROL 0x04
880#define OHCI_CMDSTATUS 0x08
881#define OHCI_INTRSTATUS 0x0c
882#define OHCI_INTRENABLE 0x10
883#define OHCI_INTRDISABLE 0x14
884#define OHCI_OCR (1 << 3) /* ownership change request */
885#define OHCI_CTRL_IR (1 << 8) /* interrupt routing */
886#define OHCI_INTR_OC (1 << 30) /* ownership change */
887
888#define EHCI_HCC_PARAMS 0x08 /* extended capabilities */
889#define EHCI_USBCMD 0 /* command register */
890#define EHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
891#define EHCI_USBSTS 4 /* status register */
892#define EHCI_USBSTS_HALTED (1 << 12) /* HCHalted bit */
893#define EHCI_USBINTR 8 /* interrupt register */
894#define EHCI_USBLEGSUP 0 /* legacy support register */
895#define EHCI_USBLEGSUP_BIOS (1 << 16) /* BIOS semaphore */
896#define EHCI_USBLEGSUP_OS (1 << 24) /* OS semaphore */
897#define EHCI_USBLEGCTLSTS 4 /* legacy control/status */
898#define EHCI_USBLEGCTLSTS_SOOE (1 << 13) /* SMI on ownership change */
899
900int usb_early_handoff __devinitdata = 0;
901static int __init usb_handoff_early(char *str)
902{
903 usb_early_handoff = 1;
904 return 0;
905}
906__setup("usb-handoff", usb_handoff_early);
907
908static void __devinit quirk_usb_handoff_uhci(struct pci_dev *pdev)
909{
910 unsigned long base = 0;
911 int wait_time, delta;
912 u16 val, sts;
913 int i;
914
915 for (i = 0; i < PCI_ROM_RESOURCE; i++)
916 if ((pci_resource_flags(pdev, i) & IORESOURCE_IO)) {
917 base = pci_resource_start(pdev, i);
918 break;
919 }
920
921 if (!base)
922 return;
923
924 /*
925 * stop controller
926 */
927 sts = inw(base + UHCI_USBSTS);
928 val = inw(base + UHCI_USBCMD);
929 val &= ~(u16)(UHCI_USBCMD_RUN | UHCI_USBCMD_CONFIGURE);
930 outw(val, base + UHCI_USBCMD);
931
932 /*
933 * wait while it stops if it was running
934 */
935 if ((sts & UHCI_USBSTS_HALTED) == 0)
936 {
937 wait_time = 1000;
938 delta = 100;
939
940 do {
941 outw(0x1f, base + UHCI_USBSTS);
942 udelay(delta);
943 wait_time -= delta;
944 val = inw(base + UHCI_USBSTS);
945 if (val & UHCI_USBSTS_HALTED)
946 break;
947 } while (wait_time > 0);
948 }
949
950 /*
951 * disable interrupts & legacy support
952 */
953 outw(0, base + UHCI_USBINTR);
954 outw(0x1f, base + UHCI_USBSTS);
955 pci_read_config_word(pdev, UHCI_USBLEGSUP, &val);
956 if (val & 0xbf)
957 pci_write_config_word(pdev, UHCI_USBLEGSUP, UHCI_USBLEGSUP_DEFAULT);
958
959}
960
961static void __devinit quirk_usb_handoff_ohci(struct pci_dev *pdev)
962{
963 void __iomem *base;
964 int wait_time;
965
966 base = ioremap_nocache(pci_resource_start(pdev, 0),
967 pci_resource_len(pdev, 0));
968 if (base == NULL) return;
969
970 if (readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) {
971 wait_time = 500; /* 0.5 seconds */
972 writel(OHCI_INTR_OC, base + OHCI_INTRENABLE);
973 writel(OHCI_OCR, base + OHCI_CMDSTATUS);
974 while (wait_time > 0 &&
975 readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) {
976 wait_time -= 10;
977 msleep(10);
978 }
979 }
980
981 /*
982 * disable interrupts
983 */
984 writel(~(u32)0, base + OHCI_INTRDISABLE);
985 writel(~(u32)0, base + OHCI_INTRSTATUS);
986
987 iounmap(base);
988}
989
990static void __devinit quirk_usb_disable_ehci(struct pci_dev *pdev)
991{
992 int wait_time, delta;
993 void __iomem *base, *op_reg_base;
994 u32 hcc_params, val, temp;
995 u8 cap_length;
996
997 base = ioremap_nocache(pci_resource_start(pdev, 0),
998 pci_resource_len(pdev, 0));
999 if (base == NULL) return;
1000
1001 cap_length = readb(base);
1002 op_reg_base = base + cap_length;
1003 hcc_params = readl(base + EHCI_HCC_PARAMS);
1004 hcc_params = (hcc_params >> 8) & 0xff;
1005 if (hcc_params) {
1006 pci_read_config_dword(pdev,
1007 hcc_params + EHCI_USBLEGSUP,
1008 &val);
1009 if (((val & 0xff) == 1) && (val & EHCI_USBLEGSUP_BIOS)) {
1010 /*
1011 * Ok, BIOS is in smm mode, try to hand off...
1012 */
1013 pci_read_config_dword(pdev,
1014 hcc_params + EHCI_USBLEGCTLSTS,
1015 &temp);
1016 pci_write_config_dword(pdev,
1017 hcc_params + EHCI_USBLEGCTLSTS,
1018 temp | EHCI_USBLEGCTLSTS_SOOE);
1019 val |= EHCI_USBLEGSUP_OS;
1020 pci_write_config_dword(pdev,
1021 hcc_params + EHCI_USBLEGSUP,
1022 val);
1023
1024 wait_time = 500;
1025 do {
1026 msleep(10);
1027 wait_time -= 10;
1028 pci_read_config_dword(pdev,
1029 hcc_params + EHCI_USBLEGSUP,
1030 &val);
1031 } while (wait_time && (val & EHCI_USBLEGSUP_BIOS));
1032 if (!wait_time) {
1033 /*
1034 * well, possibly buggy BIOS...
1035 */
1036 printk(KERN_WARNING "EHCI early BIOS handoff "
1037 "failed (BIOS bug ?)\n");
1038 pci_write_config_dword(pdev,
1039 hcc_params + EHCI_USBLEGSUP,
1040 EHCI_USBLEGSUP_OS);
1041 pci_write_config_dword(pdev,
1042 hcc_params + EHCI_USBLEGCTLSTS,
1043 0);
1044 }
1045 }
1046 }
1047
1048 /*
1049 * halt EHCI & disable its interrupts in any case
1050 */
1051 val = readl(op_reg_base + EHCI_USBSTS);
1052 if ((val & EHCI_USBSTS_HALTED) == 0) {
1053 val = readl(op_reg_base + EHCI_USBCMD);
1054 val &= ~EHCI_USBCMD_RUN;
1055 writel(val, op_reg_base + EHCI_USBCMD);
1056
1057 wait_time = 2000;
1058 delta = 100;
1059 do {
1060 writel(0x3f, op_reg_base + EHCI_USBSTS);
1061 udelay(delta);
1062 wait_time -= delta;
1063 val = readl(op_reg_base + EHCI_USBSTS);
1064 if ((val == ~(u32)0) || (val & EHCI_USBSTS_HALTED)) {
1065 break;
1066 }
1067 } while (wait_time > 0);
1068 }
1069 writel(0, op_reg_base + EHCI_USBINTR);
1070 writel(0x3f, op_reg_base + EHCI_USBSTS);
1071
1072 iounmap(base);
1073
1074 return;
1075}
1076
1077
1078
1079static void __devinit quirk_usb_early_handoff(struct pci_dev *pdev)
1080{
1081 if (!usb_early_handoff)
1082 return;
1083
1084 if (pdev->class == ((PCI_CLASS_SERIAL_USB << 8) | 0x00)) { /* UHCI */
1085 quirk_usb_handoff_uhci(pdev);
1086 } else if (pdev->class == ((PCI_CLASS_SERIAL_USB << 8) | 0x10)) { /* OHCI */
1087 quirk_usb_handoff_ohci(pdev);
1088 } else if (pdev->class == ((PCI_CLASS_SERIAL_USB << 8) | 0x20)) { /* EHCI */
1089 quirk_usb_disable_ehci(pdev);
1090 }
1091
1092 return;
1093}
1094DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_usb_early_handoff);
1095
1096/*
1097 * ... This is further complicated by the fact that some SiS96x south
1098 * bridges pretend to be 85C503/5513 instead. In that case see if we
1099 * spotted a compatible north bridge to make sure.
1100 * (pci_find_device doesn't work yet)
1101 *
1102 * We can also enable the sis96x bit in the discovery register..
1103 */
1104static int __devinitdata sis_96x_compatible = 0;
1105
1106#define SIS_DETECT_REGISTER 0x40
1107
1108static void __init quirk_sis_503(struct pci_dev *dev)
1109{
1110 u8 reg;
1111 u16 devid;
1112
1113 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1114 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1115 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1116 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1117 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1118 return;
1119 }
1120
1121 /* Make people aware that we changed the config.. */
1122 printk(KERN_WARNING "Uncovering SIS%x that hid as a SIS503 (compatible=%d)\n", devid, sis_96x_compatible);
1123
1124 /*
1125 * Ok, it now shows up as a 96x.. The 96x quirks are after
1126 * the 503 quirk in the quirk table, so they'll automatically
1127 * run and enable things like the SMBus device
1128 */
1129 dev->device = devid;
1130}
1131
1132static void __init quirk_sis_96x_compatible(struct pci_dev *dev)
1133{
1134 sis_96x_compatible = 1;
1135}
1136DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_645, quirk_sis_96x_compatible );
1137DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_646, quirk_sis_96x_compatible );
1138DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_648, quirk_sis_96x_compatible );
1139DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_650, quirk_sis_96x_compatible );
1140DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_651, quirk_sis_96x_compatible );
1141DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_735, quirk_sis_96x_compatible );
1142
1143DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503 );
1144
1145DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus );
1146DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus );
1147DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus );
1148DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus );
1149
1150#ifdef CONFIG_X86_IO_APIC
1151static void __init quirk_alder_ioapic(struct pci_dev *pdev)
1152{
1153 int i;
1154
1155 if ((pdev->class >> 8) != 0xff00)
1156 return;
1157
1158 /* the first BAR is the location of the IO APIC...we must
1159 * not touch this (and it's already covered by the fixmap), so
1160 * forcibly insert it into the resource tree */
1161 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1162 insert_resource(&iomem_resource, &pdev->resource[0]);
1163
1164 /* The next five BARs all seem to be rubbish, so just clean
1165 * them out */
1166 for (i=1; i < 6; i++) {
1167 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1168 }
1169
1170}
1171DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic );
1172#endif
1173
1174#ifdef CONFIG_SCSI_SATA
1175static void __devinit quirk_intel_ide_combined(struct pci_dev *pdev)
1176{
1177 u8 prog, comb, tmp;
1178 int ich = 0;
1179
1180 /*
1181 * Narrow down to Intel SATA PCI devices.
1182 */
1183 switch (pdev->device) {
1184 /* PCI ids taken from drivers/scsi/ata_piix.c */
1185 case 0x24d1:
1186 case 0x24df:
1187 case 0x25a3:
1188 case 0x25b0:
1189 ich = 5;
1190 break;
1191 case 0x2651:
1192 case 0x2652:
1193 case 0x2653:
Jason Gastonc368ca42005-04-16 15:24:44 -07001194 case 0x2680: /* ESB2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 ich = 6;
1196 break;
1197 case 0x27c0:
1198 case 0x27c4:
1199 ich = 7;
1200 break;
1201 default:
1202 /* we do not handle this PCI device */
1203 return;
1204 }
1205
1206 /*
1207 * Read combined mode register.
1208 */
1209 pci_read_config_byte(pdev, 0x90, &tmp); /* combined mode reg */
1210
1211 if (ich == 5) {
1212 tmp &= 0x6; /* interesting bits 2:1, PATA primary/secondary */
1213 if (tmp == 0x4) /* bits 10x */
1214 comb = (1 << 0); /* SATA port 0, PATA port 1 */
1215 else if (tmp == 0x6) /* bits 11x */
1216 comb = (1 << 2); /* PATA port 0, SATA port 1 */
1217 else
1218 return; /* not in combined mode */
1219 } else {
1220 WARN_ON((ich != 6) && (ich != 7));
1221 tmp &= 0x3; /* interesting bits 1:0 */
1222 if (tmp & (1 << 0))
1223 comb = (1 << 2); /* PATA port 0, SATA port 1 */
1224 else if (tmp & (1 << 1))
1225 comb = (1 << 0); /* SATA port 0, PATA port 1 */
1226 else
1227 return; /* not in combined mode */
1228 }
1229
1230 /*
1231 * Read programming interface register.
1232 * (Tells us if it's legacy or native mode)
1233 */
1234 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1235
1236 /* if SATA port is in native mode, we're ok. */
1237 if (prog & comb)
1238 return;
1239
1240 /* SATA port is in legacy mode. Reserve port so that
1241 * IDE driver does not attempt to use it. If request_region
1242 * fails, it will be obvious at boot time, so we don't bother
1243 * checking return values.
1244 */
1245 if (comb == (1 << 0))
1246 request_region(0x1f0, 8, "libata"); /* port 0 */
1247 else
1248 request_region(0x170, 8, "libata"); /* port 1 */
1249}
1250DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_intel_ide_combined );
1251#endif /* CONFIG_SCSI_SATA */
1252
1253
1254int pcie_mch_quirk;
1255
1256static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
1257{
1258 pcie_mch_quirk = 1;
1259}
1260DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch );
1261DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch );
1262DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch );
1263
1264static void __devinit quirk_netmos(struct pci_dev *dev)
1265{
1266 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1267 unsigned int num_serial = dev->subsystem_device & 0xf;
1268
1269 /*
1270 * These Netmos parts are multiport serial devices with optional
1271 * parallel ports. Even when parallel ports are present, they
1272 * are identified as class SERIAL, which means the serial driver
1273 * will claim them. To prevent this, mark them as class OTHER.
1274 * These combo devices should be claimed by parport_serial.
1275 *
1276 * The subdevice ID is of the form 0x00PS, where <P> is the number
1277 * of parallel ports and <S> is the number of serial ports.
1278 */
1279 switch (dev->device) {
1280 case PCI_DEVICE_ID_NETMOS_9735:
1281 case PCI_DEVICE_ID_NETMOS_9745:
1282 case PCI_DEVICE_ID_NETMOS_9835:
1283 case PCI_DEVICE_ID_NETMOS_9845:
1284 case PCI_DEVICE_ID_NETMOS_9855:
1285 if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
1286 num_parallel) {
1287 printk(KERN_INFO "PCI: Netmos %04x (%u parallel, "
1288 "%u serial); changing class SERIAL to OTHER "
1289 "(use parport_serial)\n",
1290 dev->device, num_parallel, num_serial);
1291 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1292 (dev->class & 0xff);
1293 }
1294 }
1295}
1296DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
1297
1298static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
1299{
1300 while (f < end) {
1301 if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
1302 (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
1303 pr_debug("PCI: Calling quirk %p for %s\n", f->hook, pci_name(dev));
1304 f->hook(dev);
1305 }
1306 f++;
1307 }
1308}
1309
1310extern struct pci_fixup __start_pci_fixups_early[];
1311extern struct pci_fixup __end_pci_fixups_early[];
1312extern struct pci_fixup __start_pci_fixups_header[];
1313extern struct pci_fixup __end_pci_fixups_header[];
1314extern struct pci_fixup __start_pci_fixups_final[];
1315extern struct pci_fixup __end_pci_fixups_final[];
1316extern struct pci_fixup __start_pci_fixups_enable[];
1317extern struct pci_fixup __end_pci_fixups_enable[];
1318
1319
1320void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
1321{
1322 struct pci_fixup *start, *end;
1323
1324 switch(pass) {
1325 case pci_fixup_early:
1326 start = __start_pci_fixups_early;
1327 end = __end_pci_fixups_early;
1328 break;
1329
1330 case pci_fixup_header:
1331 start = __start_pci_fixups_header;
1332 end = __end_pci_fixups_header;
1333 break;
1334
1335 case pci_fixup_final:
1336 start = __start_pci_fixups_final;
1337 end = __end_pci_fixups_final;
1338 break;
1339
1340 case pci_fixup_enable:
1341 start = __start_pci_fixups_enable;
1342 end = __end_pci_fixups_enable;
1343 break;
1344
1345 default:
1346 /* stupid compiler warning, you would think with an enum... */
1347 return;
1348 }
1349 pci_do_fixups(dev, start, end);
1350}
1351
1352EXPORT_SYMBOL(pcie_mch_quirk);
1353#ifdef CONFIG_HOTPLUG
1354EXPORT_SYMBOL(pci_fixup_device);
1355#endif