blob: d5e03a4a8ea13eee4d307c22f7254f7d243c40f7 [file] [log] [blame]
Ben Skeggsa11c3192010-08-27 10:00:25 +10001/*
2 * Copyright 2010 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
25#include "drmP.h"
26
27#include "nouveau_drv.h"
28#include "nouveau_vm.h"
29
30void
Ben Skeggs3ee01282010-12-15 11:04:39 +100031nv50_vm_map_pgt(struct nouveau_gpuobj *pgd, u32 pde,
32 struct nouveau_gpuobj *pgt[2])
Ben Skeggsa11c3192010-08-27 10:00:25 +100033{
Ben Skeggs3ee01282010-12-15 11:04:39 +100034 u64 phys = 0xdeadcafe00000000ULL;
35 u32 coverage = 0;
Ben Skeggsa11c3192010-08-27 10:00:25 +100036
Ben Skeggs3ee01282010-12-15 11:04:39 +100037 if (pgt[0]) {
38 phys = 0x00000003 | pgt[0]->vinst; /* present, 4KiB pages */
39 coverage = (pgt[0]->size >> 3) << 12;
40 } else
41 if (pgt[1]) {
42 phys = 0x00000001 | pgt[1]->vinst; /* present */
43 coverage = (pgt[1]->size >> 3) << 16;
Ben Skeggsa11c3192010-08-27 10:00:25 +100044 }
45
Ben Skeggs3ee01282010-12-15 11:04:39 +100046 if (phys & 1) {
Ben Skeggs3ee01282010-12-15 11:04:39 +100047 if (coverage <= 32 * 1024 * 1024)
48 phys |= 0x60;
49 else if (coverage <= 64 * 1024 * 1024)
50 phys |= 0x40;
51 else if (coverage < 128 * 1024 * 1024)
52 phys |= 0x20;
53 }
Ben Skeggsa11c3192010-08-27 10:00:25 +100054
55 nv_wo32(pgd, (pde * 8) + 0, lower_32_bits(phys));
56 nv_wo32(pgd, (pde * 8) + 4, upper_32_bits(phys));
57}
58
Ben Skeggsa11c3192010-08-27 10:00:25 +100059static inline u64
60nv50_vm_addr(struct nouveau_vma *vma, struct nouveau_gpuobj *pgt,
61 u64 phys, u32 memtype, u32 target)
62{
63 struct drm_nouveau_private *dev_priv = pgt->dev->dev_private;
64
65 phys |= 1; /* present */
66 phys |= (u64)memtype << 40;
67
68 /* IGPs don't have real VRAM, re-target to stolen system memory */
69 if (target == 0 && dev_priv->vram_sys_base) {
70 phys += dev_priv->vram_sys_base;
71 target = 3;
72 }
73
74 phys |= target << 4;
75
76 if (vma->access & NV_MEM_ACCESS_SYS)
77 phys |= (1 << 6);
78
79 if (!(vma->access & NV_MEM_ACCESS_WO))
80 phys |= (1 << 3);
81
82 return phys;
83}
84
85void
86nv50_vm_map(struct nouveau_vma *vma, struct nouveau_gpuobj *pgt,
Ben Skeggsd5f42392011-02-10 12:22:52 +100087 struct nouveau_mem *mem, u32 pte, u32 cnt, u64 phys)
Ben Skeggsa11c3192010-08-27 10:00:25 +100088{
Ben Skeggs910d1b32010-12-21 11:15:44 +100089 u32 block;
90 int i;
Ben Skeggsa11c3192010-08-27 10:00:25 +100091
92 phys = nv50_vm_addr(vma, pgt, phys, mem->memtype, 0);
93 pte <<= 3;
94 cnt <<= 3;
95
96 while (cnt) {
97 u32 offset_h = upper_32_bits(phys);
98 u32 offset_l = lower_32_bits(phys);
99
100 for (i = 7; i >= 0; i--) {
101 block = 1 << (i + 3);
102 if (cnt >= block && !(pte & (block - 1)))
103 break;
104 }
105 offset_l |= (i << 7);
106
107 phys += block << (vma->node->type - 3);
108 cnt -= block;
109
110 while (block) {
111 nv_wo32(pgt, pte + 0, offset_l);
112 nv_wo32(pgt, pte + 4, offset_h);
113 pte += 8;
114 block -= 8;
115 }
116 }
117}
118
119void
120nv50_vm_map_sg(struct nouveau_vma *vma, struct nouveau_gpuobj *pgt,
121 u32 pte, dma_addr_t *list, u32 cnt)
122{
123 pte <<= 3;
124 while (cnt--) {
125 u64 phys = nv50_vm_addr(vma, pgt, (u64)*list++, 0, 2);
126 nv_wo32(pgt, pte + 0, lower_32_bits(phys));
127 nv_wo32(pgt, pte + 4, upper_32_bits(phys));
128 pte += 8;
129 }
130}
131
132void
133nv50_vm_unmap(struct nouveau_gpuobj *pgt, u32 pte, u32 cnt)
134{
135 pte <<= 3;
136 while (cnt--) {
137 nv_wo32(pgt, pte + 0, 0x00000000);
138 nv_wo32(pgt, pte + 4, 0x00000000);
139 pte += 8;
140 }
141}
142
143void
144nv50_vm_flush(struct nouveau_vm *vm)
145{
146 struct drm_nouveau_private *dev_priv = vm->dev->dev_private;
147 struct nouveau_instmem_engine *pinstmem = &dev_priv->engine.instmem;
Ben Skeggs4c136142010-11-15 11:54:21 +1000148 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
149 struct nouveau_pgraph_engine *pgraph = &dev_priv->engine.graph;
150 struct nouveau_crypt_engine *pcrypt = &dev_priv->engine.crypt;
Ben Skeggsa11c3192010-08-27 10:00:25 +1000151
152 pinstmem->flush(vm->dev);
Ben Skeggs4c136142010-11-15 11:54:21 +1000153
154 /* BAR */
155 if (vm != dev_priv->chan_vm) {
156 nv50_vm_flush_engine(vm->dev, 6);
157 return;
158 }
159
160 pfifo->tlb_flush(vm->dev);
161
162 if (atomic_read(&vm->pgraph_refs))
163 pgraph->tlb_flush(vm->dev);
164 if (atomic_read(&vm->pcrypt_refs))
165 pcrypt->tlb_flush(vm->dev);
Ben Skeggsa11c3192010-08-27 10:00:25 +1000166}
167
168void
169nv50_vm_flush_engine(struct drm_device *dev, int engine)
170{
171 nv_wr32(dev, 0x100c80, (engine << 16) | 1);
172 if (!nv_wait(dev, 0x100c80, 0x00000001, 0x00000000))
173 NV_ERROR(dev, "vm flush timeout: engine %d\n", engine);
174}