blob: 13745deb16c8bd733613a8572b9d2177f15e0890 [file] [log] [blame]
Ingo Molnar5c167b82008-12-17 09:02:19 +01001#ifndef _ASM_X86_PERF_COUNTER_H
2#define _ASM_X86_PERF_COUNTER_H
Thomas Gleixner003a46c2007-10-15 13:57:47 +02003
Ingo Molnareb2b8612008-12-17 09:09:13 +01004/*
5 * Performance counter hw details:
6 */
7
8#define X86_PMC_MAX_GENERIC 8
9#define X86_PMC_MAX_FIXED 3
10
Ingo Molnar862a1a52008-12-17 13:09:20 +010011#define X86_PMC_IDX_GENERIC 0
12#define X86_PMC_IDX_FIXED 32
13#define X86_PMC_IDX_MAX 64
14
Ingo Molnar241771e2008-12-03 10:39:53 +010015#define MSR_ARCH_PERFMON_PERFCTR0 0xc1
16#define MSR_ARCH_PERFMON_PERFCTR1 0xc2
Thomas Gleixner003a46c2007-10-15 13:57:47 +020017
Ingo Molnar241771e2008-12-03 10:39:53 +010018#define MSR_ARCH_PERFMON_EVENTSEL0 0x186
19#define MSR_ARCH_PERFMON_EVENTSEL1 0x187
Thomas Gleixner003a46c2007-10-15 13:57:47 +020020
Ingo Molnar241771e2008-12-03 10:39:53 +010021#define ARCH_PERFMON_EVENTSEL0_ENABLE (1 << 22)
22#define ARCH_PERFMON_EVENTSEL_INT (1 << 20)
23#define ARCH_PERFMON_EVENTSEL_OS (1 << 17)
24#define ARCH_PERFMON_EVENTSEL_USR (1 << 16)
Thomas Gleixner003a46c2007-10-15 13:57:47 +020025
Ingo Molnar241771e2008-12-03 10:39:53 +010026#define ARCH_PERFMON_UNHALTED_CORE_CYCLES_SEL 0x3c
27#define ARCH_PERFMON_UNHALTED_CORE_CYCLES_UMASK (0x00 << 8)
28#define ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX 0
Thomas Gleixner003a46c2007-10-15 13:57:47 +020029#define ARCH_PERFMON_UNHALTED_CORE_CYCLES_PRESENT \
Ingo Molnar241771e2008-12-03 10:39:53 +010030 (1 << (ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX))
31
32#define ARCH_PERFMON_BRANCH_MISSES_RETIRED 6
Thomas Gleixner003a46c2007-10-15 13:57:47 +020033
Ingo Molnareb2b8612008-12-17 09:09:13 +010034/*
35 * Intel "Architectural Performance Monitoring" CPUID
36 * detection/enumeration details:
37 */
Thomas Gleixner003a46c2007-10-15 13:57:47 +020038union cpuid10_eax {
39 struct {
40 unsigned int version_id:8;
41 unsigned int num_counters:8;
42 unsigned int bit_width:8;
43 unsigned int mask_length:8;
44 } split;
45 unsigned int full;
46};
47
Ingo Molnar703e9372008-12-17 10:51:15 +010048union cpuid10_edx {
49 struct {
50 unsigned int num_counters_fixed:4;
51 unsigned int reserved:28;
52 } split;
53 unsigned int full;
54};
55
56
57/*
58 * Fixed-purpose performance counters:
59 */
60
Ingo Molnar862a1a52008-12-17 13:09:20 +010061/*
62 * All 3 fixed-mode PMCs are configured via this single MSR:
63 */
64#define MSR_ARCH_PERFMON_FIXED_CTR_CTRL 0x38d
65
66/*
67 * The counts are available in three separate MSRs:
68 */
69
Ingo Molnar703e9372008-12-17 10:51:15 +010070/* Instr_Retired.Any: */
71#define MSR_ARCH_PERFMON_FIXED_CTR0 0x309
72
73/* CPU_CLK_Unhalted.Core: */
74#define MSR_ARCH_PERFMON_FIXED_CTR1 0x30a
75
76/* CPU_CLK_Unhalted.Ref: */
77#define MSR_ARCH_PERFMON_FIXED_CTR2 0x30b
78
Ingo Molnar241771e2008-12-03 10:39:53 +010079#ifdef CONFIG_PERF_COUNTERS
80extern void init_hw_perf_counters(void);
81extern void perf_counters_lapic_init(int nmi);
82#else
83static inline void init_hw_perf_counters(void) { }
84static inline void perf_counters_lapic_init(int nmi) { }
85#endif
86
Ingo Molnar5c167b82008-12-17 09:02:19 +010087#endif /* _ASM_X86_PERF_COUNTER_H */