blob: badcf5e8d695605a08e030eb62008151479c5ce2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Synthesize TLB refill handlers at runtime.
7 *
Thiemo Seufere30ec452008-01-28 20:05:38 +00008 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
David Daney95affdd2009-05-20 11:40:59 -07009 * Copyright (C) 2005, 2007, 2008, 2009 Maciej W. Rozycki
Ralf Baechle41c594a2006-04-05 09:45:45 +010010 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
David Daneyfd062c82009-05-27 17:47:44 -070011 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
Ralf Baechle41c594a2006-04-05 09:45:45 +010012 *
13 * ... and the days got worse and worse and now you see
14 * I've gone completly out of my mind.
15 *
16 * They're coming to take me a away haha
17 * they're coming to take me a away hoho hihi haha
18 * to the funny farm where code is beautiful all the time ...
19 *
20 * (Condolences to Napoleon XIV)
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 */
22
David Daney95affdd2009-05-20 11:40:59 -070023#include <linux/bug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/kernel.h>
25#include <linux/types.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010026#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/string.h>
28#include <linux/init.h>
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <asm/war.h>
32
Thiemo Seufere30ec452008-01-28 20:05:38 +000033#include "uasm.h"
34
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010035static inline int r45k_bvahwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070036{
37 /* XXX: We should probe for the presence of this bug, but we don't. */
38 return 0;
39}
40
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010041static inline int r4k_250MHZhwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070042{
43 /* XXX: We should probe for the presence of this bug, but we don't. */
44 return 0;
45}
46
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010047static inline int __maybe_unused bcm1250_m3_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070048{
49 return BCM1250_M3_WAR;
50}
51
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010052static inline int __maybe_unused r10000_llsc_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070053{
54 return R10000_LLSC_WAR;
55}
56
57/*
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +010058 * Found by experiment: At least some revisions of the 4kc throw under
59 * some circumstances a machine check exception, triggered by invalid
60 * values in the index register. Delaying the tlbp instruction until
61 * after the next branch, plus adding an additional nop in front of
62 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
63 * why; it's not an issue caused by the core RTL.
64 *
65 */
Ralf Baechle234fcd12008-03-08 09:56:28 +000066static int __cpuinit m4kc_tlbp_war(void)
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +010067{
68 return (current_cpu_data.processor_id & 0xffff00) ==
69 (PRID_COMP_MIPS | PRID_IMP_4KC);
70}
71
Thiemo Seufere30ec452008-01-28 20:05:38 +000072/* Handle labels (which must be positive integers). */
Linus Torvalds1da177e2005-04-16 15:20:36 -070073enum label_id {
Thiemo Seufere30ec452008-01-28 20:05:38 +000074 label_second_part = 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 label_leave,
76 label_vmalloc,
77 label_vmalloc_done,
78 label_tlbw_hazard,
79 label_split,
80 label_nopage_tlbl,
81 label_nopage_tlbs,
82 label_nopage_tlbm,
83 label_smp_pgtable_change,
84 label_r3000_write_probe_fail,
David Daneyfd062c82009-05-27 17:47:44 -070085#ifdef CONFIG_HUGETLB_PAGE
86 label_tlb_huge_update,
87#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070088};
89
Thiemo Seufere30ec452008-01-28 20:05:38 +000090UASM_L_LA(_second_part)
91UASM_L_LA(_leave)
Thiemo Seufere30ec452008-01-28 20:05:38 +000092UASM_L_LA(_vmalloc)
93UASM_L_LA(_vmalloc_done)
94UASM_L_LA(_tlbw_hazard)
95UASM_L_LA(_split)
96UASM_L_LA(_nopage_tlbl)
97UASM_L_LA(_nopage_tlbs)
98UASM_L_LA(_nopage_tlbm)
99UASM_L_LA(_smp_pgtable_change)
100UASM_L_LA(_r3000_write_probe_fail)
David Daneyfd062c82009-05-27 17:47:44 -0700101#ifdef CONFIG_HUGETLB_PAGE
102UASM_L_LA(_tlb_huge_update)
103#endif
Atsushi Nemoto656be922006-10-26 00:08:31 +0900104
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200105/*
106 * For debug purposes.
107 */
108static inline void dump_handler(const u32 *handler, int count)
109{
110 int i;
111
112 pr_debug("\t.set push\n");
113 pr_debug("\t.set noreorder\n");
114
115 for (i = 0; i < count; i++)
116 pr_debug("\t%p\t.word 0x%08x\n", &handler[i], handler[i]);
117
118 pr_debug("\t.set pop\n");
119}
120
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121/* The only general purpose registers allowed in TLB handlers. */
122#define K0 26
123#define K1 27
124
125/* Some CP0 registers */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100126#define C0_INDEX 0, 0
127#define C0_ENTRYLO0 2, 0
128#define C0_TCBIND 2, 2
129#define C0_ENTRYLO1 3, 0
130#define C0_CONTEXT 4, 0
David Daneyfd062c82009-05-27 17:47:44 -0700131#define C0_PAGEMASK 5, 0
Ralf Baechle41c594a2006-04-05 09:45:45 +0100132#define C0_BADVADDR 8, 0
133#define C0_ENTRYHI 10, 0
134#define C0_EPC 14, 0
135#define C0_XCONTEXT 20, 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
Ralf Baechle875d43e2005-09-03 15:56:16 -0700137#ifdef CONFIG_64BIT
Thiemo Seufere30ec452008-01-28 20:05:38 +0000138# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000140# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141#endif
142
143/* The worst case length of the handler is around 18 instructions for
144 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
145 * Maximum space available is 32 instructions for R3000 and 64
146 * instructions for R4000.
147 *
148 * We deliberately chose a buffer size of 128, so we won't scribble
149 * over anything important on overflow before we panic.
150 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000151static u32 tlb_handler[128] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152
153/* simply assume worst case size for labels and relocs */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000154static struct uasm_label labels[128] __cpuinitdata;
155static struct uasm_reloc relocs[128] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156
David Daney82622282009-10-14 12:16:56 -0700157#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
158/*
159 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
160 * we cannot do r3000 under these circumstances.
161 */
162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163/*
164 * The R3000 TLB handler is simple.
165 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000166static void __cpuinit build_r3000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167{
168 long pgdc = (long)pgd_current;
169 u32 *p;
170
171 memset(tlb_handler, 0, sizeof(tlb_handler));
172 p = tlb_handler;
173
Thiemo Seufere30ec452008-01-28 20:05:38 +0000174 uasm_i_mfc0(&p, K0, C0_BADVADDR);
175 uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
176 uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
177 uasm_i_srl(&p, K0, K0, 22); /* load delay */
178 uasm_i_sll(&p, K0, K0, 2);
179 uasm_i_addu(&p, K1, K1, K0);
180 uasm_i_mfc0(&p, K0, C0_CONTEXT);
181 uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
182 uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
183 uasm_i_addu(&p, K1, K1, K0);
184 uasm_i_lw(&p, K0, 0, K1);
185 uasm_i_nop(&p); /* load delay */
186 uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
187 uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
188 uasm_i_tlbwr(&p); /* cp0 delay */
189 uasm_i_jr(&p, K1);
190 uasm_i_rfe(&p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
192 if (p > tlb_handler + 32)
193 panic("TLB refill handler space exceeded");
194
Thiemo Seufere30ec452008-01-28 20:05:38 +0000195 pr_debug("Wrote TLB refill handler (%u instructions).\n",
196 (unsigned int)(p - tlb_handler));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197
Ralf Baechle91b05e62006-03-29 18:53:00 +0100198 memcpy((void *)ebase, tlb_handler, 0x80);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200199
200 dump_handler((u32 *)ebase, 32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201}
David Daney82622282009-10-14 12:16:56 -0700202#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203
204/*
205 * The R4000 TLB handler is much more complicated. We have two
206 * consecutive handler areas with 32 instructions space each.
207 * Since they aren't used at the same time, we can overflow in the
208 * other one.To keep things simple, we first assume linear space,
209 * then we relocate it to the final handler layout as needed.
210 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000211static u32 final_handler[64] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212
213/*
214 * Hazards
215 *
216 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
217 * 2. A timing hazard exists for the TLBP instruction.
218 *
219 * stalling_instruction
220 * TLBP
221 *
222 * The JTLB is being read for the TLBP throughout the stall generated by the
223 * previous instruction. This is not really correct as the stalling instruction
224 * can modify the address used to access the JTLB. The failure symptom is that
225 * the TLBP instruction will use an address created for the stalling instruction
226 * and not the address held in C0_ENHI and thus report the wrong results.
227 *
228 * The software work-around is to not allow the instruction preceding the TLBP
229 * to stall - make it an NOP or some other instruction guaranteed not to stall.
230 *
231 * Errata 2 will not be fixed. This errata is also on the R5000.
232 *
233 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
234 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000235static void __cpuinit __maybe_unused build_tlb_probe_entry(u32 **p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100237 switch (current_cpu_type()) {
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200238 /* Found by experiment: R4600 v2.0/R4700 needs this, too. */
Thiemo Seuferf5b4d952005-09-09 17:11:50 +0000239 case CPU_R4600:
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200240 case CPU_R4700:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 case CPU_R5000:
242 case CPU_R5000A:
243 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000244 uasm_i_nop(p);
245 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 break;
247
248 default:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000249 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 break;
251 }
252}
253
254/*
255 * Write random or indexed TLB entry, and care about the hazards from
256 * the preceeding mtc0 and for the following eret.
257 */
258enum tlb_write_entry { tlb_random, tlb_indexed };
259
Ralf Baechle234fcd12008-03-08 09:56:28 +0000260static void __cpuinit build_tlb_write_entry(u32 **p, struct uasm_label **l,
Thiemo Seufere30ec452008-01-28 20:05:38 +0000261 struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 enum tlb_write_entry wmode)
263{
264 void(*tlbw)(u32 **) = NULL;
265
266 switch (wmode) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000267 case tlb_random: tlbw = uasm_i_tlbwr; break;
268 case tlb_indexed: tlbw = uasm_i_tlbwi; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 }
270
Ralf Baechle161548b2008-01-29 10:14:54 +0000271 if (cpu_has_mips_r2) {
David Daney41f0e4d2009-05-12 12:41:53 -0700272 if (cpu_has_mips_r2_exec_hazard)
273 uasm_i_ehb(p);
Ralf Baechle161548b2008-01-29 10:14:54 +0000274 tlbw(p);
275 return;
276 }
277
Ralf Baechle10cc3522007-10-11 23:46:15 +0100278 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 case CPU_R4000PC:
280 case CPU_R4000SC:
281 case CPU_R4000MC:
282 case CPU_R4400PC:
283 case CPU_R4400SC:
284 case CPU_R4400MC:
285 /*
286 * This branch uses up a mtc0 hazard nop slot and saves
287 * two nops after the tlbw instruction.
288 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000289 uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000291 uasm_l_tlbw_hazard(l, *p);
292 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 break;
294
295 case CPU_R4600:
296 case CPU_R4700:
297 case CPU_R5000:
298 case CPU_R5000A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000299 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000300 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000301 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000302 break;
303
304 case CPU_R4300:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 case CPU_5KC:
306 case CPU_TX49XX:
Pete Popovbdf21b12005-07-14 17:47:57 +0000307 case CPU_PR4450:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000308 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 tlbw(p);
310 break;
311
312 case CPU_R10000:
313 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400314 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 case CPU_4KC:
Thomas Bogendoerferb1ec4c82008-03-26 16:42:54 +0100316 case CPU_4KEC:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 case CPU_SB1:
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700318 case CPU_SB1A:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 case CPU_4KSC:
320 case CPU_20KC:
321 case CPU_25KF:
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200322 case CPU_BCM3302:
323 case CPU_BCM4710:
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800324 case CPU_LOONGSON2:
Maxime Bizon0de663e2009-08-18 13:23:37 +0100325 case CPU_BCM6338:
326 case CPU_BCM6345:
327 case CPU_BCM6348:
328 case CPU_BCM6358:
Shinya Kuribayashia644b272009-03-03 18:05:51 +0900329 case CPU_R5500:
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100330 if (m4kc_tlbp_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000331 uasm_i_nop(p);
Manuel Lauss2f794d02009-03-25 17:49:30 +0100332 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 tlbw(p);
334 break;
335
336 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000337 uasm_i_nop(p); /* QED specifies 2 nops hazard */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 /*
339 * This branch uses up a mtc0 hazard nop slot and saves
340 * a nop after the tlbw instruction.
341 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000342 uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000344 uasm_l_tlbw_hazard(l, *p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 break;
346
347 case CPU_RM7000:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000348 uasm_i_nop(p);
349 uasm_i_nop(p);
350 uasm_i_nop(p);
351 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 tlbw(p);
353 break;
354
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 case CPU_RM9000:
356 /*
357 * When the JTLB is updated by tlbwi or tlbwr, a subsequent
358 * use of the JTLB for instructions should not occur for 4
359 * cpu cycles and use for data translations should not occur
360 * for 3 cpu cycles.
361 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000362 uasm_i_ssnop(p);
363 uasm_i_ssnop(p);
364 uasm_i_ssnop(p);
365 uasm_i_ssnop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000367 uasm_i_ssnop(p);
368 uasm_i_ssnop(p);
369 uasm_i_ssnop(p);
370 uasm_i_ssnop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 break;
372
373 case CPU_VR4111:
374 case CPU_VR4121:
375 case CPU_VR4122:
376 case CPU_VR4181:
377 case CPU_VR4181A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000378 uasm_i_nop(p);
379 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000381 uasm_i_nop(p);
382 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 break;
384
385 case CPU_VR4131:
386 case CPU_VR4133:
Ralf Baechle7623deb2005-08-29 16:49:55 +0000387 case CPU_R5432:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000388 uasm_i_nop(p);
389 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 tlbw(p);
391 break;
392
393 default:
394 panic("No TLB refill handler yet (CPU type: %d)",
395 current_cpu_data.cputype);
396 break;
397 }
398}
399
David Daneyfd062c82009-05-27 17:47:44 -0700400#ifdef CONFIG_HUGETLB_PAGE
401static __cpuinit void build_huge_tlb_write_entry(u32 **p,
402 struct uasm_label **l,
403 struct uasm_reloc **r,
404 unsigned int tmp,
405 enum tlb_write_entry wmode)
406{
407 /* Set huge page tlb entry size */
408 uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
409 uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
410 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
411
412 build_tlb_write_entry(p, l, r, wmode);
413
414 /* Reset default page size */
415 if (PM_DEFAULT_MASK >> 16) {
416 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
417 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
418 uasm_il_b(p, r, label_leave);
419 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
420 } else if (PM_DEFAULT_MASK) {
421 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
422 uasm_il_b(p, r, label_leave);
423 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
424 } else {
425 uasm_il_b(p, r, label_leave);
426 uasm_i_mtc0(p, 0, C0_PAGEMASK);
427 }
428}
429
430/*
431 * Check if Huge PTE is present, if so then jump to LABEL.
432 */
433static void __cpuinit
434build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
435 unsigned int pmd, int lid)
436{
437 UASM_i_LW(p, tmp, 0, pmd);
438 uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
439 uasm_il_bnez(p, r, tmp, lid);
440}
441
442static __cpuinit void build_huge_update_entries(u32 **p,
443 unsigned int pte,
444 unsigned int tmp)
445{
446 int small_sequence;
447
448 /*
449 * A huge PTE describes an area the size of the
450 * configured huge page size. This is twice the
451 * of the large TLB entry size we intend to use.
452 * A TLB entry half the size of the configured
453 * huge page size is configured into entrylo0
454 * and entrylo1 to cover the contiguous huge PTE
455 * address space.
456 */
457 small_sequence = (HPAGE_SIZE >> 7) < 0x10000;
458
459 /* We can clobber tmp. It isn't used after this.*/
460 if (!small_sequence)
461 uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));
462
463 UASM_i_SRL(p, pte, pte, 6); /* convert to entrylo */
464 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* load it */
465 /* convert to entrylo1 */
466 if (small_sequence)
467 UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
468 else
469 UASM_i_ADDU(p, pte, pte, tmp);
470
471 uasm_i_mtc0(p, pte, C0_ENTRYLO1); /* load it */
472}
473
474static __cpuinit void build_huge_handler_tail(u32 **p,
475 struct uasm_reloc **r,
476 struct uasm_label **l,
477 unsigned int pte,
478 unsigned int ptr)
479{
480#ifdef CONFIG_SMP
481 UASM_i_SC(p, pte, 0, ptr);
482 uasm_il_beqz(p, r, pte, label_tlb_huge_update);
483 UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
484#else
485 UASM_i_SW(p, pte, 0, ptr);
486#endif
487 build_huge_update_entries(p, pte, ptr);
488 build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed);
489}
490#endif /* CONFIG_HUGETLB_PAGE */
491
Ralf Baechle875d43e2005-09-03 15:56:16 -0700492#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493/*
494 * TMP and PTR are scratch.
495 * TMP will be clobbered, PTR will hold the pmd entry.
496 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000497static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000498build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 unsigned int tmp, unsigned int ptr)
500{
David Daney82622282009-10-14 12:16:56 -0700501#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 long pgdc = (long)pgd_current;
David Daney82622282009-10-14 12:16:56 -0700503#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 /*
505 * The vmalloc handling is not in the hotpath.
506 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000507 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000508 uasm_il_bltz(p, r, tmp, label_vmalloc);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000509 /* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
David Daney82622282009-10-14 12:16:56 -0700511#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
512 /*
513 * &pgd << 11 stored in CONTEXT [23..63].
514 */
515 UASM_i_MFC0(p, ptr, C0_CONTEXT);
516 uasm_i_dins(p, ptr, 0, 0, 23); /* Clear lower 23 bits of context. */
517 uasm_i_ori(p, ptr, ptr, 0x540); /* 1 0 1 0 1 << 6 xkphys cached */
518 uasm_i_drotr(p, ptr, ptr, 11);
519#elif defined(CONFIG_SMP)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100520# ifdef CONFIG_MIPS_MT_SMTC
521 /*
522 * SMTC uses TCBind value as "CPU" index
523 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000524 uasm_i_mfc0(p, ptr, C0_TCBIND);
525 uasm_i_dsrl(p, ptr, ptr, 19);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100526# else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 /*
Thiemo Seufer1b3a6e92005-04-01 14:07:13 +0000528 * 64 bit SMP running in XKPHYS has smp_processor_id() << 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 * stored in CONTEXT.
530 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000531 uasm_i_dmfc0(p, ptr, C0_CONTEXT);
532 uasm_i_dsrl(p, ptr, ptr, 23);
David Daney82622282009-10-14 12:16:56 -0700533# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000534 UASM_i_LA_mostly(p, tmp, pgdc);
535 uasm_i_daddu(p, ptr, ptr, tmp);
536 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
537 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000539 UASM_i_LA_mostly(p, ptr, pgdc);
540 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541#endif
542
Thiemo Seufere30ec452008-01-28 20:05:38 +0000543 uasm_l_vmalloc_done(l, *p);
Ralf Baechle242954b2006-10-24 02:29:01 +0100544
545 if (PGDIR_SHIFT - 3 < 32) /* get pgd offset in bytes */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000546 uasm_i_dsrl(p, tmp, tmp, PGDIR_SHIFT-3);
Ralf Baechle242954b2006-10-24 02:29:01 +0100547 else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000548 uasm_i_dsrl32(p, tmp, tmp, PGDIR_SHIFT - 3 - 32);
Ralf Baechle242954b2006-10-24 02:29:01 +0100549
Thiemo Seufere30ec452008-01-28 20:05:38 +0000550 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
551 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
552 uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
553 uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
554 uasm_i_dsrl(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
555 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
556 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557}
558
559/*
560 * BVADDR is the faulting address, PTR is scratch.
561 * PTR will hold the pgd for vmalloc.
562 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000563static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000564build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 unsigned int bvaddr, unsigned int ptr)
566{
567 long swpd = (long)swapper_pg_dir;
568
Thiemo Seufere30ec452008-01-28 20:05:38 +0000569 uasm_l_vmalloc(l, *p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570
Thiemo Seufere30ec452008-01-28 20:05:38 +0000571 if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
572 uasm_il_b(p, r, label_vmalloc_done);
573 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 } else {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000575 UASM_i_LA_mostly(p, ptr, swpd);
576 uasm_il_b(p, r, label_vmalloc_done);
577 if (uasm_in_compat_space_p(swpd))
578 uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
Maciej W. Rozycki619b6e12007-10-23 12:43:25 +0100579 else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000580 uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581 }
582}
583
Ralf Baechle875d43e2005-09-03 15:56:16 -0700584#else /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585
586/*
587 * TMP and PTR are scratch.
588 * TMP will be clobbered, PTR will hold the pgd entry.
589 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000590static void __cpuinit __maybe_unused
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
592{
593 long pgdc = (long)pgd_current;
594
595 /* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
596#ifdef CONFIG_SMP
Ralf Baechle41c594a2006-04-05 09:45:45 +0100597#ifdef CONFIG_MIPS_MT_SMTC
598 /*
599 * SMTC uses TCBind value as "CPU" index
600 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000601 uasm_i_mfc0(p, ptr, C0_TCBIND);
602 UASM_i_LA_mostly(p, tmp, pgdc);
603 uasm_i_srl(p, ptr, ptr, 19);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100604#else
605 /*
606 * smp_processor_id() << 3 is stored in CONTEXT.
607 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000608 uasm_i_mfc0(p, ptr, C0_CONTEXT);
609 UASM_i_LA_mostly(p, tmp, pgdc);
610 uasm_i_srl(p, ptr, ptr, 23);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100611#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000612 uasm_i_addu(p, ptr, tmp, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000614 UASM_i_LA_mostly(p, ptr, pgdc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000616 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
617 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
618 uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
619 uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
620 uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621}
622
Ralf Baechle875d43e2005-09-03 15:56:16 -0700623#endif /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624
Ralf Baechle234fcd12008-03-08 09:56:28 +0000625static void __cpuinit build_adjust_context(u32 **p, unsigned int ctx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626{
Ralf Baechle242954b2006-10-24 02:29:01 +0100627 unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);
629
Ralf Baechle10cc3522007-10-11 23:46:15 +0100630 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 case CPU_VR41XX:
632 case CPU_VR4111:
633 case CPU_VR4121:
634 case CPU_VR4122:
635 case CPU_VR4131:
636 case CPU_VR4181:
637 case CPU_VR4181A:
638 case CPU_VR4133:
639 shift += 2;
640 break;
641
642 default:
643 break;
644 }
645
646 if (shift)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000647 UASM_i_SRL(p, ctx, ctx, shift);
648 uasm_i_andi(p, ctx, ctx, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649}
650
Ralf Baechle234fcd12008-03-08 09:56:28 +0000651static void __cpuinit build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652{
653 /*
654 * Bug workaround for the Nevada. It seems as if under certain
655 * circumstances the move from cp0_context might produce a
656 * bogus result when the mfc0 instruction and its consumer are
657 * in a different cacheline or a load instruction, probably any
658 * memory reference, is between them.
659 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100660 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000662 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 GET_CONTEXT(p, tmp); /* get context reg */
664 break;
665
666 default:
667 GET_CONTEXT(p, tmp); /* get context reg */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000668 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 break;
670 }
671
672 build_adjust_context(p, tmp);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000673 UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674}
675
Ralf Baechle234fcd12008-03-08 09:56:28 +0000676static void __cpuinit build_update_entries(u32 **p, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 unsigned int ptep)
678{
679 /*
680 * 64bit address support (36bit on a 32bit CPU) in a 32bit
681 * Kernel is a special case. Only a few CPUs use it.
682 */
683#ifdef CONFIG_64BIT_PHYS_ADDR
684 if (cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000685 uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
686 uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
687 uasm_i_dsrl(p, tmp, tmp, 6); /* convert to entrylo0 */
688 uasm_i_mtc0(p, tmp, C0_ENTRYLO0); /* load it */
689 uasm_i_dsrl(p, ptep, ptep, 6); /* convert to entrylo1 */
690 uasm_i_mtc0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 } else {
692 int pte_off_even = sizeof(pte_t) / 2;
693 int pte_off_odd = pte_off_even + sizeof(pte_t);
694
695 /* The pte entries are pre-shifted */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000696 uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
697 uasm_i_mtc0(p, tmp, C0_ENTRYLO0); /* load it */
698 uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
699 uasm_i_mtc0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 }
701#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000702 UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
703 UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 if (r45k_bvahwbug())
705 build_tlb_probe_entry(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000706 UASM_i_SRL(p, tmp, tmp, 6); /* convert to entrylo0 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 if (r4k_250MHZhwbug())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000708 uasm_i_mtc0(p, 0, C0_ENTRYLO0);
709 uasm_i_mtc0(p, tmp, C0_ENTRYLO0); /* load it */
710 UASM_i_SRL(p, ptep, ptep, 6); /* convert to entrylo1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 if (r45k_bvahwbug())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000712 uasm_i_mfc0(p, tmp, C0_INDEX);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 if (r4k_250MHZhwbug())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000714 uasm_i_mtc0(p, 0, C0_ENTRYLO1);
715 uasm_i_mtc0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716#endif
717}
718
David Daneye6f72d32009-05-20 11:40:58 -0700719/*
720 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
721 * because EXL == 0. If we wrap, we can also use the 32 instruction
722 * slots before the XTLB refill exception handler which belong to the
723 * unused TLB refill exception.
724 */
725#define MIPS64_REFILL_INSNS 32
726
Ralf Baechle234fcd12008-03-08 09:56:28 +0000727static void __cpuinit build_r4000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728{
729 u32 *p = tlb_handler;
Thiemo Seufere30ec452008-01-28 20:05:38 +0000730 struct uasm_label *l = labels;
731 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 u32 *f;
733 unsigned int final_len;
734
735 memset(tlb_handler, 0, sizeof(tlb_handler));
736 memset(labels, 0, sizeof(labels));
737 memset(relocs, 0, sizeof(relocs));
738 memset(final_handler, 0, sizeof(final_handler));
739
740 /*
741 * create the plain linear handler
742 */
743 if (bcm1250_m3_war()) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000744 UASM_i_MFC0(&p, K0, C0_BADVADDR);
745 UASM_i_MFC0(&p, K1, C0_ENTRYHI);
746 uasm_i_xor(&p, K0, K0, K1);
747 UASM_i_SRL(&p, K0, K0, PAGE_SHIFT + 1);
748 uasm_il_bnez(&p, &r, K0, label_leave);
749 /* No need for uasm_i_nop */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 }
751
Ralf Baechle875d43e2005-09-03 15:56:16 -0700752#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
754#else
755 build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
756#endif
757
David Daneyfd062c82009-05-27 17:47:44 -0700758#ifdef CONFIG_HUGETLB_PAGE
759 build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
760#endif
761
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 build_get_ptep(&p, K0, K1);
763 build_update_entries(&p, K0, K1);
764 build_tlb_write_entry(&p, &l, &r, tlb_random);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000765 uasm_l_leave(&l, p);
766 uasm_i_eret(&p); /* return from trap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767
David Daneyfd062c82009-05-27 17:47:44 -0700768#ifdef CONFIG_HUGETLB_PAGE
769 uasm_l_tlb_huge_update(&l, p);
770 UASM_i_LW(&p, K0, 0, K1);
771 build_huge_update_entries(&p, K0, K1);
772 build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random);
773#endif
774
Ralf Baechle875d43e2005-09-03 15:56:16 -0700775#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 build_get_pgd_vmalloc64(&p, &l, &r, K0, K1);
777#endif
778
779 /*
780 * Overflow check: For the 64bit handler, we need at least one
781 * free instruction slot for the wrap-around branch. In worst
782 * case, if the intended insertion point is a delay slot, we
Matt LaPlante4b3f6862006-10-03 22:21:02 +0200783 * need three, with the second nop'ed and the third being
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 * unused.
785 */
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800786 /* Loongson2 ebase is different than r4k, we have more space */
787#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 if ((p - tlb_handler) > 64)
789 panic("TLB refill handler space exceeded");
790#else
David Daneye6f72d32009-05-20 11:40:58 -0700791 if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
792 || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
793 && uasm_insn_has_bdelay(relocs,
794 tlb_handler + MIPS64_REFILL_INSNS - 3)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 panic("TLB refill handler space exceeded");
796#endif
797
798 /*
799 * Now fold the handler in the TLB refill handler space.
800 */
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800801#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 f = final_handler;
803 /* Simplest case, just copy the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000804 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 final_len = p - tlb_handler;
Ralf Baechle875d43e2005-09-03 15:56:16 -0700806#else /* CONFIG_64BIT */
David Daneye6f72d32009-05-20 11:40:58 -0700807 f = final_handler + MIPS64_REFILL_INSNS;
808 if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 /* Just copy the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000810 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 final_len = p - tlb_handler;
812 } else {
David Daneyfd062c82009-05-27 17:47:44 -0700813#if defined(CONFIG_HUGETLB_PAGE)
814 const enum label_id ls = label_tlb_huge_update;
David Daney95affdd2009-05-20 11:40:59 -0700815#else
816 const enum label_id ls = label_vmalloc;
817#endif
818 u32 *split;
819 int ov = 0;
820 int i;
821
822 for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
823 ;
824 BUG_ON(i == ARRAY_SIZE(labels));
825 split = labels[i].addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826
827 /*
David Daney95affdd2009-05-20 11:40:59 -0700828 * See if we have overflown one way or the other.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 */
David Daney95affdd2009-05-20 11:40:59 -0700830 if (split > tlb_handler + MIPS64_REFILL_INSNS ||
831 split < p - MIPS64_REFILL_INSNS)
832 ov = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833
David Daney95affdd2009-05-20 11:40:59 -0700834 if (ov) {
835 /*
836 * Split two instructions before the end. One
837 * for the branch and one for the instruction
838 * in the delay slot.
839 */
840 split = tlb_handler + MIPS64_REFILL_INSNS - 2;
841
842 /*
843 * If the branch would fall in a delay slot,
844 * we must back up an additional instruction
845 * so that it is no longer in a delay slot.
846 */
847 if (uasm_insn_has_bdelay(relocs, split - 1))
848 split--;
849 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 /* Copy first part of the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000851 uasm_copy_handler(relocs, labels, tlb_handler, split, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 f += split - tlb_handler;
853
David Daney95affdd2009-05-20 11:40:59 -0700854 if (ov) {
855 /* Insert branch. */
856 uasm_l_split(&l, final_handler);
857 uasm_il_b(&f, &r, label_split);
858 if (uasm_insn_has_bdelay(relocs, split))
859 uasm_i_nop(&f);
860 else {
861 uasm_copy_handler(relocs, labels,
862 split, split + 1, f);
863 uasm_move_labels(labels, f, f + 1, -1);
864 f++;
865 split++;
866 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 }
868
869 /* Copy the rest of the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000870 uasm_copy_handler(relocs, labels, split, p, final_handler);
David Daneye6f72d32009-05-20 11:40:58 -0700871 final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
872 (p - split);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 }
Ralf Baechle875d43e2005-09-03 15:56:16 -0700874#endif /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875
Thiemo Seufere30ec452008-01-28 20:05:38 +0000876 uasm_resolve_relocs(relocs, labels);
877 pr_debug("Wrote TLB refill handler (%u instructions).\n",
878 final_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879
Ralf Baechle91b05e62006-03-29 18:53:00 +0100880 memcpy((void *)ebase, final_handler, 0x100);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200881
882 dump_handler((u32 *)ebase, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883}
884
885/*
886 * TLB load/store/modify handlers.
887 *
888 * Only the fastpath gets synthesized at runtime, the slowpath for
889 * do_page_fault remains normal asm.
890 */
891extern void tlb_do_page_fault_0(void);
892extern void tlb_do_page_fault_1(void);
893
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894/*
895 * 128 instructions for the fastpath handler is generous and should
896 * never be exceeded.
897 */
898#define FASTPATH_SIZE 128
899
Franck Bui-Huucbdbe072007-10-18 09:11:16 +0200900u32 handle_tlbl[FASTPATH_SIZE] __cacheline_aligned;
901u32 handle_tlbs[FASTPATH_SIZE] __cacheline_aligned;
902u32 handle_tlbm[FASTPATH_SIZE] __cacheline_aligned;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903
Ralf Baechle234fcd12008-03-08 09:56:28 +0000904static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -0700905iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906{
907#ifdef CONFIG_SMP
908# ifdef CONFIG_64BIT_PHYS_ADDR
909 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000910 uasm_i_lld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 else
912# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000913 UASM_i_LL(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914#else
915# ifdef CONFIG_64BIT_PHYS_ADDR
916 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000917 uasm_i_ld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 else
919# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000920 UASM_i_LW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921#endif
922}
923
Ralf Baechle234fcd12008-03-08 09:56:28 +0000924static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000925iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +0000926 unsigned int mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +0000928#ifdef CONFIG_64BIT_PHYS_ADDR
929 unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
930#endif
931
Thiemo Seufere30ec452008-01-28 20:05:38 +0000932 uasm_i_ori(p, pte, pte, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933#ifdef CONFIG_SMP
934# ifdef CONFIG_64BIT_PHYS_ADDR
935 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000936 uasm_i_scd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937 else
938# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000939 UASM_i_SC(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940
941 if (r10000_llsc_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000942 uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000944 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945
946# ifdef CONFIG_64BIT_PHYS_ADDR
947 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000948 /* no uasm_i_nop needed */
949 uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
950 uasm_i_ori(p, pte, pte, hwmode);
951 uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
952 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
953 /* no uasm_i_nop needed */
954 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 } else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000956 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957# else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000958 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959# endif
960#else
961# ifdef CONFIG_64BIT_PHYS_ADDR
962 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000963 uasm_i_sd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964 else
965# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000966 UASM_i_SW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967
968# ifdef CONFIG_64BIT_PHYS_ADDR
969 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000970 uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
971 uasm_i_ori(p, pte, pte, hwmode);
972 uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
973 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 }
975# endif
976#endif
977}
978
979/*
980 * Check if PTE is present, if not then jump to LABEL. PTR points to
981 * the page table where this PTE is located, PTE will be re-loaded
982 * with it's original value.
983 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000984static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -0700985build_pte_present(u32 **p, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 unsigned int pte, unsigned int ptr, enum label_id lid)
987{
Thiemo Seufere30ec452008-01-28 20:05:38 +0000988 uasm_i_andi(p, pte, pte, _PAGE_PRESENT | _PAGE_READ);
989 uasm_i_xori(p, pte, pte, _PAGE_PRESENT | _PAGE_READ);
990 uasm_il_bnez(p, r, pte, lid);
David Daneybd1437e2009-05-08 15:10:50 -0700991 iPTE_LW(p, pte, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992}
993
994/* Make PTE valid, store result in PTR. */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000995static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000996build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 unsigned int ptr)
998{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +0000999 unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;
1000
1001 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002}
1003
1004/*
1005 * Check if PTE can be written to, if not branch to LABEL. Regardless
1006 * restore PTE with value from PTR when done.
1007 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001008static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -07001009build_pte_writable(u32 **p, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 unsigned int pte, unsigned int ptr, enum label_id lid)
1011{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001012 uasm_i_andi(p, pte, pte, _PAGE_PRESENT | _PAGE_WRITE);
1013 uasm_i_xori(p, pte, pte, _PAGE_PRESENT | _PAGE_WRITE);
1014 uasm_il_bnez(p, r, pte, lid);
David Daneybd1437e2009-05-08 15:10:50 -07001015 iPTE_LW(p, pte, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016}
1017
1018/* Make PTE writable, update software status bits as well, then store
1019 * at PTR.
1020 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001021static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001022build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 unsigned int ptr)
1024{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001025 unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
1026 | _PAGE_DIRTY);
1027
1028 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029}
1030
1031/*
1032 * Check if PTE can be modified, if not branch to LABEL. Regardless
1033 * restore PTE with value from PTR when done.
1034 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001035static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -07001036build_pte_modifiable(u32 **p, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 unsigned int pte, unsigned int ptr, enum label_id lid)
1038{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001039 uasm_i_andi(p, pte, pte, _PAGE_WRITE);
1040 uasm_il_beqz(p, r, pte, lid);
David Daneybd1437e2009-05-08 15:10:50 -07001041 iPTE_LW(p, pte, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042}
1043
David Daney82622282009-10-14 12:16:56 -07001044#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045/*
1046 * R3000 style TLB load/store/modify handlers.
1047 */
1048
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001049/*
1050 * This places the pte into ENTRYLO0 and writes it with tlbwi.
1051 * Then it returns.
1052 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001053static void __cpuinit
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001054build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001056 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1057 uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
1058 uasm_i_tlbwi(p);
1059 uasm_i_jr(p, tmp);
1060 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061}
1062
1063/*
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001064 * This places the pte into ENTRYLO0 and writes it with tlbwi
1065 * or tlbwr as appropriate. This is because the index register
1066 * may have the probe fail bit set as a result of a trap on a
1067 * kseg2 access, i.e. without refill. Then it returns.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001069static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001070build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
1071 struct uasm_reloc **r, unsigned int pte,
1072 unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001074 uasm_i_mfc0(p, tmp, C0_INDEX);
1075 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1076 uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
1077 uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
1078 uasm_i_tlbwi(p); /* cp0 delay */
1079 uasm_i_jr(p, tmp);
1080 uasm_i_rfe(p); /* branch delay */
1081 uasm_l_r3000_write_probe_fail(l, *p);
1082 uasm_i_tlbwr(p); /* cp0 delay */
1083 uasm_i_jr(p, tmp);
1084 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085}
1086
Ralf Baechle234fcd12008-03-08 09:56:28 +00001087static void __cpuinit
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
1089 unsigned int ptr)
1090{
1091 long pgdc = (long)pgd_current;
1092
Thiemo Seufere30ec452008-01-28 20:05:38 +00001093 uasm_i_mfc0(p, pte, C0_BADVADDR);
1094 uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
1095 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
1096 uasm_i_srl(p, pte, pte, 22); /* load delay */
1097 uasm_i_sll(p, pte, pte, 2);
1098 uasm_i_addu(p, ptr, ptr, pte);
1099 uasm_i_mfc0(p, pte, C0_CONTEXT);
1100 uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
1101 uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
1102 uasm_i_addu(p, ptr, ptr, pte);
1103 uasm_i_lw(p, pte, 0, ptr);
1104 uasm_i_tlbp(p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105}
1106
Ralf Baechle234fcd12008-03-08 09:56:28 +00001107static void __cpuinit build_r3000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108{
1109 u32 *p = handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001110 struct uasm_label *l = labels;
1111 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112
1113 memset(handle_tlbl, 0, sizeof(handle_tlbl));
1114 memset(labels, 0, sizeof(labels));
1115 memset(relocs, 0, sizeof(relocs));
1116
1117 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001118 build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001119 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 build_make_valid(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001121 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122
Thiemo Seufere30ec452008-01-28 20:05:38 +00001123 uasm_l_nopage_tlbl(&l, p);
1124 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1125 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126
1127 if ((p - handle_tlbl) > FASTPATH_SIZE)
1128 panic("TLB load handler fastpath space exceeded");
1129
Thiemo Seufere30ec452008-01-28 20:05:38 +00001130 uasm_resolve_relocs(relocs, labels);
1131 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1132 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001134 dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135}
1136
Ralf Baechle234fcd12008-03-08 09:56:28 +00001137static void __cpuinit build_r3000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138{
1139 u32 *p = handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001140 struct uasm_label *l = labels;
1141 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142
1143 memset(handle_tlbs, 0, sizeof(handle_tlbs));
1144 memset(labels, 0, sizeof(labels));
1145 memset(relocs, 0, sizeof(relocs));
1146
1147 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001148 build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001149 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001151 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152
Thiemo Seufere30ec452008-01-28 20:05:38 +00001153 uasm_l_nopage_tlbs(&l, p);
1154 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1155 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156
1157 if ((p - handle_tlbs) > FASTPATH_SIZE)
1158 panic("TLB store handler fastpath space exceeded");
1159
Thiemo Seufere30ec452008-01-28 20:05:38 +00001160 uasm_resolve_relocs(relocs, labels);
1161 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1162 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001164 dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165}
1166
Ralf Baechle234fcd12008-03-08 09:56:28 +00001167static void __cpuinit build_r3000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168{
1169 u32 *p = handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001170 struct uasm_label *l = labels;
1171 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172
1173 memset(handle_tlbm, 0, sizeof(handle_tlbm));
1174 memset(labels, 0, sizeof(labels));
1175 memset(relocs, 0, sizeof(relocs));
1176
1177 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001178 build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001179 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001181 build_r3000_pte_reload_tlbwi(&p, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182
Thiemo Seufere30ec452008-01-28 20:05:38 +00001183 uasm_l_nopage_tlbm(&l, p);
1184 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1185 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186
1187 if ((p - handle_tlbm) > FASTPATH_SIZE)
1188 panic("TLB modify handler fastpath space exceeded");
1189
Thiemo Seufere30ec452008-01-28 20:05:38 +00001190 uasm_resolve_relocs(relocs, labels);
1191 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1192 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001194 dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195}
David Daney82622282009-10-14 12:16:56 -07001196#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197
1198/*
1199 * R4000 style TLB load/store/modify handlers.
1200 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001201static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001202build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
1203 struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204 unsigned int ptr)
1205{
Ralf Baechle875d43e2005-09-03 15:56:16 -07001206#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207 build_get_pmde64(p, l, r, pte, ptr); /* get pmd in ptr */
1208#else
1209 build_get_pgde32(p, pte, ptr); /* get pgd in ptr */
1210#endif
1211
David Daneyfd062c82009-05-27 17:47:44 -07001212#ifdef CONFIG_HUGETLB_PAGE
1213 /*
1214 * For huge tlb entries, pmd doesn't contain an address but
1215 * instead contains the tlb pte. Check the PAGE_HUGE bit and
1216 * see if we need to jump to huge tlb processing.
1217 */
1218 build_is_huge_pte(p, r, pte, ptr, label_tlb_huge_update);
1219#endif
1220
Thiemo Seufere30ec452008-01-28 20:05:38 +00001221 UASM_i_MFC0(p, pte, C0_BADVADDR);
1222 UASM_i_LW(p, ptr, 0, ptr);
1223 UASM_i_SRL(p, pte, pte, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
1224 uasm_i_andi(p, pte, pte, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
1225 UASM_i_ADDU(p, ptr, ptr, pte);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226
1227#ifdef CONFIG_SMP
Thiemo Seufere30ec452008-01-28 20:05:38 +00001228 uasm_l_smp_pgtable_change(l, *p);
1229#endif
David Daneybd1437e2009-05-08 15:10:50 -07001230 iPTE_LW(p, pte, ptr); /* get even pte */
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001231 if (!m4kc_tlbp_war())
1232 build_tlb_probe_entry(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233}
1234
Ralf Baechle234fcd12008-03-08 09:56:28 +00001235static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001236build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
1237 struct uasm_reloc **r, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238 unsigned int ptr)
1239{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001240 uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
1241 uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242 build_update_entries(p, tmp, ptr);
1243 build_tlb_write_entry(p, l, r, tlb_indexed);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001244 uasm_l_leave(l, *p);
1245 uasm_i_eret(p); /* return from trap */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246
Ralf Baechle875d43e2005-09-03 15:56:16 -07001247#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248 build_get_pgd_vmalloc64(p, l, r, tmp, ptr);
1249#endif
1250}
1251
Ralf Baechle234fcd12008-03-08 09:56:28 +00001252static void __cpuinit build_r4000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253{
1254 u32 *p = handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001255 struct uasm_label *l = labels;
1256 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257
1258 memset(handle_tlbl, 0, sizeof(handle_tlbl));
1259 memset(labels, 0, sizeof(labels));
1260 memset(relocs, 0, sizeof(relocs));
1261
1262 if (bcm1250_m3_war()) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001263 UASM_i_MFC0(&p, K0, C0_BADVADDR);
1264 UASM_i_MFC0(&p, K1, C0_ENTRYHI);
1265 uasm_i_xor(&p, K0, K0, K1);
1266 UASM_i_SRL(&p, K0, K0, PAGE_SHIFT + 1);
1267 uasm_il_bnez(&p, &r, K0, label_leave);
1268 /* No need for uasm_i_nop */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 }
1270
1271 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001272 build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001273 if (m4kc_tlbp_war())
1274 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275 build_make_valid(&p, &r, K0, K1);
1276 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1277
David Daneyfd062c82009-05-27 17:47:44 -07001278#ifdef CONFIG_HUGETLB_PAGE
1279 /*
1280 * This is the entry point when build_r4000_tlbchange_handler_head
1281 * spots a huge page.
1282 */
1283 uasm_l_tlb_huge_update(&l, p);
1284 iPTE_LW(&p, K0, K1);
1285 build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
1286 build_tlb_probe_entry(&p);
1287 uasm_i_ori(&p, K0, K0, (_PAGE_ACCESSED | _PAGE_VALID));
1288 build_huge_handler_tail(&p, &r, &l, K0, K1);
1289#endif
1290
Thiemo Seufere30ec452008-01-28 20:05:38 +00001291 uasm_l_nopage_tlbl(&l, p);
1292 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1293 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294
1295 if ((p - handle_tlbl) > FASTPATH_SIZE)
1296 panic("TLB load handler fastpath space exceeded");
1297
Thiemo Seufere30ec452008-01-28 20:05:38 +00001298 uasm_resolve_relocs(relocs, labels);
1299 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1300 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001302 dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303}
1304
Ralf Baechle234fcd12008-03-08 09:56:28 +00001305static void __cpuinit build_r4000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306{
1307 u32 *p = handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001308 struct uasm_label *l = labels;
1309 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310
1311 memset(handle_tlbs, 0, sizeof(handle_tlbs));
1312 memset(labels, 0, sizeof(labels));
1313 memset(relocs, 0, sizeof(relocs));
1314
1315 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001316 build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001317 if (m4kc_tlbp_war())
1318 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 build_make_write(&p, &r, K0, K1);
1320 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1321
David Daneyfd062c82009-05-27 17:47:44 -07001322#ifdef CONFIG_HUGETLB_PAGE
1323 /*
1324 * This is the entry point when
1325 * build_r4000_tlbchange_handler_head spots a huge page.
1326 */
1327 uasm_l_tlb_huge_update(&l, p);
1328 iPTE_LW(&p, K0, K1);
1329 build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
1330 build_tlb_probe_entry(&p);
1331 uasm_i_ori(&p, K0, K0,
1332 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
1333 build_huge_handler_tail(&p, &r, &l, K0, K1);
1334#endif
1335
Thiemo Seufere30ec452008-01-28 20:05:38 +00001336 uasm_l_nopage_tlbs(&l, p);
1337 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1338 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339
1340 if ((p - handle_tlbs) > FASTPATH_SIZE)
1341 panic("TLB store handler fastpath space exceeded");
1342
Thiemo Seufere30ec452008-01-28 20:05:38 +00001343 uasm_resolve_relocs(relocs, labels);
1344 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1345 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001347 dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348}
1349
Ralf Baechle234fcd12008-03-08 09:56:28 +00001350static void __cpuinit build_r4000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351{
1352 u32 *p = handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001353 struct uasm_label *l = labels;
1354 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355
1356 memset(handle_tlbm, 0, sizeof(handle_tlbm));
1357 memset(labels, 0, sizeof(labels));
1358 memset(relocs, 0, sizeof(relocs));
1359
1360 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001361 build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001362 if (m4kc_tlbp_war())
1363 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364 /* Present and writable bits set, set accessed and dirty bits. */
1365 build_make_write(&p, &r, K0, K1);
1366 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1367
David Daneyfd062c82009-05-27 17:47:44 -07001368#ifdef CONFIG_HUGETLB_PAGE
1369 /*
1370 * This is the entry point when
1371 * build_r4000_tlbchange_handler_head spots a huge page.
1372 */
1373 uasm_l_tlb_huge_update(&l, p);
1374 iPTE_LW(&p, K0, K1);
1375 build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
1376 build_tlb_probe_entry(&p);
1377 uasm_i_ori(&p, K0, K0,
1378 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
1379 build_huge_handler_tail(&p, &r, &l, K0, K1);
1380#endif
1381
Thiemo Seufere30ec452008-01-28 20:05:38 +00001382 uasm_l_nopage_tlbm(&l, p);
1383 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1384 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385
1386 if ((p - handle_tlbm) > FASTPATH_SIZE)
1387 panic("TLB modify handler fastpath space exceeded");
1388
Thiemo Seufere30ec452008-01-28 20:05:38 +00001389 uasm_resolve_relocs(relocs, labels);
1390 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1391 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001393 dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394}
1395
Ralf Baechle234fcd12008-03-08 09:56:28 +00001396void __cpuinit build_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397{
1398 /*
1399 * The refill handler is generated per-CPU, multi-node systems
1400 * may have local storage for it. The other handlers are only
1401 * needed once.
1402 */
1403 static int run_once = 0;
1404
Ralf Baechle10cc3522007-10-11 23:46:15 +01001405 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 case CPU_R2000:
1407 case CPU_R3000:
1408 case CPU_R3000A:
1409 case CPU_R3081E:
1410 case CPU_TX3912:
1411 case CPU_TX3922:
1412 case CPU_TX3927:
David Daney82622282009-10-14 12:16:56 -07001413#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414 build_r3000_tlb_refill_handler();
1415 if (!run_once) {
1416 build_r3000_tlb_load_handler();
1417 build_r3000_tlb_store_handler();
1418 build_r3000_tlb_modify_handler();
1419 run_once++;
1420 }
David Daney82622282009-10-14 12:16:56 -07001421#else
1422 panic("No R3000 TLB refill handler");
1423#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424 break;
1425
1426 case CPU_R6000:
1427 case CPU_R6000A:
1428 panic("No R6000 TLB refill handler yet");
1429 break;
1430
1431 case CPU_R8000:
1432 panic("No R8000 TLB refill handler yet");
1433 break;
1434
1435 default:
1436 build_r4000_tlb_refill_handler();
1437 if (!run_once) {
1438 build_r4000_tlb_load_handler();
1439 build_r4000_tlb_store_handler();
1440 build_r4000_tlb_modify_handler();
1441 run_once++;
1442 }
1443 }
1444}
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001445
Ralf Baechle234fcd12008-03-08 09:56:28 +00001446void __cpuinit flush_tlb_handlers(void)
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001447{
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001448 local_flush_icache_range((unsigned long)handle_tlbl,
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001449 (unsigned long)handle_tlbl + sizeof(handle_tlbl));
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001450 local_flush_icache_range((unsigned long)handle_tlbs,
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001451 (unsigned long)handle_tlbs + sizeof(handle_tlbs));
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001452 local_flush_icache_range((unsigned long)handle_tlbm,
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001453 (unsigned long)handle_tlbm + sizeof(handle_tlbm));
1454}