blob: a99a1633cc10b6670cfca5f4192e084c0746d0ba [file] [log] [blame]
Arend van Spriel5b435de2011-10-05 13:19:03 +02001/*
2 * Copyright (c) 2010 Broadcom Corporation
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
11 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
13 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
14 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 *
16 * File contents: support functions for PCI/PCIe
17 */
18
Joe Perches8505a7e2011-11-13 11:41:04 -080019#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
20
Arend van Spriel5b435de2011-10-05 13:19:03 +020021#include <linux/delay.h>
22#include <linux/pci.h>
23
24#include <defs.h>
25#include <chipcommon.h>
26#include <brcmu_utils.h>
27#include <brcm_hw_ids.h>
28#include <soc.h>
29#include "types.h"
30#include "pub.h"
31#include "pmu.h"
32#include "srom.h"
33#include "nicpci.h"
34#include "aiutils.h"
35
36/* slow_clk_ctl */
37 /* slow clock source mask */
38#define SCC_SS_MASK 0x00000007
39 /* source of slow clock is LPO */
40#define SCC_SS_LPO 0x00000000
41 /* source of slow clock is crystal */
42#define SCC_SS_XTAL 0x00000001
43 /* source of slow clock is PCI */
44#define SCC_SS_PCI 0x00000002
45 /* LPOFreqSel, 1: 160Khz, 0: 32KHz */
46#define SCC_LF 0x00000200
47 /* LPOPowerDown, 1: LPO is disabled, 0: LPO is enabled */
48#define SCC_LP 0x00000400
49 /* ForceSlowClk, 1: sb/cores running on slow clock, 0: power logic control */
50#define SCC_FS 0x00000800
51 /* IgnorePllOffReq, 1/0:
52 * power logic ignores/honors PLL clock disable requests from core
53 */
54#define SCC_IP 0x00001000
55 /* XtalControlEn, 1/0:
56 * power logic does/doesn't disable crystal when appropriate
57 */
58#define SCC_XC 0x00002000
59 /* XtalPU (RO), 1/0: crystal running/disabled */
60#define SCC_XP 0x00004000
61 /* ClockDivider (SlowClk = 1/(4+divisor)) */
62#define SCC_CD_MASK 0xffff0000
63#define SCC_CD_SHIFT 16
64
65/* system_clk_ctl */
66 /* ILPen: Enable Idle Low Power */
67#define SYCC_IE 0x00000001
68 /* ALPen: Enable Active Low Power */
69#define SYCC_AE 0x00000002
70 /* ForcePLLOn */
71#define SYCC_FP 0x00000004
72 /* Force ALP (or HT if ALPen is not set */
73#define SYCC_AR 0x00000008
74 /* Force HT */
75#define SYCC_HR 0x00000010
76 /* ClkDiv (ILP = 1/(4 * (divisor + 1)) */
77#define SYCC_CD_MASK 0xffff0000
78#define SYCC_CD_SHIFT 16
79
80#define CST4329_SPROM_OTP_SEL_MASK 0x00000003
81 /* OTP is powered up, use def. CIS, no SPROM */
82#define CST4329_DEFCIS_SEL 0
83 /* OTP is powered up, SPROM is present */
84#define CST4329_SPROM_SEL 1
85 /* OTP is powered up, no SPROM */
86#define CST4329_OTP_SEL 2
87 /* OTP is powered down, SPROM is present */
88#define CST4329_OTP_PWRDN 3
89
90#define CST4329_SPI_SDIO_MODE_MASK 0x00000004
91#define CST4329_SPI_SDIO_MODE_SHIFT 2
92
93/* 43224 chip-specific ChipControl register bits */
94#define CCTRL43224_GPIO_TOGGLE 0x8000
95 /* 12 mA drive strength */
96#define CCTRL_43224A0_12MA_LED_DRIVE 0x00F000F0
97 /* 12 mA drive strength for later 43224s */
98#define CCTRL_43224B0_12MA_LED_DRIVE 0xF0
99
100/* 43236 Chip specific ChipStatus register bits */
101#define CST43236_SFLASH_MASK 0x00000040
102#define CST43236_OTP_MASK 0x00000080
103#define CST43236_HSIC_MASK 0x00000100 /* USB/HSIC */
104#define CST43236_BP_CLK 0x00000200 /* 120/96Mbps */
105#define CST43236_BOOT_MASK 0x00001800
106#define CST43236_BOOT_SHIFT 11
107#define CST43236_BOOT_FROM_SRAM 0 /* boot from SRAM, ARM in reset */
108#define CST43236_BOOT_FROM_ROM 1 /* boot from ROM */
109#define CST43236_BOOT_FROM_FLASH 2 /* boot from FLASH */
110#define CST43236_BOOT_FROM_INVALID 3
111
112/* 4331 chip-specific ChipControl register bits */
113 /* 0 disable */
114#define CCTRL4331_BT_COEXIST (1<<0)
115 /* 0 SECI is disabled (JTAG functional) */
116#define CCTRL4331_SECI (1<<1)
117 /* 0 disable */
118#define CCTRL4331_EXT_LNA (1<<2)
119 /* sprom/gpio13-15 mux */
120#define CCTRL4331_SPROM_GPIO13_15 (1<<3)
121 /* 0 ext pa disable, 1 ext pa enabled */
122#define CCTRL4331_EXTPA_EN (1<<4)
123 /* set drive out GPIO_CLK on sprom_cs pin */
124#define CCTRL4331_GPIOCLK_ON_SPROMCS (1<<5)
125 /* use sprom_cs pin as PCIE mdio interface */
126#define CCTRL4331_PCIE_MDIO_ON_SPROMCS (1<<6)
127 /* aband extpa will be at gpio2/5 and sprom_dout */
128#define CCTRL4331_EXTPA_ON_GPIO2_5 (1<<7)
129 /* override core control on pipe_AuxClkEnable */
130#define CCTRL4331_OVR_PIPEAUXCLKEN (1<<8)
131 /* override core control on pipe_AuxPowerDown */
132#define CCTRL4331_OVR_PIPEAUXPWRDOWN (1<<9)
133 /* pcie_auxclkenable */
134#define CCTRL4331_PCIE_AUXCLKEN (1<<10)
135 /* pcie_pipe_pllpowerdown */
136#define CCTRL4331_PCIE_PIPE_PLLDOWN (1<<11)
137 /* enable bt_shd0 at gpio4 */
138#define CCTRL4331_BT_SHD0_ON_GPIO4 (1<<16)
139 /* enable bt_shd1 at gpio5 */
140#define CCTRL4331_BT_SHD1_ON_GPIO5 (1<<17)
141
142/* 4331 Chip specific ChipStatus register bits */
143 /* crystal frequency 20/40Mhz */
144#define CST4331_XTAL_FREQ 0x00000001
145#define CST4331_SPROM_PRESENT 0x00000002
146#define CST4331_OTP_PRESENT 0x00000004
147#define CST4331_LDO_RF 0x00000008
148#define CST4331_LDO_PAR 0x00000010
149
150/* 4319 chip-specific ChipStatus register bits */
151#define CST4319_SPI_CPULESSUSB 0x00000001
152#define CST4319_SPI_CLK_POL 0x00000002
153#define CST4319_SPI_CLK_PH 0x00000008
154 /* gpio [7:6], SDIO CIS selection */
155#define CST4319_SPROM_OTP_SEL_MASK 0x000000c0
156#define CST4319_SPROM_OTP_SEL_SHIFT 6
157 /* use default CIS, OTP is powered up */
158#define CST4319_DEFCIS_SEL 0x00000000
159 /* use SPROM, OTP is powered up */
160#define CST4319_SPROM_SEL 0x00000040
161 /* use OTP, OTP is powered up */
162#define CST4319_OTP_SEL 0x00000080
163 /* use SPROM, OTP is powered down */
164#define CST4319_OTP_PWRDN 0x000000c0
165 /* gpio [8], sdio/usb mode */
166#define CST4319_SDIO_USB_MODE 0x00000100
167#define CST4319_REMAP_SEL_MASK 0x00000600
168#define CST4319_ILPDIV_EN 0x00000800
169#define CST4319_XTAL_PD_POL 0x00001000
170#define CST4319_LPO_SEL 0x00002000
171#define CST4319_RES_INIT_MODE 0x0000c000
172 /* PALDO is configured with external PNP */
173#define CST4319_PALDO_EXTPNP 0x00010000
174#define CST4319_CBUCK_MODE_MASK 0x00060000
175#define CST4319_CBUCK_MODE_BURST 0x00020000
176#define CST4319_CBUCK_MODE_LPBURST 0x00060000
177#define CST4319_RCAL_VALID 0x01000000
178#define CST4319_RCAL_VALUE_MASK 0x3e000000
179#define CST4319_RCAL_VALUE_SHIFT 25
180
181/* 4336 chip-specific ChipStatus register bits */
182#define CST4336_SPI_MODE_MASK 0x00000001
183#define CST4336_SPROM_PRESENT 0x00000002
184#define CST4336_OTP_PRESENT 0x00000004
185#define CST4336_ARMREMAP_0 0x00000008
186#define CST4336_ILPDIV_EN_MASK 0x00000010
187#define CST4336_ILPDIV_EN_SHIFT 4
188#define CST4336_XTAL_PD_POL_MASK 0x00000020
189#define CST4336_XTAL_PD_POL_SHIFT 5
190#define CST4336_LPO_SEL_MASK 0x00000040
191#define CST4336_LPO_SEL_SHIFT 6
192#define CST4336_RES_INIT_MODE_MASK 0x00000180
193#define CST4336_RES_INIT_MODE_SHIFT 7
194#define CST4336_CBUCK_MODE_MASK 0x00000600
195#define CST4336_CBUCK_MODE_SHIFT 9
196
197/* 4313 chip-specific ChipStatus register bits */
198#define CST4313_SPROM_PRESENT 1
199#define CST4313_OTP_PRESENT 2
200#define CST4313_SPROM_OTP_SEL_MASK 0x00000002
201#define CST4313_SPROM_OTP_SEL_SHIFT 0
202
203/* 4313 Chip specific ChipControl register bits */
204 /* 12 mA drive strengh for later 4313 */
205#define CCTRL_4313_12MA_LED_DRIVE 0x00000007
206
207/* Manufacturer Ids */
208#define MFGID_ARM 0x43b
209#define MFGID_BRCM 0x4bf
210#define MFGID_MIPS 0x4a7
211
212/* Enumeration ROM registers */
213#define ER_EROMENTRY 0x000
214#define ER_REMAPCONTROL 0xe00
215#define ER_REMAPSELECT 0xe04
216#define ER_MASTERSELECT 0xe10
217#define ER_ITCR 0xf00
218#define ER_ITIP 0xf04
219
220/* Erom entries */
221#define ER_TAG 0xe
222#define ER_TAG1 0x6
223#define ER_VALID 1
224#define ER_CI 0
225#define ER_MP 2
226#define ER_ADD 4
227#define ER_END 0xe
228#define ER_BAD 0xffffffff
229
230/* EROM CompIdentA */
231#define CIA_MFG_MASK 0xfff00000
232#define CIA_MFG_SHIFT 20
233#define CIA_CID_MASK 0x000fff00
234#define CIA_CID_SHIFT 8
235#define CIA_CCL_MASK 0x000000f0
236#define CIA_CCL_SHIFT 4
237
238/* EROM CompIdentB */
239#define CIB_REV_MASK 0xff000000
240#define CIB_REV_SHIFT 24
241#define CIB_NSW_MASK 0x00f80000
242#define CIB_NSW_SHIFT 19
243#define CIB_NMW_MASK 0x0007c000
244#define CIB_NMW_SHIFT 14
245#define CIB_NSP_MASK 0x00003e00
246#define CIB_NSP_SHIFT 9
247#define CIB_NMP_MASK 0x000001f0
248#define CIB_NMP_SHIFT 4
249
250/* EROM AddrDesc */
251#define AD_ADDR_MASK 0xfffff000
252#define AD_SP_MASK 0x00000f00
253#define AD_SP_SHIFT 8
254#define AD_ST_MASK 0x000000c0
255#define AD_ST_SHIFT 6
256#define AD_ST_SLAVE 0x00000000
257#define AD_ST_BRIDGE 0x00000040
258#define AD_ST_SWRAP 0x00000080
259#define AD_ST_MWRAP 0x000000c0
260#define AD_SZ_MASK 0x00000030
261#define AD_SZ_SHIFT 4
262#define AD_SZ_4K 0x00000000
263#define AD_SZ_8K 0x00000010
264#define AD_SZ_16K 0x00000020
265#define AD_SZ_SZD 0x00000030
266#define AD_AG32 0x00000008
267#define AD_ADDR_ALIGN 0x00000fff
268#define AD_SZ_BASE 0x00001000 /* 4KB */
269
270/* EROM SizeDesc */
271#define SD_SZ_MASK 0xfffff000
272#define SD_SG32 0x00000008
273#define SD_SZ_ALIGN 0x00000fff
274
275/* PCI config space bit 4 for 4306c0 slow clock source */
276#define PCI_CFG_GPIO_SCS 0x10
277/* PCI config space GPIO 14 for Xtal power-up */
278#define PCI_CFG_GPIO_XTAL 0x40
279/* PCI config space GPIO 15 for PLL power-down */
280#define PCI_CFG_GPIO_PLL 0x80
281
282/* power control defines */
283#define PLL_DELAY 150 /* us pll on delay */
284#define FREF_DELAY 200 /* us fref change delay */
285#define XTAL_ON_DELAY 1000 /* us crystal power-on delay */
286
287/* resetctrl */
288#define AIRC_RESET 1
289
290#define NOREV -1 /* Invalid rev */
291
292/* GPIO Based LED powersave defines */
293#define DEFAULT_GPIO_ONTIME 10 /* Default: 10% on */
294#define DEFAULT_GPIO_OFFTIME 90 /* Default: 10% on */
295
296/* When Srom support present, fields in sromcontrol */
297#define SRC_START 0x80000000
298#define SRC_BUSY 0x80000000
299#define SRC_OPCODE 0x60000000
300#define SRC_OP_READ 0x00000000
301#define SRC_OP_WRITE 0x20000000
302#define SRC_OP_WRDIS 0x40000000
303#define SRC_OP_WREN 0x60000000
304#define SRC_OTPSEL 0x00000010
305#define SRC_LOCK 0x00000008
306#define SRC_SIZE_MASK 0x00000006
307#define SRC_SIZE_1K 0x00000000
308#define SRC_SIZE_4K 0x00000002
309#define SRC_SIZE_16K 0x00000004
310#define SRC_SIZE_SHIFT 1
311#define SRC_PRESENT 0x00000001
312
313/* External PA enable mask */
314#define GPIO_CTRL_EPA_EN_MASK 0x40
315
316#define DEFAULT_GPIOTIMERVAL \
317 ((DEFAULT_GPIO_ONTIME << GPIO_ONTIME_SHIFT) | DEFAULT_GPIO_OFFTIME)
318
319#define BADIDX (SI_MAXCORES + 1)
320
Arend van Spriel5b435de2011-10-05 13:19:03 +0200321#define IS_SIM(chippkg) \
322 ((chippkg == HDLSIM_PKG_ID) || (chippkg == HWSIM_PKG_ID))
323
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800324#define PCI(sih) (ai_get_buscoretype(sih) == PCI_CORE_ID)
325#define PCIE(sih) (ai_get_buscoretype(sih) == PCIE_CORE_ID)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200326
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800327#define PCI_FORCEHT(sih) (PCIE(sih) && (ai_get_chip_id(sih) == BCM4716_CHIP_ID))
Arend van Spriel5b435de2011-10-05 13:19:03 +0200328
329#ifdef BCMDBG
Joe Perches8505a7e2011-11-13 11:41:04 -0800330#define SI_MSG(fmt, ...) pr_debug(fmt, ##__VA_ARGS__)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200331#else
Joe Perches8505a7e2011-11-13 11:41:04 -0800332#define SI_MSG(fmt, ...) no_printk(fmt, ##__VA_ARGS__)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200333#endif /* BCMDBG */
334
335#define GOODCOREADDR(x, b) \
336 (((x) >= (b)) && ((x) < ((b) + SI_MAXCORES * SI_CORE_SIZE)) && \
337 IS_ALIGNED((x), SI_CORE_SIZE))
338
Arend van Spriel5b435de2011-10-05 13:19:03 +0200339struct aidmp {
340 u32 oobselina30; /* 0x000 */
341 u32 oobselina74; /* 0x004 */
342 u32 PAD[6];
343 u32 oobselinb30; /* 0x020 */
344 u32 oobselinb74; /* 0x024 */
345 u32 PAD[6];
346 u32 oobselinc30; /* 0x040 */
347 u32 oobselinc74; /* 0x044 */
348 u32 PAD[6];
349 u32 oobselind30; /* 0x060 */
350 u32 oobselind74; /* 0x064 */
351 u32 PAD[38];
352 u32 oobselouta30; /* 0x100 */
353 u32 oobselouta74; /* 0x104 */
354 u32 PAD[6];
355 u32 oobseloutb30; /* 0x120 */
356 u32 oobseloutb74; /* 0x124 */
357 u32 PAD[6];
358 u32 oobseloutc30; /* 0x140 */
359 u32 oobseloutc74; /* 0x144 */
360 u32 PAD[6];
361 u32 oobseloutd30; /* 0x160 */
362 u32 oobseloutd74; /* 0x164 */
363 u32 PAD[38];
364 u32 oobsynca; /* 0x200 */
365 u32 oobseloutaen; /* 0x204 */
366 u32 PAD[6];
367 u32 oobsyncb; /* 0x220 */
368 u32 oobseloutben; /* 0x224 */
369 u32 PAD[6];
370 u32 oobsyncc; /* 0x240 */
371 u32 oobseloutcen; /* 0x244 */
372 u32 PAD[6];
373 u32 oobsyncd; /* 0x260 */
374 u32 oobseloutden; /* 0x264 */
375 u32 PAD[38];
376 u32 oobaextwidth; /* 0x300 */
377 u32 oobainwidth; /* 0x304 */
378 u32 oobaoutwidth; /* 0x308 */
379 u32 PAD[5];
380 u32 oobbextwidth; /* 0x320 */
381 u32 oobbinwidth; /* 0x324 */
382 u32 oobboutwidth; /* 0x328 */
383 u32 PAD[5];
384 u32 oobcextwidth; /* 0x340 */
385 u32 oobcinwidth; /* 0x344 */
386 u32 oobcoutwidth; /* 0x348 */
387 u32 PAD[5];
388 u32 oobdextwidth; /* 0x360 */
389 u32 oobdinwidth; /* 0x364 */
390 u32 oobdoutwidth; /* 0x368 */
391 u32 PAD[37];
392 u32 ioctrlset; /* 0x400 */
393 u32 ioctrlclear; /* 0x404 */
394 u32 ioctrl; /* 0x408 */
395 u32 PAD[61];
396 u32 iostatus; /* 0x500 */
397 u32 PAD[127];
398 u32 ioctrlwidth; /* 0x700 */
399 u32 iostatuswidth; /* 0x704 */
400 u32 PAD[62];
401 u32 resetctrl; /* 0x800 */
402 u32 resetstatus; /* 0x804 */
403 u32 resetreadid; /* 0x808 */
404 u32 resetwriteid; /* 0x80c */
405 u32 PAD[60];
406 u32 errlogctrl; /* 0x900 */
407 u32 errlogdone; /* 0x904 */
408 u32 errlogstatus; /* 0x908 */
409 u32 errlogaddrlo; /* 0x90c */
410 u32 errlogaddrhi; /* 0x910 */
411 u32 errlogid; /* 0x914 */
412 u32 errloguser; /* 0x918 */
413 u32 errlogflags; /* 0x91c */
414 u32 PAD[56];
415 u32 intstatus; /* 0xa00 */
416 u32 PAD[127];
417 u32 config; /* 0xe00 */
418 u32 PAD[63];
419 u32 itcr; /* 0xf00 */
420 u32 PAD[3];
421 u32 itipooba; /* 0xf10 */
422 u32 itipoobb; /* 0xf14 */
423 u32 itipoobc; /* 0xf18 */
424 u32 itipoobd; /* 0xf1c */
425 u32 PAD[4];
426 u32 itipoobaout; /* 0xf30 */
427 u32 itipoobbout; /* 0xf34 */
428 u32 itipoobcout; /* 0xf38 */
429 u32 itipoobdout; /* 0xf3c */
430 u32 PAD[4];
431 u32 itopooba; /* 0xf50 */
432 u32 itopoobb; /* 0xf54 */
433 u32 itopoobc; /* 0xf58 */
434 u32 itopoobd; /* 0xf5c */
435 u32 PAD[4];
436 u32 itopoobain; /* 0xf70 */
437 u32 itopoobbin; /* 0xf74 */
438 u32 itopoobcin; /* 0xf78 */
439 u32 itopoobdin; /* 0xf7c */
440 u32 PAD[4];
441 u32 itopreset; /* 0xf90 */
442 u32 PAD[15];
443 u32 peripherialid4; /* 0xfd0 */
444 u32 peripherialid5; /* 0xfd4 */
445 u32 peripherialid6; /* 0xfd8 */
446 u32 peripherialid7; /* 0xfdc */
447 u32 peripherialid0; /* 0xfe0 */
448 u32 peripherialid1; /* 0xfe4 */
449 u32 peripherialid2; /* 0xfe8 */
450 u32 peripherialid3; /* 0xfec */
451 u32 componentid0; /* 0xff0 */
452 u32 componentid1; /* 0xff4 */
453 u32 componentid2; /* 0xff8 */
454 u32 componentid3; /* 0xffc */
455};
456
Arend van Spriel5b435de2011-10-05 13:19:03 +0200457/* parse the enumeration rom to identify all cores */
Arend van Spriel52045632011-12-08 15:06:50 -0800458static void ai_scan(struct si_pub *sih, struct bcma_bus *bus)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200459{
460 struct si_info *sii = (struct si_info *)sih;
Arend van Spriel52045632011-12-08 15:06:50 -0800461 struct bcma_device *core;
462 uint idx;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200463
Arend van Spriel52045632011-12-08 15:06:50 -0800464 list_for_each_entry(core, &bus->cores, list) {
465 idx = core->core_index;
466 sii->cia[idx] = core->id.manuf << CIA_MFG_SHIFT;
467 sii->cia[idx] |= core->id.id << CIA_CID_SHIFT;
468 sii->cia[idx] |= core->id.class << CIA_CCL_SHIFT;
469 sii->cib[idx] = core->id.rev << CIB_REV_SHIFT;
470 sii->coreid[idx] = core->id.id;
471 sii->coresba[idx] = core->addr;
472 sii->coresba_size[idx] = 0x1000;
473 sii->coresba2[idx] = 0;
474 sii->coresba2_size[idx] = 0;
475 sii->wrapba[idx] = core->wrap;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200476 sii->numcores++;
477 }
Arend van Spriel5b435de2011-10-05 13:19:03 +0200478}
479
Arend van Spriel16d28122011-12-08 15:06:51 -0800480static struct bcma_device *ai_find_bcma_core(struct si_pub *sih, uint coreidx)
481{
482 struct si_info *sii = (struct si_info *)sih;
483 struct bcma_device *core;
484
485 list_for_each_entry(core, &sii->icbus->cores, list) {
486 if (core->core_index == coreidx)
487 return core;
488 }
489 return NULL;
490}
Arend van Spriel5b435de2011-10-05 13:19:03 +0200491/*
492 * This function changes the logical "focus" to the indicated core.
493 * Return the current core's virtual address. Since each core starts with the
494 * same set of registers (BIST, clock control, etc), the returned address
495 * contains the first register of this 'common' register block (not to be
496 * confused with 'common core').
497 */
498void __iomem *ai_setcoreidx(struct si_pub *sih, uint coreidx)
499{
500 struct si_info *sii = (struct si_info *)sih;
Arend van Spriel16d28122011-12-08 15:06:51 -0800501 struct bcma_device *core;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200502
Arend van Spriel16d28122011-12-08 15:06:51 -0800503 if (sii->curidx != coreidx) {
504 core = ai_find_bcma_core(sih, coreidx);
505 if (core == NULL)
506 return NULL;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200507
Arend van Spriel16d28122011-12-08 15:06:51 -0800508 (void)bcma_aread32(core, BCMA_IOST);
509 sii->curidx = coreidx;
510 }
Arend van Spriel5b435de2011-10-05 13:19:03 +0200511 return sii->curmap;
512}
513
Arend van Spriel5b435de2011-10-05 13:19:03 +0200514uint ai_corerev(struct si_pub *sih)
515{
516 struct si_info *sii;
517 u32 cib;
518
519 sii = (struct si_info *)sih;
520 cib = sii->cib[sii->curidx];
521 return (cib & CIB_REV_MASK) >> CIB_REV_SHIFT;
522}
523
Arend van Spriel5b435de2011-10-05 13:19:03 +0200524/* return true if PCIE capability exists in the pci config space */
525static bool ai_ispcie(struct si_info *sii)
526{
527 u8 cap_ptr;
528
529 cap_ptr =
Arend van Sprielcbc80db2011-12-08 15:06:48 -0800530 pcicore_find_pci_capability(sii->pcibus, PCI_CAP_ID_EXP, NULL,
Arend van Spriel5b435de2011-10-05 13:19:03 +0200531 NULL);
532 if (!cap_ptr)
533 return false;
534
535 return true;
536}
537
538static bool ai_buscore_prep(struct si_info *sii)
539{
540 /* kludge to enable the clock on the 4306 which lacks a slowclock */
541 if (!ai_ispcie(sii))
542 ai_clkctl_xtal(&sii->pub, XTAL | PLL, ON);
543 return true;
544}
545
Arend van Spriel5b435de2011-10-05 13:19:03 +0200546static bool
Arend van Sprielc8086742011-12-12 15:15:03 -0800547ai_buscore_setup(struct si_info *sii, struct bcma_device *cc)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200548{
549 bool pci, pcie;
550 uint i;
551 uint pciidx, pcieidx, pcirev, pcierev;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200552
553 /* get chipcommon rev */
Arend van Sprielc8086742011-12-12 15:15:03 -0800554 sii->pub.ccrev = cc->id.rev;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200555
556 /* get chipcommon chipstatus */
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800557 if (ai_get_ccrev(&sii->pub) >= 11)
Arend van Sprielc8086742011-12-12 15:15:03 -0800558 sii->chipst = bcma_read32(cc, CHIPCREGOFFS(chipstatus));
Arend van Spriel5b435de2011-10-05 13:19:03 +0200559
560 /* get chipcommon capabilites */
Arend van Sprielc8086742011-12-12 15:15:03 -0800561 sii->pub.cccaps = bcma_read32(cc, CHIPCREGOFFS(capabilities));
Arend van Spriel5b435de2011-10-05 13:19:03 +0200562
563 /* get pmu rev and caps */
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800564 if (ai_get_cccaps(&sii->pub) & CC_CAP_PMU) {
Arend van Sprielc8086742011-12-12 15:15:03 -0800565 sii->pub.pmucaps = bcma_read32(cc,
566 CHIPCREGOFFS(pmucapabilities));
Arend van Spriel5b435de2011-10-05 13:19:03 +0200567 sii->pub.pmurev = sii->pub.pmucaps & PCAP_REV_MASK;
568 }
569
570 /* figure out bus/orignal core idx */
571 sii->pub.buscoretype = NODEV_CORE_ID;
572 sii->pub.buscorerev = NOREV;
Arend van Spriel2e397c32011-12-08 15:06:44 -0800573 sii->buscoreidx = BADIDX;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200574
575 pci = pcie = false;
576 pcirev = pcierev = NOREV;
577 pciidx = pcieidx = BADIDX;
578
579 for (i = 0; i < sii->numcores; i++) {
580 uint cid, crev;
581
582 ai_setcoreidx(&sii->pub, i);
583 cid = ai_coreid(&sii->pub);
584 crev = ai_corerev(&sii->pub);
585
586 if (cid == PCI_CORE_ID) {
587 pciidx = i;
588 pcirev = crev;
589 pci = true;
590 } else if (cid == PCIE_CORE_ID) {
591 pcieidx = i;
592 pcierev = crev;
593 pcie = true;
594 }
Arend van Spriel5b435de2011-10-05 13:19:03 +0200595 }
596
597 if (pci && pcie) {
598 if (ai_ispcie(sii))
599 pci = false;
600 else
601 pcie = false;
602 }
603 if (pci) {
604 sii->pub.buscoretype = PCI_CORE_ID;
605 sii->pub.buscorerev = pcirev;
Arend van Spriel2e397c32011-12-08 15:06:44 -0800606 sii->buscoreidx = pciidx;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200607 } else if (pcie) {
608 sii->pub.buscoretype = PCIE_CORE_ID;
609 sii->pub.buscorerev = pcierev;
Arend van Spriel2e397c32011-12-08 15:06:44 -0800610 sii->buscoreidx = pcieidx;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200611 }
612
613 /* fixup necessary chip/core configurations */
Arend van Sprielad5db132011-12-08 15:06:55 -0800614 if (!sii->pch) {
Arend van Sprielb0327ff2011-12-08 15:06:59 -0800615 sii->pch = pcicore_init(&sii->pub, sii->icbus->drv_pci.core);
Arend van Sprielad5db132011-12-08 15:06:55 -0800616 if (sii->pch == NULL)
617 return false;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200618 }
619 if (ai_pci_fixcfg(&sii->pub)) {
620 /* si_doattach: si_pci_fixcfg failed */
621 return false;
622 }
623
Arend van Spriel5b435de2011-10-05 13:19:03 +0200624 return true;
625}
626
627/*
628 * get boardtype and boardrev
629 */
630static __used void ai_nvram_process(struct si_info *sii)
631{
632 uint w = 0;
633
634 /* do a pci config read to get subsystem id and subvendor id */
Arend van Sprielcbc80db2011-12-08 15:06:48 -0800635 pci_read_config_dword(sii->pcibus, PCI_SUBSYSTEM_VENDOR_ID, &w);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200636
637 sii->pub.boardvendor = w & 0xffff;
638 sii->pub.boardtype = (w >> 16) & 0xffff;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200639}
640
641static struct si_info *ai_doattach(struct si_info *sii,
Arend van Spriel28a53442011-12-08 15:06:49 -0800642 struct bcma_bus *pbus)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200643{
Arend van Spriel28a53442011-12-08 15:06:49 -0800644 void __iomem *regs = pbus->mmio;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200645 struct si_pub *sih = &sii->pub;
646 u32 w, savewin;
Arend van Sprielc8086742011-12-12 15:15:03 -0800647 struct bcma_device *cc;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200648 uint socitype;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200649
650 memset((unsigned char *) sii, 0, sizeof(struct si_info));
651
652 savewin = 0;
653
Arend van Spriel28a53442011-12-08 15:06:49 -0800654 sii->icbus = pbus;
Arend van Spriel2e397c32011-12-08 15:06:44 -0800655 sii->buscoreidx = BADIDX;
Arend van Spriel28a53442011-12-08 15:06:49 -0800656 sii->pcibus = pbus->host_pci;
Arend van Spriel52045632011-12-08 15:06:50 -0800657 sii->curmap = regs;
658 sii->curwrap = sii->curmap + SI_CORE_SIZE;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200659
Arend van Spriel16d28122011-12-08 15:06:51 -0800660 /* switch to Chipcommon core */
Arend van Sprielc8086742011-12-12 15:15:03 -0800661 cc = pbus->drv_cc.core;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200662
663 /* bus/core/clk setup for register access */
664 if (!ai_buscore_prep(sii))
665 return NULL;
666
667 /*
668 * ChipID recognition.
669 * We assume we can read chipid at offset 0 from the regs arg.
670 * If we add other chiptypes (or if we need to support old sdio
671 * hosts w/o chipcommon), some way of recognizing them needs to
672 * be added here.
673 */
Arend van Sprielc8086742011-12-12 15:15:03 -0800674 w = bcma_read32(cc, CHIPCREGOFFS(chipid));
Arend van Spriel5b435de2011-10-05 13:19:03 +0200675 socitype = (w & CID_TYPE_MASK) >> CID_TYPE_SHIFT;
676 /* Might as wll fill in chip id rev & pkg */
677 sih->chip = w & CID_ID_MASK;
678 sih->chiprev = (w & CID_REV_MASK) >> CID_REV_SHIFT;
679 sih->chippkg = (w & CID_PKG_MASK) >> CID_PKG_SHIFT;
680
Arend van Spriel5b435de2011-10-05 13:19:03 +0200681 /* scan for cores */
682 if (socitype == SOCI_AI) {
Joe Perches8505a7e2011-11-13 11:41:04 -0800683 SI_MSG("Found chip type AI (0x%08x)\n", w);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200684 /* pass chipc address instead of original core base */
Arend van Spriel52045632011-12-08 15:06:50 -0800685 ai_scan(&sii->pub, pbus);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200686 } else {
687 /* Found chip of unknown type */
688 return NULL;
689 }
690 /* no cores found, bail out */
691 if (sii->numcores == 0)
692 return NULL;
693
694 /* bus/core/clk setup */
Arend van Sprielc8086742011-12-12 15:15:03 -0800695 if (!ai_buscore_setup(sii, cc))
Arend van Spriel5b435de2011-10-05 13:19:03 +0200696 goto exit;
697
698 /* Init nvram from sprom/otp if they exist */
Arend van Sprielb14f1672011-12-12 15:15:01 -0800699 if (srom_var_init(&sii->pub))
Arend van Spriel5b435de2011-10-05 13:19:03 +0200700 goto exit;
701
702 ai_nvram_process(sii);
703
704 /* === NVRAM, clock is ready === */
Arend van Sprielc8086742011-12-12 15:15:03 -0800705 bcma_write32(cc, CHIPCREGOFFS(gpiopullup), 0);
706 bcma_write32(cc, CHIPCREGOFFS(gpiopulldown), 0);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200707
708 /* PMU specific initializations */
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800709 if (ai_get_cccaps(sih) & CC_CAP_PMU) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200710 si_pmu_init(sih);
Arend van Spriel291ed3d2011-12-12 15:15:05 -0800711 (void)si_pmu_measure_alpclk(sih);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200712 si_pmu_res_init(sih);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200713 }
714
715 /* setup the GPIO based LED powersave register */
716 w = getintvar(sih, BRCMS_SROM_LEDDC);
717 if (w == 0)
718 w = DEFAULT_GPIOTIMERVAL;
Arend van Spriel7d8e18e2011-12-08 15:06:56 -0800719 ai_cc_reg(sih, offsetof(struct chipcregs, gpiotimerval),
720 ~0, w);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200721
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800722 if (PCIE(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +0200723 pcicore_attach(sii->pch, SI_DOATTACH);
724
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800725 if (ai_get_chip_id(sih) == BCM43224_CHIP_ID) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200726 /*
727 * enable 12 mA drive strenth for 43224 and
728 * set chipControl register bit 15
729 */
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800730 if (ai_get_chiprev(sih) == 0) {
Joe Perches8505a7e2011-11-13 11:41:04 -0800731 SI_MSG("Applying 43224A0 WARs\n");
Arend van Spriel7d8e18e2011-12-08 15:06:56 -0800732 ai_cc_reg(sih, offsetof(struct chipcregs, chipcontrol),
733 CCTRL43224_GPIO_TOGGLE,
734 CCTRL43224_GPIO_TOGGLE);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200735 si_pmu_chipcontrol(sih, 0, CCTRL_43224A0_12MA_LED_DRIVE,
736 CCTRL_43224A0_12MA_LED_DRIVE);
737 }
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800738 if (ai_get_chiprev(sih) >= 1) {
Joe Perches8505a7e2011-11-13 11:41:04 -0800739 SI_MSG("Applying 43224B0+ WARs\n");
Arend van Spriel5b435de2011-10-05 13:19:03 +0200740 si_pmu_chipcontrol(sih, 0, CCTRL_43224B0_12MA_LED_DRIVE,
741 CCTRL_43224B0_12MA_LED_DRIVE);
742 }
743 }
744
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800745 if (ai_get_chip_id(sih) == BCM4313_CHIP_ID) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200746 /*
747 * enable 12 mA drive strenth for 4313 and
748 * set chipControl register bit 1
749 */
Joe Perches8505a7e2011-11-13 11:41:04 -0800750 SI_MSG("Applying 4313 WARs\n");
Arend van Spriel5b435de2011-10-05 13:19:03 +0200751 si_pmu_chipcontrol(sih, 0, CCTRL_4313_12MA_LED_DRIVE,
752 CCTRL_4313_12MA_LED_DRIVE);
753 }
754
755 return sii;
756
757 exit:
758 if (sii->pch)
759 pcicore_deinit(sii->pch);
760 sii->pch = NULL;
761
762 return NULL;
763}
764
765/*
Arend van Spriel28a53442011-12-08 15:06:49 -0800766 * Allocate a si handle and do the attach.
Arend van Spriel5b435de2011-10-05 13:19:03 +0200767 */
768struct si_pub *
Arend van Spriel28a53442011-12-08 15:06:49 -0800769ai_attach(struct bcma_bus *pbus)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200770{
771 struct si_info *sii;
772
773 /* alloc struct si_info */
774 sii = kmalloc(sizeof(struct si_info), GFP_ATOMIC);
775 if (sii == NULL)
776 return NULL;
777
Arend van Spriel28a53442011-12-08 15:06:49 -0800778 if (ai_doattach(sii, pbus) == NULL) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200779 kfree(sii);
780 return NULL;
781 }
782
783 return (struct si_pub *) sii;
784}
785
786/* may be called with core in reset */
787void ai_detach(struct si_pub *sih)
788{
789 struct si_info *sii;
790
791 struct si_pub *si_local = NULL;
792 memcpy(&si_local, &sih, sizeof(struct si_pub **));
793
794 sii = (struct si_info *)sih;
795
796 if (sii == NULL)
797 return;
798
799 if (sii->pch)
800 pcicore_deinit(sii->pch);
801 sii->pch = NULL;
802
803 srom_free_vars(sih);
804 kfree(sii);
805}
806
Arend van Spriel5b435de2011-10-05 13:19:03 +0200807uint ai_coreid(struct si_pub *sih)
808{
809 struct si_info *sii;
810
811 sii = (struct si_info *)sih;
812 return sii->coreid[sii->curidx];
813}
814
815uint ai_coreidx(struct si_pub *sih)
816{
817 struct si_info *sii;
818
819 sii = (struct si_info *)sih;
820 return sii->curidx;
821}
822
Arend van Spriel5b435de2011-10-05 13:19:03 +0200823/* return index of coreid or BADIDX if not found */
Arend van Sprield3126c52011-12-12 15:14:59 -0800824struct bcma_device *ai_findcore(struct si_pub *sih, u16 coreid, u16 coreunit)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200825{
Arend van Spriel16d28122011-12-08 15:06:51 -0800826 struct bcma_device *core;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200827 struct si_info *sii;
828 uint found;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200829
830 sii = (struct si_info *)sih;
831
832 found = 0;
833
Arend van Spriel16d28122011-12-08 15:06:51 -0800834 list_for_each_entry(core, &sii->icbus->cores, list)
835 if (core->id.id == coreid) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200836 if (found == coreunit)
Arend van Sprield3126c52011-12-12 15:14:59 -0800837 return core;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200838 found++;
839 }
840
Arend van Sprield3126c52011-12-12 15:14:59 -0800841 return NULL;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200842}
843
844/*
845 * This function changes logical "focus" to the indicated core;
846 * must be called with interrupts off.
847 * Moreover, callers should keep interrupts off during switching
848 * out of and back to d11 core.
849 */
850void __iomem *ai_setcore(struct si_pub *sih, uint coreid, uint coreunit)
851{
Arend van Sprield3126c52011-12-12 15:14:59 -0800852 struct bcma_device *core;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200853
Arend van Sprield3126c52011-12-12 15:14:59 -0800854 core = ai_findcore(sih, coreid, coreunit);
855 if (core == NULL)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200856 return NULL;
857
Arend van Sprield3126c52011-12-12 15:14:59 -0800858 return ai_setcoreidx(sih, core->core_index);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200859}
860
Arend van Spriel5b435de2011-10-05 13:19:03 +0200861/*
862 * Switch to 'coreidx', issue a single arbitrary 32bit register mask&set
863 * operation, switch back to the original core, and return the new value.
864 *
865 * When using the silicon backplane, no fiddling with interrupts or core
866 * switches is needed.
867 *
868 * Also, when using pci/pcie, we can optimize away the core switching for pci
869 * registers and (on newer pci cores) chipcommon registers.
870 */
Arend van Spriel7d8e18e2011-12-08 15:06:56 -0800871uint ai_cc_reg(struct si_pub *sih, uint regoff, u32 mask, u32 val)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200872{
Arend van Spriel7d8e18e2011-12-08 15:06:56 -0800873 struct bcma_device *cc;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200874 uint origidx = 0;
Arend van Spriel7d8e18e2011-12-08 15:06:56 -0800875 u32 w;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200876 struct si_info *sii;
877
878 sii = (struct si_info *)sih;
Arend van Spriel7d8e18e2011-12-08 15:06:56 -0800879 cc = sii->icbus->drv_cc.core;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200880
Arend van Sprielad5db132011-12-08 15:06:55 -0800881 /* save current core index */
882 origidx = ai_coreidx(&sii->pub);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200883
Arend van Spriel5b435de2011-10-05 13:19:03 +0200884 /* mask and set */
885 if (mask || val) {
Arend van Spriel7d8e18e2011-12-08 15:06:56 -0800886 bcma_maskset32(cc, regoff, ~mask, val);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200887 }
888
889 /* readback */
Arend van Spriel7d8e18e2011-12-08 15:06:56 -0800890 w = bcma_read32(cc, regoff);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200891
Arend van Sprielad5db132011-12-08 15:06:55 -0800892 /* restore core index */
Arend van Spriel7d8e18e2011-12-08 15:06:56 -0800893 ai_setcoreidx(&sii->pub, origidx);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200894
Arend van Spriel5b435de2011-10-05 13:19:03 +0200895 return w;
896}
897
Arend van Spriel5b435de2011-10-05 13:19:03 +0200898/* return the slow clock source - LPO, XTAL, or PCI */
Arend van Sprielc8086742011-12-12 15:15:03 -0800899static uint ai_slowclk_src(struct si_pub *sih, struct bcma_device *cc)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200900{
Arend van Sprielc8086742011-12-12 15:15:03 -0800901 struct si_info *sii;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200902 u32 val;
903
Arend van Sprielc8086742011-12-12 15:15:03 -0800904 sii = (struct si_info *)sih;
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800905 if (ai_get_ccrev(&sii->pub) < 6) {
Arend van Sprielcbc80db2011-12-08 15:06:48 -0800906 pci_read_config_dword(sii->pcibus, PCI_GPIO_OUT,
Arend van Spriel5b435de2011-10-05 13:19:03 +0200907 &val);
908 if (val & PCI_CFG_GPIO_SCS)
909 return SCC_SS_PCI;
910 return SCC_SS_XTAL;
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800911 } else if (ai_get_ccrev(&sii->pub) < 10) {
Arend van Sprielc8086742011-12-12 15:15:03 -0800912 return bcma_read32(cc, CHIPCREGOFFS(slow_clk_ctl)) &
913 SCC_SS_MASK;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200914 } else /* Insta-clock */
915 return SCC_SS_XTAL;
916}
917
918/*
919* return the ILP (slowclock) min or max frequency
920* precondition: we've established the chip has dynamic clk control
921*/
Arend van Sprielc8086742011-12-12 15:15:03 -0800922static uint ai_slowclk_freq(struct si_pub *sih, bool max_freq,
923 struct bcma_device *cc)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200924{
925 u32 slowclk;
926 uint div;
927
Arend van Sprielc8086742011-12-12 15:15:03 -0800928 slowclk = ai_slowclk_src(sih, cc);
929 if (ai_get_ccrev(sih) < 6) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200930 if (slowclk == SCC_SS_PCI)
931 return max_freq ? (PCIMAXFREQ / 64)
932 : (PCIMINFREQ / 64);
933 else
934 return max_freq ? (XTALMAXFREQ / 32)
935 : (XTALMINFREQ / 32);
Arend van Sprielc8086742011-12-12 15:15:03 -0800936 } else if (ai_get_ccrev(sih) < 10) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200937 div = 4 *
Arend van Sprielc8086742011-12-12 15:15:03 -0800938 (((bcma_read32(cc, CHIPCREGOFFS(slow_clk_ctl)) &
939 SCC_CD_MASK) >> SCC_CD_SHIFT) + 1);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200940 if (slowclk == SCC_SS_LPO)
941 return max_freq ? LPOMAXFREQ : LPOMINFREQ;
942 else if (slowclk == SCC_SS_XTAL)
943 return max_freq ? (XTALMAXFREQ / div)
944 : (XTALMINFREQ / div);
945 else if (slowclk == SCC_SS_PCI)
946 return max_freq ? (PCIMAXFREQ / div)
947 : (PCIMINFREQ / div);
948 } else {
949 /* Chipc rev 10 is InstaClock */
Arend van Sprielc8086742011-12-12 15:15:03 -0800950 div = bcma_read32(cc, CHIPCREGOFFS(system_clk_ctl));
951 div = 4 * ((div >> SYCC_CD_SHIFT) + 1);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200952 return max_freq ? XTALMAXFREQ : (XTALMINFREQ / div);
953 }
954 return 0;
955}
956
957static void
Arend van Sprielc8086742011-12-12 15:15:03 -0800958ai_clkctl_setdelay(struct si_pub *sih, struct bcma_device *cc)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200959{
960 uint slowmaxfreq, pll_delay, slowclk;
961 uint pll_on_delay, fref_sel_delay;
962
963 pll_delay = PLL_DELAY;
964
965 /*
966 * If the slow clock is not sourced by the xtal then
967 * add the xtal_on_delay since the xtal will also be
968 * powered down by dynamic clk control logic.
969 */
970
Arend van Sprielc8086742011-12-12 15:15:03 -0800971 slowclk = ai_slowclk_src(sih, cc);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200972 if (slowclk != SCC_SS_XTAL)
973 pll_delay += XTAL_ON_DELAY;
974
975 /* Starting with 4318 it is ILP that is used for the delays */
976 slowmaxfreq =
Arend van Sprielc8086742011-12-12 15:15:03 -0800977 ai_slowclk_freq(sih,
978 (ai_get_ccrev(sih) >= 10) ? false : true, cc);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200979
980 pll_on_delay = ((slowmaxfreq * pll_delay) + 999999) / 1000000;
981 fref_sel_delay = ((slowmaxfreq * FREF_DELAY) + 999999) / 1000000;
982
Arend van Sprielc8086742011-12-12 15:15:03 -0800983 bcma_write32(cc, CHIPCREGOFFS(pll_on_delay), pll_on_delay);
984 bcma_write32(cc, CHIPCREGOFFS(fref_sel_delay), fref_sel_delay);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200985}
986
987/* initialize power control delay registers */
988void ai_clkctl_init(struct si_pub *sih)
989{
Arend van Sprielc8086742011-12-12 15:15:03 -0800990 struct bcma_device *cc;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200991
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800992 if (!(ai_get_cccaps(sih) & CC_CAP_PWR_CTL))
Arend van Spriel5b435de2011-10-05 13:19:03 +0200993 return;
994
Arend van Sprielc8086742011-12-12 15:15:03 -0800995 cc = ai_findcore(sih, BCMA_CORE_CHIPCOMMON, 0);
Arend van Sprielad5db132011-12-08 15:06:55 -0800996 if (cc == NULL)
997 return;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200998
999 /* set all Instaclk chip ILP to 1 MHz */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001000 if (ai_get_ccrev(sih) >= 10)
Arend van Sprielc8086742011-12-12 15:15:03 -08001001 bcma_maskset32(cc, CHIPCREGOFFS(system_clk_ctl), SYCC_CD_MASK,
1002 (ILP_DIV_1MHZ << SYCC_CD_SHIFT));
Arend van Spriel5b435de2011-10-05 13:19:03 +02001003
Arend van Sprielc8086742011-12-12 15:15:03 -08001004 ai_clkctl_setdelay(sih, cc);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001005}
1006
1007/*
1008 * return the value suitable for writing to the
1009 * dot11 core FAST_PWRUP_DELAY register
1010 */
1011u16 ai_clkctl_fast_pwrup_delay(struct si_pub *sih)
1012{
1013 struct si_info *sii;
Arend van Sprielc8086742011-12-12 15:15:03 -08001014 struct bcma_device *cc;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001015 uint slowminfreq;
1016 u16 fpdelay;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001017
1018 sii = (struct si_info *)sih;
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001019 if (ai_get_cccaps(sih) & CC_CAP_PMU) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001020 fpdelay = si_pmu_fast_pwrup_delay(sih);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001021 return fpdelay;
1022 }
1023
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001024 if (!(ai_get_cccaps(sih) & CC_CAP_PWR_CTL))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001025 return 0;
1026
Arend van Spriel5b435de2011-10-05 13:19:03 +02001027 fpdelay = 0;
Arend van Sprielc8086742011-12-12 15:15:03 -08001028 cc = ai_findcore(sih, CC_CORE_ID, 0);
Arend van Spriela232c8a2011-12-12 15:15:06 -08001029 if (cc) {
1030 slowminfreq = ai_slowclk_freq(sih, false, cc);
1031 fpdelay = (((bcma_read32(cc, CHIPCREGOFFS(pll_on_delay)) + 2)
1032 * 1000000) + (slowminfreq - 1)) / slowminfreq;
1033 }
Arend van Spriel5b435de2011-10-05 13:19:03 +02001034 return fpdelay;
1035}
1036
1037/* turn primary xtal and/or pll off/on */
1038int ai_clkctl_xtal(struct si_pub *sih, uint what, bool on)
1039{
1040 struct si_info *sii;
1041 u32 in, out, outen;
1042
1043 sii = (struct si_info *)sih;
1044
1045 /* pcie core doesn't have any mapping to control the xtal pu */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001046 if (PCIE(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001047 return -1;
1048
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001049 pci_read_config_dword(sii->pcibus, PCI_GPIO_IN, &in);
1050 pci_read_config_dword(sii->pcibus, PCI_GPIO_OUT, &out);
1051 pci_read_config_dword(sii->pcibus, PCI_GPIO_OUTEN, &outen);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001052
1053 /*
1054 * Avoid glitching the clock if GPRS is already using it.
1055 * We can't actually read the state of the PLLPD so we infer it
1056 * by the value of XTAL_PU which *is* readable via gpioin.
1057 */
1058 if (on && (in & PCI_CFG_GPIO_XTAL))
1059 return 0;
1060
1061 if (what & XTAL)
1062 outen |= PCI_CFG_GPIO_XTAL;
1063 if (what & PLL)
1064 outen |= PCI_CFG_GPIO_PLL;
1065
1066 if (on) {
1067 /* turn primary xtal on */
1068 if (what & XTAL) {
1069 out |= PCI_CFG_GPIO_XTAL;
1070 if (what & PLL)
1071 out |= PCI_CFG_GPIO_PLL;
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001072 pci_write_config_dword(sii->pcibus,
Arend van Spriel5b435de2011-10-05 13:19:03 +02001073 PCI_GPIO_OUT, out);
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001074 pci_write_config_dword(sii->pcibus,
Arend van Spriel5b435de2011-10-05 13:19:03 +02001075 PCI_GPIO_OUTEN, outen);
1076 udelay(XTAL_ON_DELAY);
1077 }
1078
1079 /* turn pll on */
1080 if (what & PLL) {
1081 out &= ~PCI_CFG_GPIO_PLL;
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001082 pci_write_config_dword(sii->pcibus,
Arend van Spriel5b435de2011-10-05 13:19:03 +02001083 PCI_GPIO_OUT, out);
1084 mdelay(2);
1085 }
1086 } else {
1087 if (what & XTAL)
1088 out &= ~PCI_CFG_GPIO_XTAL;
1089 if (what & PLL)
1090 out |= PCI_CFG_GPIO_PLL;
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001091 pci_write_config_dword(sii->pcibus,
Arend van Spriel5b435de2011-10-05 13:19:03 +02001092 PCI_GPIO_OUT, out);
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001093 pci_write_config_dword(sii->pcibus,
Arend van Spriel5b435de2011-10-05 13:19:03 +02001094 PCI_GPIO_OUTEN, outen);
1095 }
1096
1097 return 0;
1098}
1099
1100/* clk control mechanism through chipcommon, no policy checking */
1101static bool _ai_clkctl_cc(struct si_info *sii, uint mode)
1102{
Arend van Sprielc8086742011-12-12 15:15:03 -08001103 struct bcma_device *cc;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001104 u32 scc;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001105
1106 /* chipcommon cores prior to rev6 don't support dynamic clock control */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001107 if (ai_get_ccrev(&sii->pub) < 6)
Arend van Spriel5b435de2011-10-05 13:19:03 +02001108 return false;
1109
Arend van Sprielc8086742011-12-12 15:15:03 -08001110 cc = ai_findcore(&sii->pub, BCMA_CORE_CHIPCOMMON, 0);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001111
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001112 if (!(ai_get_cccaps(&sii->pub) & CC_CAP_PWR_CTL) &&
1113 (ai_get_ccrev(&sii->pub) < 20))
Arend van Spriela232c8a2011-12-12 15:15:06 -08001114 return mode == CLK_FAST;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001115
1116 switch (mode) {
1117 case CLK_FAST: /* FORCEHT, fast (pll) clock */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001118 if (ai_get_ccrev(&sii->pub) < 10) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001119 /*
1120 * don't forget to force xtal back
1121 * on before we clear SCC_DYN_XTAL..
1122 */
1123 ai_clkctl_xtal(&sii->pub, XTAL, ON);
Arend van Sprielc8086742011-12-12 15:15:03 -08001124 bcma_maskset32(cc, CHIPCREGOFFS(slow_clk_ctl),
1125 (SCC_XC | SCC_FS | SCC_IP), SCC_IP);
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001126 } else if (ai_get_ccrev(&sii->pub) < 20) {
Arend van Sprielc8086742011-12-12 15:15:03 -08001127 bcma_set32(cc, CHIPCREGOFFS(system_clk_ctl), SYCC_HR);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001128 } else {
Arend van Sprielc8086742011-12-12 15:15:03 -08001129 bcma_set32(cc, CHIPCREGOFFS(clk_ctl_st), CCS_FORCEHT);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001130 }
1131
1132 /* wait for the PLL */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001133 if (ai_get_cccaps(&sii->pub) & CC_CAP_PMU) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001134 u32 htavail = CCS_HTAVAIL;
Arend van Sprielc8086742011-12-12 15:15:03 -08001135 SPINWAIT(((bcma_read32(cc, CHIPCREGOFFS(clk_ctl_st)) &
1136 htavail) == 0), PMU_MAX_TRANSITION_DLY);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001137 } else {
1138 udelay(PLL_DELAY);
1139 }
1140 break;
1141
1142 case CLK_DYNAMIC: /* enable dynamic clock control */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001143 if (ai_get_ccrev(&sii->pub) < 10) {
Arend van Sprielc8086742011-12-12 15:15:03 -08001144 scc = bcma_read32(cc, CHIPCREGOFFS(slow_clk_ctl));
Arend van Spriel5b435de2011-10-05 13:19:03 +02001145 scc &= ~(SCC_FS | SCC_IP | SCC_XC);
1146 if ((scc & SCC_SS_MASK) != SCC_SS_XTAL)
1147 scc |= SCC_XC;
Arend van Sprielc8086742011-12-12 15:15:03 -08001148 bcma_write32(cc, CHIPCREGOFFS(slow_clk_ctl), scc);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001149
1150 /*
1151 * for dynamic control, we have to
1152 * release our xtal_pu "force on"
1153 */
1154 if (scc & SCC_XC)
1155 ai_clkctl_xtal(&sii->pub, XTAL, OFF);
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001156 } else if (ai_get_ccrev(&sii->pub) < 20) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001157 /* Instaclock */
Arend van Sprielc8086742011-12-12 15:15:03 -08001158 bcma_mask32(cc, CHIPCREGOFFS(system_clk_ctl), ~SYCC_HR);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001159 } else {
Arend van Sprielc8086742011-12-12 15:15:03 -08001160 bcma_mask32(cc, CHIPCREGOFFS(clk_ctl_st), ~CCS_FORCEHT);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001161 }
1162 break;
1163
1164 default:
1165 break;
1166 }
1167
Arend van Spriel5b435de2011-10-05 13:19:03 +02001168 return mode == CLK_FAST;
1169}
1170
1171/*
1172 * clock control policy function throught chipcommon
1173 *
1174 * set dynamic clk control mode (forceslow, forcefast, dynamic)
1175 * returns true if we are forcing fast clock
1176 * this is a wrapper over the next internal function
1177 * to allow flexible policy settings for outside caller
1178 */
1179bool ai_clkctl_cc(struct si_pub *sih, uint mode)
1180{
1181 struct si_info *sii;
1182
1183 sii = (struct si_info *)sih;
1184
1185 /* chipcommon cores prior to rev6 don't support dynamic clock control */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001186 if (ai_get_ccrev(sih) < 6)
Arend van Spriel5b435de2011-10-05 13:19:03 +02001187 return false;
1188
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001189 if (PCI_FORCEHT(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001190 return mode == CLK_FAST;
1191
1192 return _ai_clkctl_cc(sii, mode);
1193}
1194
Arend van Spriel5b435de2011-10-05 13:19:03 +02001195void ai_pci_up(struct si_pub *sih)
1196{
1197 struct si_info *sii;
1198
1199 sii = (struct si_info *)sih;
1200
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001201 if (PCI_FORCEHT(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001202 _ai_clkctl_cc(sii, CLK_FAST);
1203
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001204 if (PCIE(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001205 pcicore_up(sii->pch, SI_PCIUP);
1206
1207}
1208
1209/* Unconfigure and/or apply various WARs when system is going to sleep mode */
1210void ai_pci_sleep(struct si_pub *sih)
1211{
1212 struct si_info *sii;
1213
1214 sii = (struct si_info *)sih;
1215
1216 pcicore_sleep(sii->pch);
1217}
1218
1219/* Unconfigure and/or apply various WARs when going down */
1220void ai_pci_down(struct si_pub *sih)
1221{
1222 struct si_info *sii;
1223
1224 sii = (struct si_info *)sih;
1225
1226 /* release FORCEHT since chip is going to "down" state */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001227 if (PCI_FORCEHT(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001228 _ai_clkctl_cc(sii, CLK_DYNAMIC);
1229
1230 pcicore_down(sii->pch, SI_PCIDOWN);
1231}
1232
1233/*
1234 * Configure the pci core for pci client (NIC) action
1235 * coremask is the bitvec of cores by index to be enabled.
1236 */
1237void ai_pci_setup(struct si_pub *sih, uint coremask)
1238{
1239 struct si_info *sii;
1240 struct sbpciregs __iomem *regs = NULL;
Arend van Spriel834d5842011-12-08 15:06:57 -08001241 u32 w;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001242 uint idx = 0;
1243
1244 sii = (struct si_info *)sih;
1245
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001246 if (PCI(sih)) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001247 /* get current core index */
1248 idx = sii->curidx;
1249
Arend van Spriel5b435de2011-10-05 13:19:03 +02001250 /* switch over to pci core */
Arend van Spriel2e397c32011-12-08 15:06:44 -08001251 regs = ai_setcoreidx(sih, sii->buscoreidx);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001252 }
1253
1254 /*
1255 * Enable sb->pci interrupts. Assume
1256 * PCI rev 2.3 support was added in pci core rev 6 and things changed..
1257 */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001258 if (PCIE(sih) || (PCI(sih) && (ai_get_buscorerev(sih) >= 6))) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001259 /* pci config write to set this core bit in PCIIntMask */
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001260 pci_read_config_dword(sii->pcibus, PCI_INT_MASK, &w);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001261 w |= (coremask << PCI_SBIM_SHIFT);
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001262 pci_write_config_dword(sii->pcibus, PCI_INT_MASK, w);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001263 }
1264
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001265 if (PCI(sih)) {
Arend van Sprielb0327ff2011-12-08 15:06:59 -08001266 pcicore_pci_setup(sii->pch);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001267
1268 /* switch back to previous core */
1269 ai_setcoreidx(sih, idx);
1270 }
1271}
1272
1273/*
1274 * Fixup SROMless PCI device's configuration.
1275 * The current core may be changed upon return.
1276 */
1277int ai_pci_fixcfg(struct si_pub *sih)
1278{
1279 uint origidx;
1280 void __iomem *regs = NULL;
1281 struct si_info *sii = (struct si_info *)sih;
1282
1283 /* Fixup PI in SROM shadow area to enable the correct PCI core access */
1284 /* save the current index */
1285 origidx = ai_coreidx(&sii->pub);
1286
1287 /* check 'pi' is correct and fix it if not */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001288 regs = ai_setcore(&sii->pub, ai_get_buscoretype(sih), 0);
Arend van Sprielb0327ff2011-12-08 15:06:59 -08001289 pcicore_fixcfg(sii->pch);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001290
1291 /* restore the original index */
1292 ai_setcoreidx(&sii->pub, origidx);
1293
1294 pcicore_hwup(sii->pch);
1295 return 0;
1296}
1297
1298/* mask&set gpiocontrol bits */
1299u32 ai_gpiocontrol(struct si_pub *sih, u32 mask, u32 val, u8 priority)
1300{
1301 uint regoff;
1302
1303 regoff = offsetof(struct chipcregs, gpiocontrol);
Arend van Spriel7d8e18e2011-12-08 15:06:56 -08001304 return ai_cc_reg(sih, regoff, mask, val);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001305}
1306
1307void ai_chipcontrl_epa4331(struct si_pub *sih, bool on)
1308{
Arend van Sprielc8086742011-12-12 15:15:03 -08001309 struct bcma_device *cc;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001310 u32 val;
1311
Arend van Sprielc8086742011-12-12 15:15:03 -08001312 cc = ai_findcore(sih, CC_CORE_ID, 0);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001313
1314 if (on) {
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001315 if (ai_get_chippkg(sih) == 9 || ai_get_chippkg(sih) == 0xb)
Arend van Spriel5b435de2011-10-05 13:19:03 +02001316 /* Ext PA Controls for 4331 12x9 Package */
Arend van Sprielc8086742011-12-12 15:15:03 -08001317 bcma_set32(cc, CHIPCREGOFFS(chipcontrol),
1318 CCTRL4331_EXTPA_EN |
1319 CCTRL4331_EXTPA_ON_GPIO2_5);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001320 else
1321 /* Ext PA Controls for 4331 12x12 Package */
Arend van Sprielc8086742011-12-12 15:15:03 -08001322 bcma_set32(cc, CHIPCREGOFFS(chipcontrol),
1323 CCTRL4331_EXTPA_EN);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001324 } else {
1325 val &= ~(CCTRL4331_EXTPA_EN | CCTRL4331_EXTPA_ON_GPIO2_5);
Arend van Sprielc8086742011-12-12 15:15:03 -08001326 bcma_mask32(cc, CHIPCREGOFFS(chipcontrol),
1327 ~(CCTRL4331_EXTPA_EN | CCTRL4331_EXTPA_ON_GPIO2_5));
Arend van Spriel5b435de2011-10-05 13:19:03 +02001328 }
Arend van Spriel5b435de2011-10-05 13:19:03 +02001329}
1330
1331/* Enable BT-COEX & Ex-PA for 4313 */
1332void ai_epa_4313war(struct si_pub *sih)
1333{
Arend van Sprielc8086742011-12-12 15:15:03 -08001334 struct bcma_device *cc;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001335
Arend van Sprielc8086742011-12-12 15:15:03 -08001336 cc = ai_findcore(sih, CC_CORE_ID, 0);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001337
1338 /* EPA Fix */
Arend van Sprielc8086742011-12-12 15:15:03 -08001339 bcma_set32(cc, CHIPCREGOFFS(gpiocontrol), GPIO_CTRL_EPA_EN_MASK);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001340}
1341
1342/* check if the device is removed */
1343bool ai_deviceremoved(struct si_pub *sih)
1344{
1345 u32 w;
1346 struct si_info *sii;
1347
1348 sii = (struct si_info *)sih;
1349
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001350 pci_read_config_dword(sii->pcibus, PCI_VENDOR_ID, &w);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001351 if ((w & 0xFFFF) != PCI_VENDOR_ID_BROADCOM)
1352 return true;
1353
1354 return false;
1355}
1356
1357bool ai_is_sprom_available(struct si_pub *sih)
1358{
Arend van Spriel2e397c32011-12-08 15:06:44 -08001359 struct si_info *sii = (struct si_info *)sih;
1360
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001361 if (ai_get_ccrev(sih) >= 31) {
Arend van Sprielc8086742011-12-12 15:15:03 -08001362 struct bcma_device *cc;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001363 u32 sromctrl;
1364
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001365 if ((ai_get_cccaps(sih) & CC_CAP_SROM) == 0)
Arend van Spriel5b435de2011-10-05 13:19:03 +02001366 return false;
1367
Arend van Sprielc8086742011-12-12 15:15:03 -08001368 cc = ai_findcore(sih, BCMA_CORE_CHIPCOMMON, 0);
1369 sromctrl = bcma_read32(cc, CHIPCREGOFFS(sromcontrol));
Arend van Spriel5b435de2011-10-05 13:19:03 +02001370 return sromctrl & SRC_PRESENT;
1371 }
1372
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001373 switch (ai_get_chip_id(sih)) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001374 case BCM4313_CHIP_ID:
Arend van Spriel2e397c32011-12-08 15:06:44 -08001375 return (sii->chipst & CST4313_SPROM_PRESENT) != 0;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001376 default:
1377 return true;
1378 }
1379}
1380
1381bool ai_is_otp_disabled(struct si_pub *sih)
1382{
Arend van Spriel2e397c32011-12-08 15:06:44 -08001383 struct si_info *sii = (struct si_info *)sih;
1384
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001385 switch (ai_get_chip_id(sih)) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001386 case BCM4313_CHIP_ID:
Arend van Spriel2e397c32011-12-08 15:06:44 -08001387 return (sii->chipst & CST4313_OTP_PRESENT) == 0;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001388 /* These chips always have their OTP on */
1389 case BCM43224_CHIP_ID:
1390 case BCM43225_CHIP_ID:
1391 default:
1392 return false;
1393 }
1394}