blob: 755f50555c3dc154b21e4940f5152aed725e2b01 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_ASIC_H__
29#define __RADEON_ASIC_H__
30
31/*
32 * common functions
33 */
Rafał Miłecki74338742009-11-03 00:53:02 +010034uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020035void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
36void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
37
Rafał Miłecki74338742009-11-03 00:53:02 +010038uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +010040uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
42void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
43
44/*
45 * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
46 */
Jerome Glissed4550902009-10-01 10:12:06 +020047extern int r100_init(struct radeon_device *rdev);
48extern void r100_fini(struct radeon_device *rdev);
49extern int r100_suspend(struct radeon_device *rdev);
50extern int r100_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020051uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
52void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Dave Airlie28d52042009-09-21 14:33:58 +100053void r100_vga_set_state(struct radeon_device *rdev, bool state);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020054int r100_gpu_reset(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +020055u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020056void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
57int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100058void r100_cp_commit(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020059void r100_ring_start(struct radeon_device *rdev);
60int r100_irq_set(struct radeon_device *rdev);
61int r100_irq_process(struct radeon_device *rdev);
62void r100_fence_ring_emit(struct radeon_device *rdev,
63 struct radeon_fence *fence);
64int r100_cs_parse(struct radeon_cs_parser *p);
65void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
66uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
67int r100_copy_blit(struct radeon_device *rdev,
68 uint64_t src_offset,
69 uint64_t dst_offset,
70 unsigned num_pages,
71 struct radeon_fence *fence);
Dave Airliee024e112009-06-24 09:48:08 +100072int r100_set_surface_reg(struct radeon_device *rdev, int reg,
73 uint32_t tiling_flags, uint32_t pitch,
74 uint32_t offset, uint32_t obj_size);
75int r100_clear_surface_reg(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +020076void r100_bandwidth_update(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100077void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100078int r100_ring_test(struct radeon_device *rdev);
Dave Airlie23956df2009-11-23 12:01:09 +100079void r100_hdp_flush(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020080
81static struct radeon_asic r100_asic = {
Jerome Glisse068a1172009-06-17 13:28:30 +020082 .init = &r100_init,
Jerome Glissed4550902009-10-01 10:12:06 +020083 .fini = &r100_fini,
84 .suspend = &r100_suspend,
85 .resume = &r100_resume,
Dave Airlie28d52042009-09-21 14:33:58 +100086 .vga_set_state = &r100_vga_set_state,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020087 .gpu_reset = &r100_gpu_reset,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020088 .gart_tlb_flush = &r100_pci_gart_tlb_flush,
89 .gart_set_page = &r100_pci_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +100090 .cp_commit = &r100_cp_commit,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020091 .ring_start = &r100_ring_start,
Jerome Glisse3ce0a232009-09-08 10:10:24 +100092 .ring_test = &r100_ring_test,
93 .ring_ib_execute = &r100_ring_ib_execute,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020094 .irq_set = &r100_irq_set,
95 .irq_process = &r100_irq_process,
Michel Dänzer7ed220d2009-08-13 11:10:51 +020096 .get_vblank_counter = &r100_get_vblank_counter,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020097 .fence_ring_emit = &r100_fence_ring_emit,
98 .cs_parse = &r100_cs_parse,
99 .copy_blit = &r100_copy_blit,
100 .copy_dma = NULL,
101 .copy = &r100_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100102 .get_engine_clock = &radeon_legacy_get_engine_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200103 .set_engine_clock = &radeon_legacy_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100104 .get_memory_clock = NULL,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105 .set_memory_clock = NULL,
106 .set_pcie_lanes = NULL,
107 .set_clock_gating = &radeon_legacy_set_clock_gating,
Dave Airliee024e112009-06-24 09:48:08 +1000108 .set_surface_reg = r100_set_surface_reg,
109 .clear_surface_reg = r100_clear_surface_reg,
Jerome Glissec93bb852009-07-13 21:04:08 +0200110 .bandwidth_update = &r100_bandwidth_update,
Dave Airlie23956df2009-11-23 12:01:09 +1000111 .hdp_flush = &r100_hdp_flush,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200112};
113
114
115/*
116 * r300,r350,rv350,rv380
117 */
Jerome Glisse207bf9e2009-09-30 15:35:32 +0200118extern int r300_init(struct radeon_device *rdev);
119extern void r300_fini(struct radeon_device *rdev);
120extern int r300_suspend(struct radeon_device *rdev);
121extern int r300_resume(struct radeon_device *rdev);
122extern int r300_gpu_reset(struct radeon_device *rdev);
123extern void r300_ring_start(struct radeon_device *rdev);
124extern void r300_fence_ring_emit(struct radeon_device *rdev,
125 struct radeon_fence *fence);
126extern int r300_cs_parse(struct radeon_cs_parser *p);
127extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
128extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
129extern uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
130extern void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
131extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
132extern int r300_copy_dma(struct radeon_device *rdev,
133 uint64_t src_offset,
134 uint64_t dst_offset,
135 unsigned num_pages,
136 struct radeon_fence *fence);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200137static struct radeon_asic r300_asic = {
Jerome Glisse068a1172009-06-17 13:28:30 +0200138 .init = &r300_init,
Jerome Glisse207bf9e2009-09-30 15:35:32 +0200139 .fini = &r300_fini,
140 .suspend = &r300_suspend,
141 .resume = &r300_resume,
Dave Airlie28d52042009-09-21 14:33:58 +1000142 .vga_set_state = &r100_vga_set_state,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200143 .gpu_reset = &r300_gpu_reset,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200144 .gart_tlb_flush = &r100_pci_gart_tlb_flush,
145 .gart_set_page = &r100_pci_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000146 .cp_commit = &r100_cp_commit,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200147 .ring_start = &r300_ring_start,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000148 .ring_test = &r100_ring_test,
149 .ring_ib_execute = &r100_ring_ib_execute,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200150 .irq_set = &r100_irq_set,
151 .irq_process = &r100_irq_process,
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200152 .get_vblank_counter = &r100_get_vblank_counter,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153 .fence_ring_emit = &r300_fence_ring_emit,
154 .cs_parse = &r300_cs_parse,
155 .copy_blit = &r100_copy_blit,
156 .copy_dma = &r300_copy_dma,
157 .copy = &r100_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100158 .get_engine_clock = &radeon_legacy_get_engine_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200159 .set_engine_clock = &radeon_legacy_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100160 .get_memory_clock = NULL,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200161 .set_memory_clock = NULL,
162 .set_pcie_lanes = &rv370_set_pcie_lanes,
163 .set_clock_gating = &radeon_legacy_set_clock_gating,
Dave Airliee024e112009-06-24 09:48:08 +1000164 .set_surface_reg = r100_set_surface_reg,
165 .clear_surface_reg = r100_clear_surface_reg,
Jerome Glissec93bb852009-07-13 21:04:08 +0200166 .bandwidth_update = &r100_bandwidth_update,
Dave Airlie23956df2009-11-23 12:01:09 +1000167 .hdp_flush = &r100_hdp_flush,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200168};
169
170/*
171 * r420,r423,rv410
172 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200173extern int r420_init(struct radeon_device *rdev);
174extern void r420_fini(struct radeon_device *rdev);
175extern int r420_suspend(struct radeon_device *rdev);
176extern int r420_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200177static struct radeon_asic r420_asic = {
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200178 .init = &r420_init,
179 .fini = &r420_fini,
180 .suspend = &r420_suspend,
181 .resume = &r420_resume,
Dave Airlie28d52042009-09-21 14:33:58 +1000182 .vga_set_state = &r100_vga_set_state,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200183 .gpu_reset = &r300_gpu_reset,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200184 .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
185 .gart_set_page = &rv370_pcie_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000186 .cp_commit = &r100_cp_commit,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200187 .ring_start = &r300_ring_start,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000188 .ring_test = &r100_ring_test,
189 .ring_ib_execute = &r100_ring_ib_execute,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190 .irq_set = &r100_irq_set,
191 .irq_process = &r100_irq_process,
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200192 .get_vblank_counter = &r100_get_vblank_counter,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200193 .fence_ring_emit = &r300_fence_ring_emit,
194 .cs_parse = &r300_cs_parse,
195 .copy_blit = &r100_copy_blit,
196 .copy_dma = &r300_copy_dma,
197 .copy = &r100_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100198 .get_engine_clock = &radeon_atom_get_engine_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199 .set_engine_clock = &radeon_atom_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100200 .get_memory_clock = &radeon_atom_get_memory_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200201 .set_memory_clock = &radeon_atom_set_memory_clock,
202 .set_pcie_lanes = &rv370_set_pcie_lanes,
203 .set_clock_gating = &radeon_atom_set_clock_gating,
Dave Airliee024e112009-06-24 09:48:08 +1000204 .set_surface_reg = r100_set_surface_reg,
205 .clear_surface_reg = r100_clear_surface_reg,
Jerome Glissec93bb852009-07-13 21:04:08 +0200206 .bandwidth_update = &r100_bandwidth_update,
Dave Airlie23956df2009-11-23 12:01:09 +1000207 .hdp_flush = &r100_hdp_flush,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200208};
209
210
211/*
212 * rs400,rs480
213 */
Jerome Glisseca6ffc62009-10-01 10:20:52 +0200214extern int rs400_init(struct radeon_device *rdev);
215extern void rs400_fini(struct radeon_device *rdev);
216extern int rs400_suspend(struct radeon_device *rdev);
217extern int rs400_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200218void rs400_gart_tlb_flush(struct radeon_device *rdev);
219int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
220uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
221void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
222static struct radeon_asic rs400_asic = {
Jerome Glisseca6ffc62009-10-01 10:20:52 +0200223 .init = &rs400_init,
224 .fini = &rs400_fini,
225 .suspend = &rs400_suspend,
226 .resume = &rs400_resume,
Dave Airlie28d52042009-09-21 14:33:58 +1000227 .vga_set_state = &r100_vga_set_state,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200228 .gpu_reset = &r300_gpu_reset,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200229 .gart_tlb_flush = &rs400_gart_tlb_flush,
230 .gart_set_page = &rs400_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000231 .cp_commit = &r100_cp_commit,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200232 .ring_start = &r300_ring_start,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000233 .ring_test = &r100_ring_test,
234 .ring_ib_execute = &r100_ring_ib_execute,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200235 .irq_set = &r100_irq_set,
236 .irq_process = &r100_irq_process,
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200237 .get_vblank_counter = &r100_get_vblank_counter,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200238 .fence_ring_emit = &r300_fence_ring_emit,
239 .cs_parse = &r300_cs_parse,
240 .copy_blit = &r100_copy_blit,
241 .copy_dma = &r300_copy_dma,
242 .copy = &r100_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100243 .get_engine_clock = &radeon_legacy_get_engine_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200244 .set_engine_clock = &radeon_legacy_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100245 .get_memory_clock = NULL,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200246 .set_memory_clock = NULL,
247 .set_pcie_lanes = NULL,
248 .set_clock_gating = &radeon_legacy_set_clock_gating,
Dave Airliee024e112009-06-24 09:48:08 +1000249 .set_surface_reg = r100_set_surface_reg,
250 .clear_surface_reg = r100_clear_surface_reg,
Jerome Glissec93bb852009-07-13 21:04:08 +0200251 .bandwidth_update = &r100_bandwidth_update,
Dave Airlie23956df2009-11-23 12:01:09 +1000252 .hdp_flush = &r100_hdp_flush,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200253};
254
255
256/*
257 * rs600.
258 */
Jerome Glissec010f802009-09-30 22:09:06 +0200259extern int rs600_init(struct radeon_device *rdev);
260extern void rs600_fini(struct radeon_device *rdev);
261extern int rs600_suspend(struct radeon_device *rdev);
262extern int rs600_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200263int rs600_irq_set(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200264int rs600_irq_process(struct radeon_device *rdev);
265u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200266void rs600_gart_tlb_flush(struct radeon_device *rdev);
267int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
268uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
269void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Jerome Glissec93bb852009-07-13 21:04:08 +0200270void rs600_bandwidth_update(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200271static struct radeon_asic rs600_asic = {
Dave Airlie3f7dc91a2009-08-27 11:10:15 +1000272 .init = &rs600_init,
Jerome Glissec010f802009-09-30 22:09:06 +0200273 .fini = &rs600_fini,
274 .suspend = &rs600_suspend,
275 .resume = &rs600_resume,
Dave Airlie28d52042009-09-21 14:33:58 +1000276 .vga_set_state = &r100_vga_set_state,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200277 .gpu_reset = &r300_gpu_reset,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200278 .gart_tlb_flush = &rs600_gart_tlb_flush,
279 .gart_set_page = &rs600_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000280 .cp_commit = &r100_cp_commit,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200281 .ring_start = &r300_ring_start,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000282 .ring_test = &r100_ring_test,
283 .ring_ib_execute = &r100_ring_ib_execute,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200284 .irq_set = &rs600_irq_set,
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200285 .irq_process = &rs600_irq_process,
286 .get_vblank_counter = &rs600_get_vblank_counter,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200287 .fence_ring_emit = &r300_fence_ring_emit,
288 .cs_parse = &r300_cs_parse,
289 .copy_blit = &r100_copy_blit,
290 .copy_dma = &r300_copy_dma,
291 .copy = &r100_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100292 .get_engine_clock = &radeon_atom_get_engine_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200293 .set_engine_clock = &radeon_atom_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100294 .get_memory_clock = &radeon_atom_get_memory_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200295 .set_memory_clock = &radeon_atom_set_memory_clock,
296 .set_pcie_lanes = NULL,
297 .set_clock_gating = &radeon_atom_set_clock_gating,
Jerome Glissec93bb852009-07-13 21:04:08 +0200298 .bandwidth_update = &rs600_bandwidth_update,
Dave Airlie23956df2009-11-23 12:01:09 +1000299 .hdp_flush = &r100_hdp_flush,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200300};
301
302
303/*
304 * rs690,rs740
305 */
Jerome Glisse3bc68532009-10-01 09:39:24 +0200306int rs690_init(struct radeon_device *rdev);
307void rs690_fini(struct radeon_device *rdev);
308int rs690_resume(struct radeon_device *rdev);
309int rs690_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200310uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
311void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Jerome Glissec93bb852009-07-13 21:04:08 +0200312void rs690_bandwidth_update(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200313static struct radeon_asic rs690_asic = {
Jerome Glisse3bc68532009-10-01 09:39:24 +0200314 .init = &rs690_init,
315 .fini = &rs690_fini,
316 .suspend = &rs690_suspend,
317 .resume = &rs690_resume,
Dave Airlie28d52042009-09-21 14:33:58 +1000318 .vga_set_state = &r100_vga_set_state,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200319 .gpu_reset = &r300_gpu_reset,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200320 .gart_tlb_flush = &rs400_gart_tlb_flush,
321 .gart_set_page = &rs400_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000322 .cp_commit = &r100_cp_commit,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200323 .ring_start = &r300_ring_start,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000324 .ring_test = &r100_ring_test,
325 .ring_ib_execute = &r100_ring_ib_execute,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200326 .irq_set = &rs600_irq_set,
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200327 .irq_process = &rs600_irq_process,
328 .get_vblank_counter = &rs600_get_vblank_counter,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200329 .fence_ring_emit = &r300_fence_ring_emit,
330 .cs_parse = &r300_cs_parse,
331 .copy_blit = &r100_copy_blit,
332 .copy_dma = &r300_copy_dma,
333 .copy = &r300_copy_dma,
Rafał Miłecki74338742009-11-03 00:53:02 +0100334 .get_engine_clock = &radeon_atom_get_engine_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200335 .set_engine_clock = &radeon_atom_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100336 .get_memory_clock = &radeon_atom_get_memory_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200337 .set_memory_clock = &radeon_atom_set_memory_clock,
338 .set_pcie_lanes = NULL,
339 .set_clock_gating = &radeon_atom_set_clock_gating,
Dave Airliee024e112009-06-24 09:48:08 +1000340 .set_surface_reg = r100_set_surface_reg,
341 .clear_surface_reg = r100_clear_surface_reg,
Jerome Glissec93bb852009-07-13 21:04:08 +0200342 .bandwidth_update = &rs690_bandwidth_update,
Dave Airlie23956df2009-11-23 12:01:09 +1000343 .hdp_flush = &r100_hdp_flush,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200344};
345
346
347/*
348 * rv515
349 */
Jerome Glisse068a1172009-06-17 13:28:30 +0200350int rv515_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200351void rv515_fini(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200352int rv515_gpu_reset(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200353uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
354void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
355void rv515_ring_start(struct radeon_device *rdev);
356uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
357void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Jerome Glissec93bb852009-07-13 21:04:08 +0200358void rv515_bandwidth_update(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200359int rv515_resume(struct radeon_device *rdev);
360int rv515_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200361static struct radeon_asic rv515_asic = {
Jerome Glisse068a1172009-06-17 13:28:30 +0200362 .init = &rv515_init,
Jerome Glissed39c3b82009-09-28 18:34:43 +0200363 .fini = &rv515_fini,
364 .suspend = &rv515_suspend,
365 .resume = &rv515_resume,
Dave Airlie28d52042009-09-21 14:33:58 +1000366 .vga_set_state = &r100_vga_set_state,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200367 .gpu_reset = &rv515_gpu_reset,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200368 .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
369 .gart_set_page = &rv370_pcie_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000370 .cp_commit = &r100_cp_commit,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200371 .ring_start = &rv515_ring_start,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000372 .ring_test = &r100_ring_test,
373 .ring_ib_execute = &r100_ring_ib_execute,
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200374 .irq_set = &rs600_irq_set,
375 .irq_process = &rs600_irq_process,
376 .get_vblank_counter = &rs600_get_vblank_counter,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200377 .fence_ring_emit = &r300_fence_ring_emit,
Jerome Glisse068a1172009-06-17 13:28:30 +0200378 .cs_parse = &r300_cs_parse,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200379 .copy_blit = &r100_copy_blit,
380 .copy_dma = &r300_copy_dma,
381 .copy = &r100_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100382 .get_engine_clock = &radeon_atom_get_engine_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200383 .set_engine_clock = &radeon_atom_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100384 .get_memory_clock = &radeon_atom_get_memory_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200385 .set_memory_clock = &radeon_atom_set_memory_clock,
386 .set_pcie_lanes = &rv370_set_pcie_lanes,
387 .set_clock_gating = &radeon_atom_set_clock_gating,
Dave Airliee024e112009-06-24 09:48:08 +1000388 .set_surface_reg = r100_set_surface_reg,
389 .clear_surface_reg = r100_clear_surface_reg,
Jerome Glissec93bb852009-07-13 21:04:08 +0200390 .bandwidth_update = &rv515_bandwidth_update,
Dave Airlie23956df2009-11-23 12:01:09 +1000391 .hdp_flush = &r100_hdp_flush,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200392};
393
394
395/*
396 * r520,rv530,rv560,rv570,r580
397 */
Jerome Glissed39c3b82009-09-28 18:34:43 +0200398int r520_init(struct radeon_device *rdev);
Jerome Glissef0ed1f62009-09-28 20:39:19 +0200399int r520_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200400static struct radeon_asic r520_asic = {
Jerome Glissed39c3b82009-09-28 18:34:43 +0200401 .init = &r520_init,
Jerome Glissef0ed1f62009-09-28 20:39:19 +0200402 .fini = &rv515_fini,
403 .suspend = &rv515_suspend,
404 .resume = &r520_resume,
Dave Airlie28d52042009-09-21 14:33:58 +1000405 .vga_set_state = &r100_vga_set_state,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200406 .gpu_reset = &rv515_gpu_reset,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200407 .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
408 .gart_set_page = &rv370_pcie_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000409 .cp_commit = &r100_cp_commit,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200410 .ring_start = &rv515_ring_start,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000411 .ring_test = &r100_ring_test,
412 .ring_ib_execute = &r100_ring_ib_execute,
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200413 .irq_set = &rs600_irq_set,
414 .irq_process = &rs600_irq_process,
415 .get_vblank_counter = &rs600_get_vblank_counter,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200416 .fence_ring_emit = &r300_fence_ring_emit,
Jerome Glisse068a1172009-06-17 13:28:30 +0200417 .cs_parse = &r300_cs_parse,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200418 .copy_blit = &r100_copy_blit,
419 .copy_dma = &r300_copy_dma,
420 .copy = &r100_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100421 .get_engine_clock = &radeon_atom_get_engine_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200422 .set_engine_clock = &radeon_atom_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100423 .get_memory_clock = &radeon_atom_get_memory_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200424 .set_memory_clock = &radeon_atom_set_memory_clock,
425 .set_pcie_lanes = &rv370_set_pcie_lanes,
426 .set_clock_gating = &radeon_atom_set_clock_gating,
Dave Airliee024e112009-06-24 09:48:08 +1000427 .set_surface_reg = r100_set_surface_reg,
428 .clear_surface_reg = r100_clear_surface_reg,
Jerome Glissef0ed1f62009-09-28 20:39:19 +0200429 .bandwidth_update = &rv515_bandwidth_update,
Dave Airlie23956df2009-11-23 12:01:09 +1000430 .hdp_flush = &r100_hdp_flush,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200431};
432
433/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000434 * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200435 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000436int r600_init(struct radeon_device *rdev);
437void r600_fini(struct radeon_device *rdev);
438int r600_suspend(struct radeon_device *rdev);
439int r600_resume(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000440void r600_vga_set_state(struct radeon_device *rdev, bool state);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000441int r600_wb_init(struct radeon_device *rdev);
442void r600_wb_fini(struct radeon_device *rdev);
443void r600_cp_commit(struct radeon_device *rdev);
444void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200445uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
446void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000447int r600_cs_parse(struct radeon_cs_parser *p);
448void r600_fence_ring_emit(struct radeon_device *rdev,
449 struct radeon_fence *fence);
450int r600_copy_dma(struct radeon_device *rdev,
451 uint64_t src_offset,
452 uint64_t dst_offset,
453 unsigned num_pages,
454 struct radeon_fence *fence);
455int r600_irq_process(struct radeon_device *rdev);
456int r600_irq_set(struct radeon_device *rdev);
457int r600_gpu_reset(struct radeon_device *rdev);
458int r600_set_surface_reg(struct radeon_device *rdev, int reg,
459 uint32_t tiling_flags, uint32_t pitch,
460 uint32_t offset, uint32_t obj_size);
461int r600_clear_surface_reg(struct radeon_device *rdev, int reg);
462void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000463int r600_ring_test(struct radeon_device *rdev);
464int r600_copy_blit(struct radeon_device *rdev,
465 uint64_t src_offset, uint64_t dst_offset,
466 unsigned num_pages, struct radeon_fence *fence);
Dave Airlie23956df2009-11-23 12:01:09 +1000467void r600_hdp_flush(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000468
469static struct radeon_asic r600_asic = {
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000470 .init = &r600_init,
471 .fini = &r600_fini,
472 .suspend = &r600_suspend,
473 .resume = &r600_resume,
474 .cp_commit = &r600_cp_commit,
Dave Airlie28d52042009-09-21 14:33:58 +1000475 .vga_set_state = &r600_vga_set_state,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000476 .gpu_reset = &r600_gpu_reset,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000477 .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
478 .gart_set_page = &rs600_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000479 .ring_test = &r600_ring_test,
480 .ring_ib_execute = &r600_ring_ib_execute,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000481 .irq_set = &r600_irq_set,
482 .irq_process = &r600_irq_process,
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500483 .get_vblank_counter = &rs600_get_vblank_counter,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000484 .fence_ring_emit = &r600_fence_ring_emit,
485 .cs_parse = &r600_cs_parse,
486 .copy_blit = &r600_copy_blit,
487 .copy_dma = &r600_copy_blit,
Alex Deuchera3812872009-09-10 15:54:35 -0400488 .copy = &r600_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100489 .get_engine_clock = &radeon_atom_get_engine_clock,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000490 .set_engine_clock = &radeon_atom_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100491 .get_memory_clock = &radeon_atom_get_memory_clock,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000492 .set_memory_clock = &radeon_atom_set_memory_clock,
493 .set_pcie_lanes = NULL,
494 .set_clock_gating = &radeon_atom_set_clock_gating,
495 .set_surface_reg = r600_set_surface_reg,
496 .clear_surface_reg = r600_clear_surface_reg,
Jerome Glissef0ed1f62009-09-28 20:39:19 +0200497 .bandwidth_update = &rv515_bandwidth_update,
Dave Airlie23956df2009-11-23 12:01:09 +1000498 .hdp_flush = &r600_hdp_flush,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000499};
500
501/*
502 * rv770,rv730,rv710,rv740
503 */
504int rv770_init(struct radeon_device *rdev);
505void rv770_fini(struct radeon_device *rdev);
506int rv770_suspend(struct radeon_device *rdev);
507int rv770_resume(struct radeon_device *rdev);
508int rv770_gpu_reset(struct radeon_device *rdev);
509
510static struct radeon_asic rv770_asic = {
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000511 .init = &rv770_init,
512 .fini = &rv770_fini,
513 .suspend = &rv770_suspend,
514 .resume = &rv770_resume,
515 .cp_commit = &r600_cp_commit,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000516 .gpu_reset = &rv770_gpu_reset,
Dave Airlie28d52042009-09-21 14:33:58 +1000517 .vga_set_state = &r600_vga_set_state,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000518 .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
519 .gart_set_page = &rs600_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000520 .ring_test = &r600_ring_test,
521 .ring_ib_execute = &r600_ring_ib_execute,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000522 .irq_set = &r600_irq_set,
523 .irq_process = &r600_irq_process,
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500524 .get_vblank_counter = &rs600_get_vblank_counter,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000525 .fence_ring_emit = &r600_fence_ring_emit,
526 .cs_parse = &r600_cs_parse,
527 .copy_blit = &r600_copy_blit,
528 .copy_dma = &r600_copy_blit,
Alex Deuchera3812872009-09-10 15:54:35 -0400529 .copy = &r600_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100530 .get_engine_clock = &radeon_atom_get_engine_clock,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000531 .set_engine_clock = &radeon_atom_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100532 .get_memory_clock = &radeon_atom_get_memory_clock,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000533 .set_memory_clock = &radeon_atom_set_memory_clock,
534 .set_pcie_lanes = NULL,
535 .set_clock_gating = &radeon_atom_set_clock_gating,
536 .set_surface_reg = r600_set_surface_reg,
537 .clear_surface_reg = r600_clear_surface_reg,
Jerome Glissef0ed1f62009-09-28 20:39:19 +0200538 .bandwidth_update = &rv515_bandwidth_update,
Dave Airlie23956df2009-11-23 12:01:09 +1000539 .hdp_flush = &r600_hdp_flush,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000540};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200541
542#endif