Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2008 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * Copyright 2009 Jerome Glisse. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: Dave Airlie |
| 25 | * Alex Deucher |
| 26 | * Jerome Glisse |
| 27 | */ |
| 28 | #ifndef __RADEON_ASIC_H__ |
| 29 | #define __RADEON_ASIC_H__ |
| 30 | |
| 31 | /* |
| 32 | * common functions |
| 33 | */ |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 34 | uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 35 | void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock); |
| 36 | void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable); |
| 37 | |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 38 | uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 39 | void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock); |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 40 | uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 41 | void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock); |
| 42 | void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable); |
| 43 | |
| 44 | /* |
| 45 | * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 |
| 46 | */ |
Jerome Glisse | d455090 | 2009-10-01 10:12:06 +0200 | [diff] [blame] | 47 | extern int r100_init(struct radeon_device *rdev); |
| 48 | extern void r100_fini(struct radeon_device *rdev); |
| 49 | extern int r100_suspend(struct radeon_device *rdev); |
| 50 | extern int r100_resume(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 51 | uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg); |
| 52 | void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v); |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 53 | void r100_vga_set_state(struct radeon_device *rdev, bool state); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 54 | int r100_gpu_reset(struct radeon_device *rdev); |
Michel Dänzer | 7ed220d | 2009-08-13 11:10:51 +0200 | [diff] [blame] | 55 | u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 56 | void r100_pci_gart_tlb_flush(struct radeon_device *rdev); |
| 57 | int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr); |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 58 | void r100_cp_commit(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 59 | void r100_ring_start(struct radeon_device *rdev); |
| 60 | int r100_irq_set(struct radeon_device *rdev); |
| 61 | int r100_irq_process(struct radeon_device *rdev); |
| 62 | void r100_fence_ring_emit(struct radeon_device *rdev, |
| 63 | struct radeon_fence *fence); |
| 64 | int r100_cs_parse(struct radeon_cs_parser *p); |
| 65 | void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v); |
| 66 | uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg); |
| 67 | int r100_copy_blit(struct radeon_device *rdev, |
| 68 | uint64_t src_offset, |
| 69 | uint64_t dst_offset, |
| 70 | unsigned num_pages, |
| 71 | struct radeon_fence *fence); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 72 | int r100_set_surface_reg(struct radeon_device *rdev, int reg, |
| 73 | uint32_t tiling_flags, uint32_t pitch, |
| 74 | uint32_t offset, uint32_t obj_size); |
| 75 | int r100_clear_surface_reg(struct radeon_device *rdev, int reg); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 76 | void r100_bandwidth_update(struct radeon_device *rdev); |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 77 | void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib); |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 78 | int r100_ring_test(struct radeon_device *rdev); |
Dave Airlie | 23956df | 2009-11-23 12:01:09 +1000 | [diff] [blame] | 79 | void r100_hdp_flush(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 80 | |
| 81 | static struct radeon_asic r100_asic = { |
Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 82 | .init = &r100_init, |
Jerome Glisse | d455090 | 2009-10-01 10:12:06 +0200 | [diff] [blame] | 83 | .fini = &r100_fini, |
| 84 | .suspend = &r100_suspend, |
| 85 | .resume = &r100_resume, |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 86 | .vga_set_state = &r100_vga_set_state, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 87 | .gpu_reset = &r100_gpu_reset, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 88 | .gart_tlb_flush = &r100_pci_gart_tlb_flush, |
| 89 | .gart_set_page = &r100_pci_gart_set_page, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 90 | .cp_commit = &r100_cp_commit, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 91 | .ring_start = &r100_ring_start, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 92 | .ring_test = &r100_ring_test, |
| 93 | .ring_ib_execute = &r100_ring_ib_execute, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 94 | .irq_set = &r100_irq_set, |
| 95 | .irq_process = &r100_irq_process, |
Michel Dänzer | 7ed220d | 2009-08-13 11:10:51 +0200 | [diff] [blame] | 96 | .get_vblank_counter = &r100_get_vblank_counter, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 97 | .fence_ring_emit = &r100_fence_ring_emit, |
| 98 | .cs_parse = &r100_cs_parse, |
| 99 | .copy_blit = &r100_copy_blit, |
| 100 | .copy_dma = NULL, |
| 101 | .copy = &r100_copy_blit, |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 102 | .get_engine_clock = &radeon_legacy_get_engine_clock, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 103 | .set_engine_clock = &radeon_legacy_set_engine_clock, |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 104 | .get_memory_clock = NULL, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 105 | .set_memory_clock = NULL, |
| 106 | .set_pcie_lanes = NULL, |
| 107 | .set_clock_gating = &radeon_legacy_set_clock_gating, |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 108 | .set_surface_reg = r100_set_surface_reg, |
| 109 | .clear_surface_reg = r100_clear_surface_reg, |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 110 | .bandwidth_update = &r100_bandwidth_update, |
Dave Airlie | 23956df | 2009-11-23 12:01:09 +1000 | [diff] [blame] | 111 | .hdp_flush = &r100_hdp_flush, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 112 | }; |
| 113 | |
| 114 | |
| 115 | /* |
| 116 | * r300,r350,rv350,rv380 |
| 117 | */ |
Jerome Glisse | 207bf9e | 2009-09-30 15:35:32 +0200 | [diff] [blame] | 118 | extern int r300_init(struct radeon_device *rdev); |
| 119 | extern void r300_fini(struct radeon_device *rdev); |
| 120 | extern int r300_suspend(struct radeon_device *rdev); |
| 121 | extern int r300_resume(struct radeon_device *rdev); |
| 122 | extern int r300_gpu_reset(struct radeon_device *rdev); |
| 123 | extern void r300_ring_start(struct radeon_device *rdev); |
| 124 | extern void r300_fence_ring_emit(struct radeon_device *rdev, |
| 125 | struct radeon_fence *fence); |
| 126 | extern int r300_cs_parse(struct radeon_cs_parser *p); |
| 127 | extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev); |
| 128 | extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr); |
| 129 | extern uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg); |
| 130 | extern void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v); |
| 131 | extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes); |
| 132 | extern int r300_copy_dma(struct radeon_device *rdev, |
| 133 | uint64_t src_offset, |
| 134 | uint64_t dst_offset, |
| 135 | unsigned num_pages, |
| 136 | struct radeon_fence *fence); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 137 | static struct radeon_asic r300_asic = { |
Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 138 | .init = &r300_init, |
Jerome Glisse | 207bf9e | 2009-09-30 15:35:32 +0200 | [diff] [blame] | 139 | .fini = &r300_fini, |
| 140 | .suspend = &r300_suspend, |
| 141 | .resume = &r300_resume, |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 142 | .vga_set_state = &r100_vga_set_state, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 143 | .gpu_reset = &r300_gpu_reset, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 144 | .gart_tlb_flush = &r100_pci_gart_tlb_flush, |
| 145 | .gart_set_page = &r100_pci_gart_set_page, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 146 | .cp_commit = &r100_cp_commit, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 147 | .ring_start = &r300_ring_start, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 148 | .ring_test = &r100_ring_test, |
| 149 | .ring_ib_execute = &r100_ring_ib_execute, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 150 | .irq_set = &r100_irq_set, |
| 151 | .irq_process = &r100_irq_process, |
Michel Dänzer | 7ed220d | 2009-08-13 11:10:51 +0200 | [diff] [blame] | 152 | .get_vblank_counter = &r100_get_vblank_counter, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 153 | .fence_ring_emit = &r300_fence_ring_emit, |
| 154 | .cs_parse = &r300_cs_parse, |
| 155 | .copy_blit = &r100_copy_blit, |
| 156 | .copy_dma = &r300_copy_dma, |
| 157 | .copy = &r100_copy_blit, |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 158 | .get_engine_clock = &radeon_legacy_get_engine_clock, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 159 | .set_engine_clock = &radeon_legacy_set_engine_clock, |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 160 | .get_memory_clock = NULL, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 161 | .set_memory_clock = NULL, |
| 162 | .set_pcie_lanes = &rv370_set_pcie_lanes, |
| 163 | .set_clock_gating = &radeon_legacy_set_clock_gating, |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 164 | .set_surface_reg = r100_set_surface_reg, |
| 165 | .clear_surface_reg = r100_clear_surface_reg, |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 166 | .bandwidth_update = &r100_bandwidth_update, |
Dave Airlie | 23956df | 2009-11-23 12:01:09 +1000 | [diff] [blame] | 167 | .hdp_flush = &r100_hdp_flush, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 168 | }; |
| 169 | |
| 170 | /* |
| 171 | * r420,r423,rv410 |
| 172 | */ |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 173 | extern int r420_init(struct radeon_device *rdev); |
| 174 | extern void r420_fini(struct radeon_device *rdev); |
| 175 | extern int r420_suspend(struct radeon_device *rdev); |
| 176 | extern int r420_resume(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 177 | static struct radeon_asic r420_asic = { |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 178 | .init = &r420_init, |
| 179 | .fini = &r420_fini, |
| 180 | .suspend = &r420_suspend, |
| 181 | .resume = &r420_resume, |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 182 | .vga_set_state = &r100_vga_set_state, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 183 | .gpu_reset = &r300_gpu_reset, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 184 | .gart_tlb_flush = &rv370_pcie_gart_tlb_flush, |
| 185 | .gart_set_page = &rv370_pcie_gart_set_page, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 186 | .cp_commit = &r100_cp_commit, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 187 | .ring_start = &r300_ring_start, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 188 | .ring_test = &r100_ring_test, |
| 189 | .ring_ib_execute = &r100_ring_ib_execute, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 190 | .irq_set = &r100_irq_set, |
| 191 | .irq_process = &r100_irq_process, |
Michel Dänzer | 7ed220d | 2009-08-13 11:10:51 +0200 | [diff] [blame] | 192 | .get_vblank_counter = &r100_get_vblank_counter, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 193 | .fence_ring_emit = &r300_fence_ring_emit, |
| 194 | .cs_parse = &r300_cs_parse, |
| 195 | .copy_blit = &r100_copy_blit, |
| 196 | .copy_dma = &r300_copy_dma, |
| 197 | .copy = &r100_copy_blit, |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 198 | .get_engine_clock = &radeon_atom_get_engine_clock, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 199 | .set_engine_clock = &radeon_atom_set_engine_clock, |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 200 | .get_memory_clock = &radeon_atom_get_memory_clock, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 201 | .set_memory_clock = &radeon_atom_set_memory_clock, |
| 202 | .set_pcie_lanes = &rv370_set_pcie_lanes, |
| 203 | .set_clock_gating = &radeon_atom_set_clock_gating, |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 204 | .set_surface_reg = r100_set_surface_reg, |
| 205 | .clear_surface_reg = r100_clear_surface_reg, |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 206 | .bandwidth_update = &r100_bandwidth_update, |
Dave Airlie | 23956df | 2009-11-23 12:01:09 +1000 | [diff] [blame] | 207 | .hdp_flush = &r100_hdp_flush, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 208 | }; |
| 209 | |
| 210 | |
| 211 | /* |
| 212 | * rs400,rs480 |
| 213 | */ |
Jerome Glisse | ca6ffc6 | 2009-10-01 10:20:52 +0200 | [diff] [blame] | 214 | extern int rs400_init(struct radeon_device *rdev); |
| 215 | extern void rs400_fini(struct radeon_device *rdev); |
| 216 | extern int rs400_suspend(struct radeon_device *rdev); |
| 217 | extern int rs400_resume(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 218 | void rs400_gart_tlb_flush(struct radeon_device *rdev); |
| 219 | int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr); |
| 220 | uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg); |
| 221 | void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v); |
| 222 | static struct radeon_asic rs400_asic = { |
Jerome Glisse | ca6ffc6 | 2009-10-01 10:20:52 +0200 | [diff] [blame] | 223 | .init = &rs400_init, |
| 224 | .fini = &rs400_fini, |
| 225 | .suspend = &rs400_suspend, |
| 226 | .resume = &rs400_resume, |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 227 | .vga_set_state = &r100_vga_set_state, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 228 | .gpu_reset = &r300_gpu_reset, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 229 | .gart_tlb_flush = &rs400_gart_tlb_flush, |
| 230 | .gart_set_page = &rs400_gart_set_page, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 231 | .cp_commit = &r100_cp_commit, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 232 | .ring_start = &r300_ring_start, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 233 | .ring_test = &r100_ring_test, |
| 234 | .ring_ib_execute = &r100_ring_ib_execute, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 235 | .irq_set = &r100_irq_set, |
| 236 | .irq_process = &r100_irq_process, |
Michel Dänzer | 7ed220d | 2009-08-13 11:10:51 +0200 | [diff] [blame] | 237 | .get_vblank_counter = &r100_get_vblank_counter, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 238 | .fence_ring_emit = &r300_fence_ring_emit, |
| 239 | .cs_parse = &r300_cs_parse, |
| 240 | .copy_blit = &r100_copy_blit, |
| 241 | .copy_dma = &r300_copy_dma, |
| 242 | .copy = &r100_copy_blit, |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 243 | .get_engine_clock = &radeon_legacy_get_engine_clock, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 244 | .set_engine_clock = &radeon_legacy_set_engine_clock, |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 245 | .get_memory_clock = NULL, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 246 | .set_memory_clock = NULL, |
| 247 | .set_pcie_lanes = NULL, |
| 248 | .set_clock_gating = &radeon_legacy_set_clock_gating, |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 249 | .set_surface_reg = r100_set_surface_reg, |
| 250 | .clear_surface_reg = r100_clear_surface_reg, |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 251 | .bandwidth_update = &r100_bandwidth_update, |
Dave Airlie | 23956df | 2009-11-23 12:01:09 +1000 | [diff] [blame] | 252 | .hdp_flush = &r100_hdp_flush, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 253 | }; |
| 254 | |
| 255 | |
| 256 | /* |
| 257 | * rs600. |
| 258 | */ |
Jerome Glisse | c010f80 | 2009-09-30 22:09:06 +0200 | [diff] [blame] | 259 | extern int rs600_init(struct radeon_device *rdev); |
| 260 | extern void rs600_fini(struct radeon_device *rdev); |
| 261 | extern int rs600_suspend(struct radeon_device *rdev); |
| 262 | extern int rs600_resume(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 263 | int rs600_irq_set(struct radeon_device *rdev); |
Michel Dänzer | 7ed220d | 2009-08-13 11:10:51 +0200 | [diff] [blame] | 264 | int rs600_irq_process(struct radeon_device *rdev); |
| 265 | u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 266 | void rs600_gart_tlb_flush(struct radeon_device *rdev); |
| 267 | int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr); |
| 268 | uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg); |
| 269 | void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 270 | void rs600_bandwidth_update(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 271 | static struct radeon_asic rs600_asic = { |
Dave Airlie | 3f7dc91a | 2009-08-27 11:10:15 +1000 | [diff] [blame] | 272 | .init = &rs600_init, |
Jerome Glisse | c010f80 | 2009-09-30 22:09:06 +0200 | [diff] [blame] | 273 | .fini = &rs600_fini, |
| 274 | .suspend = &rs600_suspend, |
| 275 | .resume = &rs600_resume, |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 276 | .vga_set_state = &r100_vga_set_state, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 277 | .gpu_reset = &r300_gpu_reset, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 278 | .gart_tlb_flush = &rs600_gart_tlb_flush, |
| 279 | .gart_set_page = &rs600_gart_set_page, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 280 | .cp_commit = &r100_cp_commit, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 281 | .ring_start = &r300_ring_start, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 282 | .ring_test = &r100_ring_test, |
| 283 | .ring_ib_execute = &r100_ring_ib_execute, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 284 | .irq_set = &rs600_irq_set, |
Michel Dänzer | 7ed220d | 2009-08-13 11:10:51 +0200 | [diff] [blame] | 285 | .irq_process = &rs600_irq_process, |
| 286 | .get_vblank_counter = &rs600_get_vblank_counter, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 287 | .fence_ring_emit = &r300_fence_ring_emit, |
| 288 | .cs_parse = &r300_cs_parse, |
| 289 | .copy_blit = &r100_copy_blit, |
| 290 | .copy_dma = &r300_copy_dma, |
| 291 | .copy = &r100_copy_blit, |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 292 | .get_engine_clock = &radeon_atom_get_engine_clock, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 293 | .set_engine_clock = &radeon_atom_set_engine_clock, |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 294 | .get_memory_clock = &radeon_atom_get_memory_clock, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 295 | .set_memory_clock = &radeon_atom_set_memory_clock, |
| 296 | .set_pcie_lanes = NULL, |
| 297 | .set_clock_gating = &radeon_atom_set_clock_gating, |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 298 | .bandwidth_update = &rs600_bandwidth_update, |
Dave Airlie | 23956df | 2009-11-23 12:01:09 +1000 | [diff] [blame] | 299 | .hdp_flush = &r100_hdp_flush, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 300 | }; |
| 301 | |
| 302 | |
| 303 | /* |
| 304 | * rs690,rs740 |
| 305 | */ |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 306 | int rs690_init(struct radeon_device *rdev); |
| 307 | void rs690_fini(struct radeon_device *rdev); |
| 308 | int rs690_resume(struct radeon_device *rdev); |
| 309 | int rs690_suspend(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 310 | uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg); |
| 311 | void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 312 | void rs690_bandwidth_update(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 313 | static struct radeon_asic rs690_asic = { |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 314 | .init = &rs690_init, |
| 315 | .fini = &rs690_fini, |
| 316 | .suspend = &rs690_suspend, |
| 317 | .resume = &rs690_resume, |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 318 | .vga_set_state = &r100_vga_set_state, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 319 | .gpu_reset = &r300_gpu_reset, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 320 | .gart_tlb_flush = &rs400_gart_tlb_flush, |
| 321 | .gart_set_page = &rs400_gart_set_page, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 322 | .cp_commit = &r100_cp_commit, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 323 | .ring_start = &r300_ring_start, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 324 | .ring_test = &r100_ring_test, |
| 325 | .ring_ib_execute = &r100_ring_ib_execute, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 326 | .irq_set = &rs600_irq_set, |
Michel Dänzer | 7ed220d | 2009-08-13 11:10:51 +0200 | [diff] [blame] | 327 | .irq_process = &rs600_irq_process, |
| 328 | .get_vblank_counter = &rs600_get_vblank_counter, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 329 | .fence_ring_emit = &r300_fence_ring_emit, |
| 330 | .cs_parse = &r300_cs_parse, |
| 331 | .copy_blit = &r100_copy_blit, |
| 332 | .copy_dma = &r300_copy_dma, |
| 333 | .copy = &r300_copy_dma, |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 334 | .get_engine_clock = &radeon_atom_get_engine_clock, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 335 | .set_engine_clock = &radeon_atom_set_engine_clock, |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 336 | .get_memory_clock = &radeon_atom_get_memory_clock, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 337 | .set_memory_clock = &radeon_atom_set_memory_clock, |
| 338 | .set_pcie_lanes = NULL, |
| 339 | .set_clock_gating = &radeon_atom_set_clock_gating, |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 340 | .set_surface_reg = r100_set_surface_reg, |
| 341 | .clear_surface_reg = r100_clear_surface_reg, |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 342 | .bandwidth_update = &rs690_bandwidth_update, |
Dave Airlie | 23956df | 2009-11-23 12:01:09 +1000 | [diff] [blame] | 343 | .hdp_flush = &r100_hdp_flush, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 344 | }; |
| 345 | |
| 346 | |
| 347 | /* |
| 348 | * rv515 |
| 349 | */ |
Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 350 | int rv515_init(struct radeon_device *rdev); |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 351 | void rv515_fini(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 352 | int rv515_gpu_reset(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 353 | uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg); |
| 354 | void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v); |
| 355 | void rv515_ring_start(struct radeon_device *rdev); |
| 356 | uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg); |
| 357 | void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 358 | void rv515_bandwidth_update(struct radeon_device *rdev); |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 359 | int rv515_resume(struct radeon_device *rdev); |
| 360 | int rv515_suspend(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 361 | static struct radeon_asic rv515_asic = { |
Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 362 | .init = &rv515_init, |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 363 | .fini = &rv515_fini, |
| 364 | .suspend = &rv515_suspend, |
| 365 | .resume = &rv515_resume, |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 366 | .vga_set_state = &r100_vga_set_state, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 367 | .gpu_reset = &rv515_gpu_reset, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 368 | .gart_tlb_flush = &rv370_pcie_gart_tlb_flush, |
| 369 | .gart_set_page = &rv370_pcie_gart_set_page, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 370 | .cp_commit = &r100_cp_commit, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 371 | .ring_start = &rv515_ring_start, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 372 | .ring_test = &r100_ring_test, |
| 373 | .ring_ib_execute = &r100_ring_ib_execute, |
Michel Dänzer | 7ed220d | 2009-08-13 11:10:51 +0200 | [diff] [blame] | 374 | .irq_set = &rs600_irq_set, |
| 375 | .irq_process = &rs600_irq_process, |
| 376 | .get_vblank_counter = &rs600_get_vblank_counter, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 377 | .fence_ring_emit = &r300_fence_ring_emit, |
Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 378 | .cs_parse = &r300_cs_parse, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 379 | .copy_blit = &r100_copy_blit, |
| 380 | .copy_dma = &r300_copy_dma, |
| 381 | .copy = &r100_copy_blit, |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 382 | .get_engine_clock = &radeon_atom_get_engine_clock, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 383 | .set_engine_clock = &radeon_atom_set_engine_clock, |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 384 | .get_memory_clock = &radeon_atom_get_memory_clock, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 385 | .set_memory_clock = &radeon_atom_set_memory_clock, |
| 386 | .set_pcie_lanes = &rv370_set_pcie_lanes, |
| 387 | .set_clock_gating = &radeon_atom_set_clock_gating, |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 388 | .set_surface_reg = r100_set_surface_reg, |
| 389 | .clear_surface_reg = r100_clear_surface_reg, |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 390 | .bandwidth_update = &rv515_bandwidth_update, |
Dave Airlie | 23956df | 2009-11-23 12:01:09 +1000 | [diff] [blame] | 391 | .hdp_flush = &r100_hdp_flush, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 392 | }; |
| 393 | |
| 394 | |
| 395 | /* |
| 396 | * r520,rv530,rv560,rv570,r580 |
| 397 | */ |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 398 | int r520_init(struct radeon_device *rdev); |
Jerome Glisse | f0ed1f6 | 2009-09-28 20:39:19 +0200 | [diff] [blame] | 399 | int r520_resume(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 400 | static struct radeon_asic r520_asic = { |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 401 | .init = &r520_init, |
Jerome Glisse | f0ed1f6 | 2009-09-28 20:39:19 +0200 | [diff] [blame] | 402 | .fini = &rv515_fini, |
| 403 | .suspend = &rv515_suspend, |
| 404 | .resume = &r520_resume, |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 405 | .vga_set_state = &r100_vga_set_state, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 406 | .gpu_reset = &rv515_gpu_reset, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 407 | .gart_tlb_flush = &rv370_pcie_gart_tlb_flush, |
| 408 | .gart_set_page = &rv370_pcie_gart_set_page, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 409 | .cp_commit = &r100_cp_commit, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 410 | .ring_start = &rv515_ring_start, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 411 | .ring_test = &r100_ring_test, |
| 412 | .ring_ib_execute = &r100_ring_ib_execute, |
Michel Dänzer | 7ed220d | 2009-08-13 11:10:51 +0200 | [diff] [blame] | 413 | .irq_set = &rs600_irq_set, |
| 414 | .irq_process = &rs600_irq_process, |
| 415 | .get_vblank_counter = &rs600_get_vblank_counter, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 416 | .fence_ring_emit = &r300_fence_ring_emit, |
Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 417 | .cs_parse = &r300_cs_parse, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 418 | .copy_blit = &r100_copy_blit, |
| 419 | .copy_dma = &r300_copy_dma, |
| 420 | .copy = &r100_copy_blit, |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 421 | .get_engine_clock = &radeon_atom_get_engine_clock, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 422 | .set_engine_clock = &radeon_atom_set_engine_clock, |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 423 | .get_memory_clock = &radeon_atom_get_memory_clock, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 424 | .set_memory_clock = &radeon_atom_set_memory_clock, |
| 425 | .set_pcie_lanes = &rv370_set_pcie_lanes, |
| 426 | .set_clock_gating = &radeon_atom_set_clock_gating, |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 427 | .set_surface_reg = r100_set_surface_reg, |
| 428 | .clear_surface_reg = r100_clear_surface_reg, |
Jerome Glisse | f0ed1f6 | 2009-09-28 20:39:19 +0200 | [diff] [blame] | 429 | .bandwidth_update = &rv515_bandwidth_update, |
Dave Airlie | 23956df | 2009-11-23 12:01:09 +1000 | [diff] [blame] | 430 | .hdp_flush = &r100_hdp_flush, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 431 | }; |
| 432 | |
| 433 | /* |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 434 | * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880 |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 435 | */ |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 436 | int r600_init(struct radeon_device *rdev); |
| 437 | void r600_fini(struct radeon_device *rdev); |
| 438 | int r600_suspend(struct radeon_device *rdev); |
| 439 | int r600_resume(struct radeon_device *rdev); |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 440 | void r600_vga_set_state(struct radeon_device *rdev, bool state); |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 441 | int r600_wb_init(struct radeon_device *rdev); |
| 442 | void r600_wb_fini(struct radeon_device *rdev); |
| 443 | void r600_cp_commit(struct radeon_device *rdev); |
| 444 | void r600_pcie_gart_tlb_flush(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 445 | uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg); |
| 446 | void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v); |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 447 | int r600_cs_parse(struct radeon_cs_parser *p); |
| 448 | void r600_fence_ring_emit(struct radeon_device *rdev, |
| 449 | struct radeon_fence *fence); |
| 450 | int r600_copy_dma(struct radeon_device *rdev, |
| 451 | uint64_t src_offset, |
| 452 | uint64_t dst_offset, |
| 453 | unsigned num_pages, |
| 454 | struct radeon_fence *fence); |
| 455 | int r600_irq_process(struct radeon_device *rdev); |
| 456 | int r600_irq_set(struct radeon_device *rdev); |
| 457 | int r600_gpu_reset(struct radeon_device *rdev); |
| 458 | int r600_set_surface_reg(struct radeon_device *rdev, int reg, |
| 459 | uint32_t tiling_flags, uint32_t pitch, |
| 460 | uint32_t offset, uint32_t obj_size); |
| 461 | int r600_clear_surface_reg(struct radeon_device *rdev, int reg); |
| 462 | void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib); |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 463 | int r600_ring_test(struct radeon_device *rdev); |
| 464 | int r600_copy_blit(struct radeon_device *rdev, |
| 465 | uint64_t src_offset, uint64_t dst_offset, |
| 466 | unsigned num_pages, struct radeon_fence *fence); |
Dave Airlie | 23956df | 2009-11-23 12:01:09 +1000 | [diff] [blame] | 467 | void r600_hdp_flush(struct radeon_device *rdev); |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 468 | |
| 469 | static struct radeon_asic r600_asic = { |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 470 | .init = &r600_init, |
| 471 | .fini = &r600_fini, |
| 472 | .suspend = &r600_suspend, |
| 473 | .resume = &r600_resume, |
| 474 | .cp_commit = &r600_cp_commit, |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 475 | .vga_set_state = &r600_vga_set_state, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 476 | .gpu_reset = &r600_gpu_reset, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 477 | .gart_tlb_flush = &r600_pcie_gart_tlb_flush, |
| 478 | .gart_set_page = &rs600_gart_set_page, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 479 | .ring_test = &r600_ring_test, |
| 480 | .ring_ib_execute = &r600_ring_ib_execute, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 481 | .irq_set = &r600_irq_set, |
| 482 | .irq_process = &r600_irq_process, |
Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 483 | .get_vblank_counter = &rs600_get_vblank_counter, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 484 | .fence_ring_emit = &r600_fence_ring_emit, |
| 485 | .cs_parse = &r600_cs_parse, |
| 486 | .copy_blit = &r600_copy_blit, |
| 487 | .copy_dma = &r600_copy_blit, |
Alex Deucher | a381287 | 2009-09-10 15:54:35 -0400 | [diff] [blame] | 488 | .copy = &r600_copy_blit, |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 489 | .get_engine_clock = &radeon_atom_get_engine_clock, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 490 | .set_engine_clock = &radeon_atom_set_engine_clock, |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 491 | .get_memory_clock = &radeon_atom_get_memory_clock, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 492 | .set_memory_clock = &radeon_atom_set_memory_clock, |
| 493 | .set_pcie_lanes = NULL, |
| 494 | .set_clock_gating = &radeon_atom_set_clock_gating, |
| 495 | .set_surface_reg = r600_set_surface_reg, |
| 496 | .clear_surface_reg = r600_clear_surface_reg, |
Jerome Glisse | f0ed1f6 | 2009-09-28 20:39:19 +0200 | [diff] [blame] | 497 | .bandwidth_update = &rv515_bandwidth_update, |
Dave Airlie | 23956df | 2009-11-23 12:01:09 +1000 | [diff] [blame] | 498 | .hdp_flush = &r600_hdp_flush, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 499 | }; |
| 500 | |
| 501 | /* |
| 502 | * rv770,rv730,rv710,rv740 |
| 503 | */ |
| 504 | int rv770_init(struct radeon_device *rdev); |
| 505 | void rv770_fini(struct radeon_device *rdev); |
| 506 | int rv770_suspend(struct radeon_device *rdev); |
| 507 | int rv770_resume(struct radeon_device *rdev); |
| 508 | int rv770_gpu_reset(struct radeon_device *rdev); |
| 509 | |
| 510 | static struct radeon_asic rv770_asic = { |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 511 | .init = &rv770_init, |
| 512 | .fini = &rv770_fini, |
| 513 | .suspend = &rv770_suspend, |
| 514 | .resume = &rv770_resume, |
| 515 | .cp_commit = &r600_cp_commit, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 516 | .gpu_reset = &rv770_gpu_reset, |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 517 | .vga_set_state = &r600_vga_set_state, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 518 | .gart_tlb_flush = &r600_pcie_gart_tlb_flush, |
| 519 | .gart_set_page = &rs600_gart_set_page, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 520 | .ring_test = &r600_ring_test, |
| 521 | .ring_ib_execute = &r600_ring_ib_execute, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 522 | .irq_set = &r600_irq_set, |
| 523 | .irq_process = &r600_irq_process, |
Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 524 | .get_vblank_counter = &rs600_get_vblank_counter, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 525 | .fence_ring_emit = &r600_fence_ring_emit, |
| 526 | .cs_parse = &r600_cs_parse, |
| 527 | .copy_blit = &r600_copy_blit, |
| 528 | .copy_dma = &r600_copy_blit, |
Alex Deucher | a381287 | 2009-09-10 15:54:35 -0400 | [diff] [blame] | 529 | .copy = &r600_copy_blit, |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 530 | .get_engine_clock = &radeon_atom_get_engine_clock, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 531 | .set_engine_clock = &radeon_atom_set_engine_clock, |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 532 | .get_memory_clock = &radeon_atom_get_memory_clock, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 533 | .set_memory_clock = &radeon_atom_set_memory_clock, |
| 534 | .set_pcie_lanes = NULL, |
| 535 | .set_clock_gating = &radeon_atom_set_clock_gating, |
| 536 | .set_surface_reg = r600_set_surface_reg, |
| 537 | .clear_surface_reg = r600_clear_surface_reg, |
Jerome Glisse | f0ed1f6 | 2009-09-28 20:39:19 +0200 | [diff] [blame] | 538 | .bandwidth_update = &rv515_bandwidth_update, |
Dave Airlie | 23956df | 2009-11-23 12:01:09 +1000 | [diff] [blame] | 539 | .hdp_flush = &r600_hdp_flush, |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 540 | }; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 541 | |
| 542 | #endif |