blob: 4a0bfcd5a6280cf178d5bc7ce358d552d4445f27 [file] [log] [blame]
Glenn Streiff3c2d7742008-02-04 20:20:45 -08001/*
Chien Tungcd6853d2009-03-06 15:12:10 -08002* Copyright (c) 2006 - 2009 Intel-NE, Inc. All rights reserved.
Glenn Streiff3c2d7742008-02-04 20:20:45 -08003*
4* This software is available to you under a choice of one of two
5* licenses. You may choose to be licensed under the terms of the GNU
6* General Public License (GPL) Version 2, available from the file
7* COPYING in the main directory of this source tree, or the
8* OpenIB.org BSD license below:
9*
10* Redistribution and use in source and binary forms, with or
11* without modification, are permitted provided that the following
12* conditions are met:
13*
14* - Redistributions of source code must retain the above
15* copyright notice, this list of conditions and the following
16* disclaimer.
17*
18* - Redistributions in binary form must reproduce the above
19* copyright notice, this list of conditions and the following
20* disclaimer in the documentation and/or other materials
21* provided with the distribution.
22*
23* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27* BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28* ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30* SOFTWARE.
31*/
32
33#ifndef __NES_HW_H
34#define __NES_HW_H
35
Faisal Latif37dab412008-04-29 13:46:54 -070036#include <linux/inet_lro.h>
37
Chien Tunga4849fc2009-04-08 14:27:18 -070038#define NES_PHY_TYPE_CX4 1
Eric Schneider0e1de5d2008-04-29 13:46:54 -070039#define NES_PHY_TYPE_1G 2
40#define NES_PHY_TYPE_IRIS 3
41#define NES_PHY_TYPE_ARGUS 4
42#define NES_PHY_TYPE_PUMA_1G 5
Glenn Streiff3c2d7742008-02-04 20:20:45 -080043#define NES_PHY_TYPE_PUMA_10G 6
Chien Tung63369362008-11-02 21:40:55 -080044#define NES_PHY_TYPE_GLADIUS 7
Chien Tung43035652009-04-08 14:27:56 -070045#define NES_PHY_TYPE_SFP_D 8
Glenn Streiff3c2d7742008-02-04 20:20:45 -080046
47#define NES_MULTICAST_PF_MAX 8
48
49enum pci_regs {
50 NES_INT_STAT = 0x0000,
51 NES_INT_MASK = 0x0004,
52 NES_INT_PENDING = 0x0008,
53 NES_INTF_INT_STAT = 0x000C,
54 NES_INTF_INT_MASK = 0x0010,
55 NES_TIMER_STAT = 0x0014,
56 NES_PERIODIC_CONTROL = 0x0018,
57 NES_ONE_SHOT_CONTROL = 0x001C,
58 NES_EEPROM_COMMAND = 0x0020,
59 NES_EEPROM_DATA = 0x0024,
60 NES_FLASH_COMMAND = 0x0028,
61 NES_FLASH_DATA = 0x002C,
62 NES_SOFTWARE_RESET = 0x0030,
63 NES_CQ_ACK = 0x0034,
64 NES_WQE_ALLOC = 0x0040,
65 NES_CQE_ALLOC = 0x0044,
Don Woodfd877782009-03-06 15:12:11 -080066 NES_AEQ_ALLOC = 0x0048
Glenn Streiff3c2d7742008-02-04 20:20:45 -080067};
68
69enum indexed_regs {
70 NES_IDX_CREATE_CQP_LOW = 0x0000,
71 NES_IDX_CREATE_CQP_HIGH = 0x0004,
72 NES_IDX_QP_CONTROL = 0x0040,
73 NES_IDX_FLM_CONTROL = 0x0080,
74 NES_IDX_INT_CPU_STATUS = 0x00a0,
75 NES_IDX_GPIO_CONTROL = 0x00f0,
76 NES_IDX_GPIO_DATA = 0x00f4,
77 NES_IDX_TCP_CONFIG0 = 0x01e4,
78 NES_IDX_TCP_TIMER_CONFIG = 0x01ec,
79 NES_IDX_TCP_NOW = 0x01f0,
80 NES_IDX_QP_MAX_CFG_SIZES = 0x0200,
81 NES_IDX_QP_CTX_SIZE = 0x0218,
82 NES_IDX_TCP_TIMER_SIZE0 = 0x0238,
83 NES_IDX_TCP_TIMER_SIZE1 = 0x0240,
84 NES_IDX_ARP_CACHE_SIZE = 0x0258,
85 NES_IDX_CQ_CTX_SIZE = 0x0260,
86 NES_IDX_MRT_SIZE = 0x0278,
87 NES_IDX_PBL_REGION_SIZE = 0x0280,
88 NES_IDX_IRRQ_COUNT = 0x02b0,
89 NES_IDX_RX_WINDOW_BUFFER_PAGE_TABLE_SIZE = 0x02f0,
90 NES_IDX_RX_WINDOW_BUFFER_SIZE = 0x0300,
91 NES_IDX_DST_IP_ADDR = 0x0400,
92 NES_IDX_PCIX_DIAG = 0x08e8,
93 NES_IDX_MPP_DEBUG = 0x0a00,
94 NES_IDX_PORT_RX_DISCARDS = 0x0a30,
95 NES_IDX_PORT_TX_DISCARDS = 0x0a34,
96 NES_IDX_MPP_LB_DEBUG = 0x0b00,
97 NES_IDX_DENALI_CTL_22 = 0x1058,
98 NES_IDX_MAC_TX_CONTROL = 0x2000,
99 NES_IDX_MAC_TX_CONFIG = 0x2004,
100 NES_IDX_MAC_TX_PAUSE_QUANTA = 0x2008,
101 NES_IDX_MAC_RX_CONTROL = 0x200c,
102 NES_IDX_MAC_RX_CONFIG = 0x2010,
103 NES_IDX_MAC_EXACT_MATCH_BOTTOM = 0x201c,
104 NES_IDX_MAC_MDIO_CONTROL = 0x2084,
105 NES_IDX_MAC_TX_OCTETS_LOW = 0x2100,
106 NES_IDX_MAC_TX_OCTETS_HIGH = 0x2104,
107 NES_IDX_MAC_TX_FRAMES_LOW = 0x2108,
108 NES_IDX_MAC_TX_FRAMES_HIGH = 0x210c,
109 NES_IDX_MAC_TX_PAUSE_FRAMES = 0x2118,
110 NES_IDX_MAC_TX_ERRORS = 0x2138,
111 NES_IDX_MAC_RX_OCTETS_LOW = 0x213c,
112 NES_IDX_MAC_RX_OCTETS_HIGH = 0x2140,
113 NES_IDX_MAC_RX_FRAMES_LOW = 0x2144,
114 NES_IDX_MAC_RX_FRAMES_HIGH = 0x2148,
115 NES_IDX_MAC_RX_BC_FRAMES_LOW = 0x214c,
116 NES_IDX_MAC_RX_MC_FRAMES_HIGH = 0x2150,
117 NES_IDX_MAC_RX_PAUSE_FRAMES = 0x2154,
118 NES_IDX_MAC_RX_SHORT_FRAMES = 0x2174,
119 NES_IDX_MAC_RX_OVERSIZED_FRAMES = 0x2178,
120 NES_IDX_MAC_RX_JABBER_FRAMES = 0x217c,
121 NES_IDX_MAC_RX_CRC_ERR_FRAMES = 0x2180,
122 NES_IDX_MAC_RX_LENGTH_ERR_FRAMES = 0x2184,
123 NES_IDX_MAC_RX_SYMBOL_ERR_FRAMES = 0x2188,
124 NES_IDX_MAC_INT_STATUS = 0x21f0,
125 NES_IDX_MAC_INT_MASK = 0x21f4,
126 NES_IDX_PHY_PCS_CONTROL_STATUS0 = 0x2800,
127 NES_IDX_PHY_PCS_CONTROL_STATUS1 = 0x2a00,
128 NES_IDX_ETH_SERDES_COMMON_CONTROL0 = 0x2808,
129 NES_IDX_ETH_SERDES_COMMON_CONTROL1 = 0x2a08,
130 NES_IDX_ETH_SERDES_COMMON_STATUS0 = 0x280c,
131 NES_IDX_ETH_SERDES_COMMON_STATUS1 = 0x2a0c,
132 NES_IDX_ETH_SERDES_TX_EMP0 = 0x2810,
133 NES_IDX_ETH_SERDES_TX_EMP1 = 0x2a10,
134 NES_IDX_ETH_SERDES_TX_DRIVE0 = 0x2814,
135 NES_IDX_ETH_SERDES_TX_DRIVE1 = 0x2a14,
136 NES_IDX_ETH_SERDES_RX_MODE0 = 0x2818,
137 NES_IDX_ETH_SERDES_RX_MODE1 = 0x2a18,
138 NES_IDX_ETH_SERDES_RX_SIGDET0 = 0x281c,
139 NES_IDX_ETH_SERDES_RX_SIGDET1 = 0x2a1c,
140 NES_IDX_ETH_SERDES_BYPASS0 = 0x2820,
141 NES_IDX_ETH_SERDES_BYPASS1 = 0x2a20,
142 NES_IDX_ETH_SERDES_LOOPBACK_CONTROL0 = 0x2824,
143 NES_IDX_ETH_SERDES_LOOPBACK_CONTROL1 = 0x2a24,
144 NES_IDX_ETH_SERDES_RX_EQ_CONTROL0 = 0x2828,
145 NES_IDX_ETH_SERDES_RX_EQ_CONTROL1 = 0x2a28,
146 NES_IDX_ETH_SERDES_RX_EQ_STATUS0 = 0x282c,
147 NES_IDX_ETH_SERDES_RX_EQ_STATUS1 = 0x2a2c,
148 NES_IDX_ETH_SERDES_CDR_RESET0 = 0x2830,
149 NES_IDX_ETH_SERDES_CDR_RESET1 = 0x2a30,
150 NES_IDX_ETH_SERDES_CDR_CONTROL0 = 0x2834,
151 NES_IDX_ETH_SERDES_CDR_CONTROL1 = 0x2a34,
152 NES_IDX_ETH_SERDES_TX_HIGHZ_LANE_MODE0 = 0x2838,
153 NES_IDX_ETH_SERDES_TX_HIGHZ_LANE_MODE1 = 0x2a38,
154 NES_IDX_ENDNODE0_NSTAT_RX_DISCARD = 0x3080,
155 NES_IDX_ENDNODE0_NSTAT_RX_OCTETS_LO = 0x3000,
156 NES_IDX_ENDNODE0_NSTAT_RX_OCTETS_HI = 0x3004,
157 NES_IDX_ENDNODE0_NSTAT_RX_FRAMES_LO = 0x3008,
158 NES_IDX_ENDNODE0_NSTAT_RX_FRAMES_HI = 0x300c,
159 NES_IDX_ENDNODE0_NSTAT_TX_OCTETS_LO = 0x7000,
160 NES_IDX_ENDNODE0_NSTAT_TX_OCTETS_HI = 0x7004,
161 NES_IDX_ENDNODE0_NSTAT_TX_FRAMES_LO = 0x7008,
162 NES_IDX_ENDNODE0_NSTAT_TX_FRAMES_HI = 0x700c,
Chien Tung2b537c22008-09-26 15:08:10 -0500163 NES_IDX_WQM_CONFIG1 = 0x5004,
Glenn Streiff3c2d7742008-02-04 20:20:45 -0800164 NES_IDX_CM_CONFIG = 0x5100,
165 NES_IDX_NIC_LOGPORT_TO_PHYPORT = 0x6000,
166 NES_IDX_NIC_PHYPORT_TO_USW = 0x6008,
167 NES_IDX_NIC_ACTIVE = 0x6010,
168 NES_IDX_NIC_UNICAST_ALL = 0x6018,
169 NES_IDX_NIC_MULTICAST_ALL = 0x6020,
170 NES_IDX_NIC_MULTICAST_ENABLE = 0x6028,
171 NES_IDX_NIC_BROADCAST_ON = 0x6030,
172 NES_IDX_USED_CHUNKS_TX = 0x60b0,
173 NES_IDX_TX_POOL_SIZE = 0x60b8,
174 NES_IDX_QUAD_HASH_TABLE_SIZE = 0x6148,
175 NES_IDX_PERFECT_FILTER_LOW = 0x6200,
176 NES_IDX_PERFECT_FILTER_HIGH = 0x6204,
177 NES_IDX_IPV4_TCP_REXMITS = 0x7080,
178 NES_IDX_DEBUG_ERROR_CONTROL_STATUS = 0x913c,
179 NES_IDX_DEBUG_ERROR_MASKS0 = 0x9140,
180 NES_IDX_DEBUG_ERROR_MASKS1 = 0x9144,
181 NES_IDX_DEBUG_ERROR_MASKS2 = 0x9148,
182 NES_IDX_DEBUG_ERROR_MASKS3 = 0x914c,
183 NES_IDX_DEBUG_ERROR_MASKS4 = 0x9150,
184 NES_IDX_DEBUG_ERROR_MASKS5 = 0x9154,
185};
186
187#define NES_IDX_MAC_TX_CONFIG_ENABLE_PAUSE 1
188#define NES_IDX_MPP_DEBUG_PORT_DISABLE_PAUSE (1 << 17)
189
190enum nes_cqp_opcodes {
191 NES_CQP_CREATE_QP = 0x00,
192 NES_CQP_MODIFY_QP = 0x01,
193 NES_CQP_DESTROY_QP = 0x02,
194 NES_CQP_CREATE_CQ = 0x03,
195 NES_CQP_MODIFY_CQ = 0x04,
196 NES_CQP_DESTROY_CQ = 0x05,
197 NES_CQP_ALLOCATE_STAG = 0x09,
198 NES_CQP_REGISTER_STAG = 0x0a,
199 NES_CQP_QUERY_STAG = 0x0b,
200 NES_CQP_REGISTER_SHARED_STAG = 0x0c,
201 NES_CQP_DEALLOCATE_STAG = 0x0d,
202 NES_CQP_MANAGE_ARP_CACHE = 0x0f,
203 NES_CQP_SUSPEND_QPS = 0x11,
204 NES_CQP_UPLOAD_CONTEXT = 0x13,
205 NES_CQP_CREATE_CEQ = 0x16,
206 NES_CQP_DESTROY_CEQ = 0x18,
207 NES_CQP_CREATE_AEQ = 0x19,
208 NES_CQP_DESTROY_AEQ = 0x1b,
209 NES_CQP_LMI_ACCESS = 0x20,
210 NES_CQP_FLUSH_WQES = 0x22,
211 NES_CQP_MANAGE_APBVT = 0x23
212};
213
214enum nes_cqp_wqe_word_idx {
215 NES_CQP_WQE_OPCODE_IDX = 0,
216 NES_CQP_WQE_ID_IDX = 1,
217 NES_CQP_WQE_COMP_CTX_LOW_IDX = 2,
218 NES_CQP_WQE_COMP_CTX_HIGH_IDX = 3,
219 NES_CQP_WQE_COMP_SCRATCH_LOW_IDX = 4,
220 NES_CQP_WQE_COMP_SCRATCH_HIGH_IDX = 5,
221};
222
223enum nes_cqp_cq_wqeword_idx {
224 NES_CQP_CQ_WQE_PBL_LOW_IDX = 6,
225 NES_CQP_CQ_WQE_PBL_HIGH_IDX = 7,
226 NES_CQP_CQ_WQE_CQ_CONTEXT_LOW_IDX = 8,
227 NES_CQP_CQ_WQE_CQ_CONTEXT_HIGH_IDX = 9,
228 NES_CQP_CQ_WQE_DOORBELL_INDEX_HIGH_IDX = 10,
229};
230
231enum nes_cqp_stag_wqeword_idx {
232 NES_CQP_STAG_WQE_PBL_BLK_COUNT_IDX = 1,
233 NES_CQP_STAG_WQE_LEN_HIGH_PD_IDX = 6,
234 NES_CQP_STAG_WQE_LEN_LOW_IDX = 7,
235 NES_CQP_STAG_WQE_STAG_IDX = 8,
236 NES_CQP_STAG_WQE_VA_LOW_IDX = 10,
237 NES_CQP_STAG_WQE_VA_HIGH_IDX = 11,
238 NES_CQP_STAG_WQE_PA_LOW_IDX = 12,
239 NES_CQP_STAG_WQE_PA_HIGH_IDX = 13,
240 NES_CQP_STAG_WQE_PBL_LEN_IDX = 14
241};
242
243#define NES_CQP_OP_IWARP_STATE_SHIFT 28
Don Wood8b1c9dc2009-09-05 20:36:38 -0700244#define NES_CQP_OP_TERMLEN_SHIFT 28
Glenn Streiff3c2d7742008-02-04 20:20:45 -0800245
246enum nes_cqp_qp_bits {
247 NES_CQP_QP_ARP_VALID = (1<<8),
248 NES_CQP_QP_WINBUF_VALID = (1<<9),
249 NES_CQP_QP_CONTEXT_VALID = (1<<10),
250 NES_CQP_QP_ORD_VALID = (1<<11),
251 NES_CQP_QP_WINBUF_DATAIND_EN = (1<<12),
252 NES_CQP_QP_VIRT_WQS = (1<<13),
253 NES_CQP_QP_DEL_HTE = (1<<14),
254 NES_CQP_QP_CQS_VALID = (1<<15),
255 NES_CQP_QP_TYPE_TSA = 0,
256 NES_CQP_QP_TYPE_IWARP = (1<<16),
257 NES_CQP_QP_TYPE_CQP = (4<<16),
258 NES_CQP_QP_TYPE_NIC = (5<<16),
259 NES_CQP_QP_MSS_CHG = (1<<20),
260 NES_CQP_QP_STATIC_RESOURCES = (1<<21),
261 NES_CQP_QP_IGNORE_MW_BOUND = (1<<22),
262 NES_CQP_QP_VWQ_USE_LMI = (1<<23),
263 NES_CQP_QP_IWARP_STATE_IDLE = (1<<NES_CQP_OP_IWARP_STATE_SHIFT),
264 NES_CQP_QP_IWARP_STATE_RTS = (2<<NES_CQP_OP_IWARP_STATE_SHIFT),
265 NES_CQP_QP_IWARP_STATE_CLOSING = (3<<NES_CQP_OP_IWARP_STATE_SHIFT),
266 NES_CQP_QP_IWARP_STATE_TERMINATE = (5<<NES_CQP_OP_IWARP_STATE_SHIFT),
267 NES_CQP_QP_IWARP_STATE_ERROR = (6<<NES_CQP_OP_IWARP_STATE_SHIFT),
268 NES_CQP_QP_IWARP_STATE_MASK = (7<<NES_CQP_OP_IWARP_STATE_SHIFT),
Don Wood8b1c9dc2009-09-05 20:36:38 -0700269 NES_CQP_QP_TERM_DONT_SEND_FIN = (1<<24),
270 NES_CQP_QP_TERM_DONT_SEND_TERM_MSG = (1<<25),
Glenn Streiff3c2d7742008-02-04 20:20:45 -0800271 NES_CQP_QP_RESET = (1<<31),
272};
273
274enum nes_cqp_qp_wqe_word_idx {
275 NES_CQP_QP_WQE_CONTEXT_LOW_IDX = 6,
276 NES_CQP_QP_WQE_CONTEXT_HIGH_IDX = 7,
277 NES_CQP_QP_WQE_NEW_MSS_IDX = 15,
278};
279
280enum nes_nic_ctx_bits {
281 NES_NIC_CTX_RQ_SIZE_32 = (3<<8),
282 NES_NIC_CTX_RQ_SIZE_512 = (3<<8),
283 NES_NIC_CTX_SQ_SIZE_32 = (1<<10),
284 NES_NIC_CTX_SQ_SIZE_512 = (3<<10),
285};
286
287enum nes_nic_qp_ctx_word_idx {
288 NES_NIC_CTX_MISC_IDX = 0,
289 NES_NIC_CTX_SQ_LOW_IDX = 2,
290 NES_NIC_CTX_SQ_HIGH_IDX = 3,
291 NES_NIC_CTX_RQ_LOW_IDX = 4,
292 NES_NIC_CTX_RQ_HIGH_IDX = 5,
293};
294
295enum nes_cqp_cq_bits {
296 NES_CQP_CQ_CEQE_MASK = (1<<9),
297 NES_CQP_CQ_CEQ_VALID = (1<<10),
298 NES_CQP_CQ_RESIZE = (1<<11),
299 NES_CQP_CQ_CHK_OVERFLOW = (1<<12),
300 NES_CQP_CQ_4KB_CHUNK = (1<<14),
301 NES_CQP_CQ_VIRT = (1<<15),
302};
303
304enum nes_cqp_stag_bits {
305 NES_CQP_STAG_VA_TO = (1<<9),
306 NES_CQP_STAG_DEALLOC_PBLS = (1<<10),
307 NES_CQP_STAG_PBL_BLK_SIZE = (1<<11),
308 NES_CQP_STAG_MR = (1<<13),
309 NES_CQP_STAG_RIGHTS_LOCAL_READ = (1<<16),
310 NES_CQP_STAG_RIGHTS_LOCAL_WRITE = (1<<17),
311 NES_CQP_STAG_RIGHTS_REMOTE_READ = (1<<18),
312 NES_CQP_STAG_RIGHTS_REMOTE_WRITE = (1<<19),
313 NES_CQP_STAG_RIGHTS_WINDOW_BIND = (1<<20),
314 NES_CQP_STAG_REM_ACC_EN = (1<<21),
315 NES_CQP_STAG_LEAVE_PENDING = (1<<31),
316};
317
318enum nes_cqp_ceq_wqeword_idx {
319 NES_CQP_CEQ_WQE_ELEMENT_COUNT_IDX = 1,
320 NES_CQP_CEQ_WQE_PBL_LOW_IDX = 6,
321 NES_CQP_CEQ_WQE_PBL_HIGH_IDX = 7,
322};
323
324enum nes_cqp_ceq_bits {
325 NES_CQP_CEQ_4KB_CHUNK = (1<<14),
326 NES_CQP_CEQ_VIRT = (1<<15),
327};
328
329enum nes_cqp_aeq_wqeword_idx {
330 NES_CQP_AEQ_WQE_ELEMENT_COUNT_IDX = 1,
331 NES_CQP_AEQ_WQE_PBL_LOW_IDX = 6,
332 NES_CQP_AEQ_WQE_PBL_HIGH_IDX = 7,
333};
334
335enum nes_cqp_aeq_bits {
336 NES_CQP_AEQ_4KB_CHUNK = (1<<14),
337 NES_CQP_AEQ_VIRT = (1<<15),
338};
339
340enum nes_cqp_lmi_wqeword_idx {
341 NES_CQP_LMI_WQE_LMI_OFFSET_IDX = 1,
342 NES_CQP_LMI_WQE_FRAG_LOW_IDX = 8,
343 NES_CQP_LMI_WQE_FRAG_HIGH_IDX = 9,
344 NES_CQP_LMI_WQE_FRAG_LEN_IDX = 10,
345};
346
347enum nes_cqp_arp_wqeword_idx {
348 NES_CQP_ARP_WQE_MAC_ADDR_LOW_IDX = 6,
349 NES_CQP_ARP_WQE_MAC_HIGH_IDX = 7,
350 NES_CQP_ARP_WQE_REACHABILITY_MAX_IDX = 1,
351};
352
353enum nes_cqp_upload_wqeword_idx {
354 NES_CQP_UPLOAD_WQE_CTXT_LOW_IDX = 6,
355 NES_CQP_UPLOAD_WQE_CTXT_HIGH_IDX = 7,
356 NES_CQP_UPLOAD_WQE_HTE_IDX = 8,
357};
358
359enum nes_cqp_arp_bits {
360 NES_CQP_ARP_VALID = (1<<8),
361 NES_CQP_ARP_PERM = (1<<9),
362};
363
364enum nes_cqp_flush_bits {
365 NES_CQP_FLUSH_SQ = (1<<30),
366 NES_CQP_FLUSH_RQ = (1<<31),
367};
368
369enum nes_cqe_opcode_bits {
370 NES_CQE_STAG_VALID = (1<<6),
371 NES_CQE_ERROR = (1<<7),
372 NES_CQE_SQ = (1<<8),
373 NES_CQE_SE = (1<<9),
374 NES_CQE_PSH = (1<<29),
375 NES_CQE_FIN = (1<<30),
376 NES_CQE_VALID = (1<<31),
377};
378
379
380enum nes_cqe_word_idx {
381 NES_CQE_PAYLOAD_LENGTH_IDX = 0,
382 NES_CQE_COMP_COMP_CTX_LOW_IDX = 2,
383 NES_CQE_COMP_COMP_CTX_HIGH_IDX = 3,
384 NES_CQE_INV_STAG_IDX = 4,
385 NES_CQE_QP_ID_IDX = 5,
386 NES_CQE_ERROR_CODE_IDX = 6,
387 NES_CQE_OPCODE_IDX = 7,
388};
389
390enum nes_ceqe_word_idx {
391 NES_CEQE_CQ_CTX_LOW_IDX = 0,
392 NES_CEQE_CQ_CTX_HIGH_IDX = 1,
393};
394
395enum nes_ceqe_status_bit {
396 NES_CEQE_VALID = (1<<31),
397};
398
399enum nes_int_bits {
400 NES_INT_CEQ0 = (1<<0),
401 NES_INT_CEQ1 = (1<<1),
402 NES_INT_CEQ2 = (1<<2),
403 NES_INT_CEQ3 = (1<<3),
404 NES_INT_CEQ4 = (1<<4),
405 NES_INT_CEQ5 = (1<<5),
406 NES_INT_CEQ6 = (1<<6),
407 NES_INT_CEQ7 = (1<<7),
408 NES_INT_CEQ8 = (1<<8),
409 NES_INT_CEQ9 = (1<<9),
410 NES_INT_CEQ10 = (1<<10),
411 NES_INT_CEQ11 = (1<<11),
412 NES_INT_CEQ12 = (1<<12),
413 NES_INT_CEQ13 = (1<<13),
414 NES_INT_CEQ14 = (1<<14),
415 NES_INT_CEQ15 = (1<<15),
416 NES_INT_AEQ0 = (1<<16),
417 NES_INT_AEQ1 = (1<<17),
418 NES_INT_AEQ2 = (1<<18),
419 NES_INT_AEQ3 = (1<<19),
420 NES_INT_AEQ4 = (1<<20),
421 NES_INT_AEQ5 = (1<<21),
422 NES_INT_AEQ6 = (1<<22),
423 NES_INT_AEQ7 = (1<<23),
424 NES_INT_MAC0 = (1<<24),
425 NES_INT_MAC1 = (1<<25),
426 NES_INT_MAC2 = (1<<26),
427 NES_INT_MAC3 = (1<<27),
428 NES_INT_TSW = (1<<28),
429 NES_INT_TIMER = (1<<29),
430 NES_INT_INTF = (1<<30),
431};
432
433enum nes_intf_int_bits {
434 NES_INTF_INT_PCIERR = (1<<0),
435 NES_INTF_PERIODIC_TIMER = (1<<2),
436 NES_INTF_ONE_SHOT_TIMER = (1<<3),
437 NES_INTF_INT_CRITERR = (1<<14),
438 NES_INTF_INT_AEQ0_OFLOW = (1<<16),
439 NES_INTF_INT_AEQ1_OFLOW = (1<<17),
440 NES_INTF_INT_AEQ2_OFLOW = (1<<18),
441 NES_INTF_INT_AEQ3_OFLOW = (1<<19),
442 NES_INTF_INT_AEQ4_OFLOW = (1<<20),
443 NES_INTF_INT_AEQ5_OFLOW = (1<<21),
444 NES_INTF_INT_AEQ6_OFLOW = (1<<22),
445 NES_INTF_INT_AEQ7_OFLOW = (1<<23),
446 NES_INTF_INT_AEQ_OFLOW = (0xff<<16),
447};
448
449enum nes_mac_int_bits {
450 NES_MAC_INT_LINK_STAT_CHG = (1<<1),
451 NES_MAC_INT_XGMII_EXT = (1<<2),
452 NES_MAC_INT_TX_UNDERFLOW = (1<<6),
453 NES_MAC_INT_TX_ERROR = (1<<7),
454};
455
456enum nes_cqe_allocate_bits {
457 NES_CQE_ALLOC_INC_SELECT = (1<<28),
458 NES_CQE_ALLOC_NOTIFY_NEXT = (1<<29),
459 NES_CQE_ALLOC_NOTIFY_SE = (1<<30),
460 NES_CQE_ALLOC_RESET = (1<<31),
461};
462
463enum nes_nic_rq_wqe_word_idx {
464 NES_NIC_RQ_WQE_LENGTH_1_0_IDX = 0,
465 NES_NIC_RQ_WQE_LENGTH_3_2_IDX = 1,
466 NES_NIC_RQ_WQE_FRAG0_LOW_IDX = 2,
467 NES_NIC_RQ_WQE_FRAG0_HIGH_IDX = 3,
468 NES_NIC_RQ_WQE_FRAG1_LOW_IDX = 4,
469 NES_NIC_RQ_WQE_FRAG1_HIGH_IDX = 5,
470 NES_NIC_RQ_WQE_FRAG2_LOW_IDX = 6,
471 NES_NIC_RQ_WQE_FRAG2_HIGH_IDX = 7,
472 NES_NIC_RQ_WQE_FRAG3_LOW_IDX = 8,
473 NES_NIC_RQ_WQE_FRAG3_HIGH_IDX = 9,
474};
475
476enum nes_nic_sq_wqe_word_idx {
477 NES_NIC_SQ_WQE_MISC_IDX = 0,
478 NES_NIC_SQ_WQE_TOTAL_LENGTH_IDX = 1,
479 NES_NIC_SQ_WQE_LSO_INFO_IDX = 2,
480 NES_NIC_SQ_WQE_LENGTH_0_TAG_IDX = 3,
481 NES_NIC_SQ_WQE_LENGTH_2_1_IDX = 4,
482 NES_NIC_SQ_WQE_LENGTH_4_3_IDX = 5,
483 NES_NIC_SQ_WQE_FRAG0_LOW_IDX = 6,
484 NES_NIC_SQ_WQE_FRAG0_HIGH_IDX = 7,
485 NES_NIC_SQ_WQE_FRAG1_LOW_IDX = 8,
486 NES_NIC_SQ_WQE_FRAG1_HIGH_IDX = 9,
487 NES_NIC_SQ_WQE_FRAG2_LOW_IDX = 10,
488 NES_NIC_SQ_WQE_FRAG2_HIGH_IDX = 11,
489 NES_NIC_SQ_WQE_FRAG3_LOW_IDX = 12,
490 NES_NIC_SQ_WQE_FRAG3_HIGH_IDX = 13,
491 NES_NIC_SQ_WQE_FRAG4_LOW_IDX = 14,
492 NES_NIC_SQ_WQE_FRAG4_HIGH_IDX = 15,
493};
494
495enum nes_iwarp_sq_wqe_word_idx {
496 NES_IWARP_SQ_WQE_MISC_IDX = 0,
497 NES_IWARP_SQ_WQE_TOTAL_PAYLOAD_IDX = 1,
498 NES_IWARP_SQ_WQE_COMP_CTX_LOW_IDX = 2,
499 NES_IWARP_SQ_WQE_COMP_CTX_HIGH_IDX = 3,
500 NES_IWARP_SQ_WQE_COMP_SCRATCH_LOW_IDX = 4,
501 NES_IWARP_SQ_WQE_COMP_SCRATCH_HIGH_IDX = 5,
502 NES_IWARP_SQ_WQE_INV_STAG_LOW_IDX = 7,
503 NES_IWARP_SQ_WQE_RDMA_TO_LOW_IDX = 8,
504 NES_IWARP_SQ_WQE_RDMA_TO_HIGH_IDX = 9,
505 NES_IWARP_SQ_WQE_RDMA_LENGTH_IDX = 10,
506 NES_IWARP_SQ_WQE_RDMA_STAG_IDX = 11,
507 NES_IWARP_SQ_WQE_IMM_DATA_START_IDX = 12,
508 NES_IWARP_SQ_WQE_FRAG0_LOW_IDX = 16,
509 NES_IWARP_SQ_WQE_FRAG0_HIGH_IDX = 17,
510 NES_IWARP_SQ_WQE_LENGTH0_IDX = 18,
511 NES_IWARP_SQ_WQE_STAG0_IDX = 19,
512 NES_IWARP_SQ_WQE_FRAG1_LOW_IDX = 20,
513 NES_IWARP_SQ_WQE_FRAG1_HIGH_IDX = 21,
514 NES_IWARP_SQ_WQE_LENGTH1_IDX = 22,
515 NES_IWARP_SQ_WQE_STAG1_IDX = 23,
516 NES_IWARP_SQ_WQE_FRAG2_LOW_IDX = 24,
517 NES_IWARP_SQ_WQE_FRAG2_HIGH_IDX = 25,
518 NES_IWARP_SQ_WQE_LENGTH2_IDX = 26,
519 NES_IWARP_SQ_WQE_STAG2_IDX = 27,
520 NES_IWARP_SQ_WQE_FRAG3_LOW_IDX = 28,
521 NES_IWARP_SQ_WQE_FRAG3_HIGH_IDX = 29,
522 NES_IWARP_SQ_WQE_LENGTH3_IDX = 30,
523 NES_IWARP_SQ_WQE_STAG3_IDX = 31,
524};
525
526enum nes_iwarp_sq_bind_wqe_word_idx {
527 NES_IWARP_SQ_BIND_WQE_MR_IDX = 6,
528 NES_IWARP_SQ_BIND_WQE_MW_IDX = 7,
529 NES_IWARP_SQ_BIND_WQE_LENGTH_LOW_IDX = 8,
530 NES_IWARP_SQ_BIND_WQE_LENGTH_HIGH_IDX = 9,
531 NES_IWARP_SQ_BIND_WQE_VA_FBO_LOW_IDX = 10,
532 NES_IWARP_SQ_BIND_WQE_VA_FBO_HIGH_IDX = 11,
533};
534
535enum nes_iwarp_sq_fmr_wqe_word_idx {
536 NES_IWARP_SQ_FMR_WQE_MR_STAG_IDX = 7,
537 NES_IWARP_SQ_FMR_WQE_LENGTH_LOW_IDX = 8,
538 NES_IWARP_SQ_FMR_WQE_LENGTH_HIGH_IDX = 9,
539 NES_IWARP_SQ_FMR_WQE_VA_FBO_LOW_IDX = 10,
540 NES_IWARP_SQ_FMR_WQE_VA_FBO_HIGH_IDX = 11,
541 NES_IWARP_SQ_FMR_WQE_PBL_ADDR_LOW_IDX = 12,
542 NES_IWARP_SQ_FMR_WQE_PBL_ADDR_HIGH_IDX = 13,
543 NES_IWARP_SQ_FMR_WQE_PBL_LENGTH_IDX = 14,
544};
545
546enum nes_iwarp_sq_locinv_wqe_word_idx {
547 NES_IWARP_SQ_LOCINV_WQE_INV_STAG_IDX = 6,
548};
549
550
551enum nes_iwarp_rq_wqe_word_idx {
552 NES_IWARP_RQ_WQE_TOTAL_PAYLOAD_IDX = 1,
553 NES_IWARP_RQ_WQE_COMP_CTX_LOW_IDX = 2,
554 NES_IWARP_RQ_WQE_COMP_CTX_HIGH_IDX = 3,
555 NES_IWARP_RQ_WQE_COMP_SCRATCH_LOW_IDX = 4,
556 NES_IWARP_RQ_WQE_COMP_SCRATCH_HIGH_IDX = 5,
557 NES_IWARP_RQ_WQE_FRAG0_LOW_IDX = 8,
558 NES_IWARP_RQ_WQE_FRAG0_HIGH_IDX = 9,
559 NES_IWARP_RQ_WQE_LENGTH0_IDX = 10,
560 NES_IWARP_RQ_WQE_STAG0_IDX = 11,
561 NES_IWARP_RQ_WQE_FRAG1_LOW_IDX = 12,
562 NES_IWARP_RQ_WQE_FRAG1_HIGH_IDX = 13,
563 NES_IWARP_RQ_WQE_LENGTH1_IDX = 14,
564 NES_IWARP_RQ_WQE_STAG1_IDX = 15,
565 NES_IWARP_RQ_WQE_FRAG2_LOW_IDX = 16,
566 NES_IWARP_RQ_WQE_FRAG2_HIGH_IDX = 17,
567 NES_IWARP_RQ_WQE_LENGTH2_IDX = 18,
568 NES_IWARP_RQ_WQE_STAG2_IDX = 19,
569 NES_IWARP_RQ_WQE_FRAG3_LOW_IDX = 20,
570 NES_IWARP_RQ_WQE_FRAG3_HIGH_IDX = 21,
571 NES_IWARP_RQ_WQE_LENGTH3_IDX = 22,
572 NES_IWARP_RQ_WQE_STAG3_IDX = 23,
573};
574
575enum nes_nic_sq_wqe_bits {
576 NES_NIC_SQ_WQE_PHDR_CS_READY = (1<<21),
577 NES_NIC_SQ_WQE_LSO_ENABLE = (1<<22),
578 NES_NIC_SQ_WQE_TAGVALUE_ENABLE = (1<<23),
579 NES_NIC_SQ_WQE_DISABLE_CHKSUM = (1<<30),
580 NES_NIC_SQ_WQE_COMPLETION = (1<<31),
581};
582
583enum nes_nic_cqe_word_idx {
584 NES_NIC_CQE_ACCQP_ID_IDX = 0,
585 NES_NIC_CQE_TAG_PKT_TYPE_IDX = 2,
586 NES_NIC_CQE_MISC_IDX = 3,
587};
588
589#define NES_PKT_TYPE_APBVT_BITS 0xC112
590#define NES_PKT_TYPE_APBVT_MASK 0xff3e
591
592#define NES_PKT_TYPE_PVALID_BITS 0x10000000
593#define NES_PKT_TYPE_PVALID_MASK 0x30000000
594
595#define NES_PKT_TYPE_TCPV4_BITS 0x0110
596#define NES_PKT_TYPE_TCPV4_MASK 0x3f30
597
598#define NES_PKT_TYPE_UDPV4_BITS 0x0210
599#define NES_PKT_TYPE_UDPV4_MASK 0x3f30
600
601#define NES_PKT_TYPE_IPV4_BITS 0x0010
602#define NES_PKT_TYPE_IPV4_MASK 0x3f30
603
604#define NES_PKT_TYPE_OTHER_BITS 0x0000
605#define NES_PKT_TYPE_OTHER_MASK 0x0030
606
607#define NES_NIC_CQE_ERRV_SHIFT 16
608enum nes_nic_ev_bits {
609 NES_NIC_ERRV_BITS_MODE = (1<<0),
610 NES_NIC_ERRV_BITS_IPV4_CSUM_ERR = (1<<1),
611 NES_NIC_ERRV_BITS_TCPUDP_CSUM_ERR = (1<<2),
612 NES_NIC_ERRV_BITS_WQE_OVERRUN = (1<<3),
613 NES_NIC_ERRV_BITS_IPH_ERR = (1<<4),
614};
615
616enum nes_nic_cqe_bits {
617 NES_NIC_CQE_ERRV_MASK = (0xff<<NES_NIC_CQE_ERRV_SHIFT),
618 NES_NIC_CQE_SQ = (1<<24),
619 NES_NIC_CQE_ACCQP_PORT = (1<<28),
620 NES_NIC_CQE_ACCQP_VALID = (1<<29),
621 NES_NIC_CQE_TAG_VALID = (1<<30),
622 NES_NIC_CQE_VALID = (1<<31),
623};
624
625enum nes_aeqe_word_idx {
626 NES_AEQE_COMP_CTXT_LOW_IDX = 0,
627 NES_AEQE_COMP_CTXT_HIGH_IDX = 1,
628 NES_AEQE_COMP_QP_CQ_ID_IDX = 2,
629 NES_AEQE_MISC_IDX = 3,
630};
631
632enum nes_aeqe_bits {
633 NES_AEQE_QP = (1<<16),
634 NES_AEQE_CQ = (1<<17),
635 NES_AEQE_SQ = (1<<18),
636 NES_AEQE_INBOUND_RDMA = (1<<19),
637 NES_AEQE_IWARP_STATE_MASK = (7<<20),
638 NES_AEQE_TCP_STATE_MASK = (0xf<<24),
Don Wood8b1c9dc2009-09-05 20:36:38 -0700639 NES_AEQE_Q2_DATA_WRITTEN = (0x3<<28),
Glenn Streiff3c2d7742008-02-04 20:20:45 -0800640 NES_AEQE_VALID = (1<<31),
641};
642
643#define NES_AEQE_IWARP_STATE_SHIFT 20
644#define NES_AEQE_TCP_STATE_SHIFT 24
Don Wood8b1c9dc2009-09-05 20:36:38 -0700645#define NES_AEQE_Q2_DATA_ETHERNET (1<<28)
646#define NES_AEQE_Q2_DATA_MPA (1<<29)
Glenn Streiff3c2d7742008-02-04 20:20:45 -0800647
648enum nes_aeqe_iwarp_state {
649 NES_AEQE_IWARP_STATE_NON_EXISTANT = 0,
650 NES_AEQE_IWARP_STATE_IDLE = 1,
651 NES_AEQE_IWARP_STATE_RTS = 2,
652 NES_AEQE_IWARP_STATE_CLOSING = 3,
653 NES_AEQE_IWARP_STATE_TERMINATE = 5,
654 NES_AEQE_IWARP_STATE_ERROR = 6
655};
656
657enum nes_aeqe_tcp_state {
658 NES_AEQE_TCP_STATE_NON_EXISTANT = 0,
659 NES_AEQE_TCP_STATE_CLOSED = 1,
660 NES_AEQE_TCP_STATE_LISTEN = 2,
661 NES_AEQE_TCP_STATE_SYN_SENT = 3,
662 NES_AEQE_TCP_STATE_SYN_RCVD = 4,
663 NES_AEQE_TCP_STATE_ESTABLISHED = 5,
664 NES_AEQE_TCP_STATE_CLOSE_WAIT = 6,
665 NES_AEQE_TCP_STATE_FIN_WAIT_1 = 7,
666 NES_AEQE_TCP_STATE_CLOSING = 8,
667 NES_AEQE_TCP_STATE_LAST_ACK = 9,
668 NES_AEQE_TCP_STATE_FIN_WAIT_2 = 10,
669 NES_AEQE_TCP_STATE_TIME_WAIT = 11
670};
671
672enum nes_aeqe_aeid {
673 NES_AEQE_AEID_AMP_UNALLOCATED_STAG = 0x0102,
674 NES_AEQE_AEID_AMP_INVALID_STAG = 0x0103,
675 NES_AEQE_AEID_AMP_BAD_QP = 0x0104,
676 NES_AEQE_AEID_AMP_BAD_PD = 0x0105,
677 NES_AEQE_AEID_AMP_BAD_STAG_KEY = 0x0106,
678 NES_AEQE_AEID_AMP_BAD_STAG_INDEX = 0x0107,
679 NES_AEQE_AEID_AMP_BOUNDS_VIOLATION = 0x0108,
680 NES_AEQE_AEID_AMP_RIGHTS_VIOLATION = 0x0109,
681 NES_AEQE_AEID_AMP_TO_WRAP = 0x010a,
682 NES_AEQE_AEID_AMP_FASTREG_SHARED = 0x010b,
683 NES_AEQE_AEID_AMP_FASTREG_VALID_STAG = 0x010c,
684 NES_AEQE_AEID_AMP_FASTREG_MW_STAG = 0x010d,
685 NES_AEQE_AEID_AMP_FASTREG_INVALID_RIGHTS = 0x010e,
686 NES_AEQE_AEID_AMP_FASTREG_PBL_TABLE_OVERFLOW = 0x010f,
687 NES_AEQE_AEID_AMP_FASTREG_INVALID_LENGTH = 0x0110,
688 NES_AEQE_AEID_AMP_INVALIDATE_SHARED = 0x0111,
689 NES_AEQE_AEID_AMP_INVALIDATE_NO_REMOTE_ACCESS_RIGHTS = 0x0112,
690 NES_AEQE_AEID_AMP_INVALIDATE_MR_WITH_BOUND_WINDOWS = 0x0113,
691 NES_AEQE_AEID_AMP_MWBIND_VALID_STAG = 0x0114,
692 NES_AEQE_AEID_AMP_MWBIND_OF_MR_STAG = 0x0115,
693 NES_AEQE_AEID_AMP_MWBIND_TO_ZERO_BASED_STAG = 0x0116,
694 NES_AEQE_AEID_AMP_MWBIND_TO_MW_STAG = 0x0117,
695 NES_AEQE_AEID_AMP_MWBIND_INVALID_RIGHTS = 0x0118,
696 NES_AEQE_AEID_AMP_MWBIND_INVALID_BOUNDS = 0x0119,
697 NES_AEQE_AEID_AMP_MWBIND_TO_INVALID_PARENT = 0x011a,
698 NES_AEQE_AEID_AMP_MWBIND_BIND_DISABLED = 0x011b,
699 NES_AEQE_AEID_BAD_CLOSE = 0x0201,
700 NES_AEQE_AEID_RDMAP_ROE_BAD_LLP_CLOSE = 0x0202,
701 NES_AEQE_AEID_CQ_OPERATION_ERROR = 0x0203,
702 NES_AEQE_AEID_PRIV_OPERATION_DENIED = 0x0204,
703 NES_AEQE_AEID_RDMA_READ_WHILE_ORD_ZERO = 0x0205,
704 NES_AEQE_AEID_STAG_ZERO_INVALID = 0x0206,
705 NES_AEQE_AEID_DDP_INVALID_MSN_GAP_IN_MSN = 0x0301,
706 NES_AEQE_AEID_DDP_INVALID_MSN_RANGE_IS_NOT_VALID = 0x0302,
707 NES_AEQE_AEID_DDP_UBE_DDP_MESSAGE_TOO_LONG_FOR_AVAILABLE_BUFFER = 0x0303,
708 NES_AEQE_AEID_DDP_UBE_INVALID_DDP_VERSION = 0x0304,
709 NES_AEQE_AEID_DDP_UBE_INVALID_MO = 0x0305,
710 NES_AEQE_AEID_DDP_UBE_INVALID_MSN_NO_BUFFER_AVAILABLE = 0x0306,
711 NES_AEQE_AEID_DDP_UBE_INVALID_QN = 0x0307,
712 NES_AEQE_AEID_DDP_NO_L_BIT = 0x0308,
713 NES_AEQE_AEID_RDMAP_ROE_INVALID_RDMAP_VERSION = 0x0311,
714 NES_AEQE_AEID_RDMAP_ROE_UNEXPECTED_OPCODE = 0x0312,
715 NES_AEQE_AEID_ROE_INVALID_RDMA_READ_REQUEST = 0x0313,
716 NES_AEQE_AEID_ROE_INVALID_RDMA_WRITE_OR_READ_RESP = 0x0314,
717 NES_AEQE_AEID_INVALID_ARP_ENTRY = 0x0401,
718 NES_AEQE_AEID_INVALID_TCP_OPTION_RCVD = 0x0402,
719 NES_AEQE_AEID_STALE_ARP_ENTRY = 0x0403,
720 NES_AEQE_AEID_LLP_CLOSE_COMPLETE = 0x0501,
721 NES_AEQE_AEID_LLP_CONNECTION_RESET = 0x0502,
722 NES_AEQE_AEID_LLP_FIN_RECEIVED = 0x0503,
723 NES_AEQE_AEID_LLP_RECEIVED_MARKER_AND_LENGTH_FIELDS_DONT_MATCH = 0x0504,
724 NES_AEQE_AEID_LLP_RECEIVED_MPA_CRC_ERROR = 0x0505,
725 NES_AEQE_AEID_LLP_SEGMENT_TOO_LARGE = 0x0506,
726 NES_AEQE_AEID_LLP_SEGMENT_TOO_SMALL = 0x0507,
727 NES_AEQE_AEID_LLP_SYN_RECEIVED = 0x0508,
728 NES_AEQE_AEID_LLP_TERMINATE_RECEIVED = 0x0509,
729 NES_AEQE_AEID_LLP_TOO_MANY_RETRIES = 0x050a,
730 NES_AEQE_AEID_LLP_TOO_MANY_KEEPALIVE_RETRIES = 0x050b,
731 NES_AEQE_AEID_RESET_SENT = 0x0601,
732 NES_AEQE_AEID_TERMINATE_SENT = 0x0602,
733 NES_AEQE_AEID_DDP_LCE_LOCAL_CATASTROPHIC = 0x0700
734};
735
736enum nes_iwarp_sq_opcodes {
737 NES_IWARP_SQ_WQE_WRPDU = (1<<15),
738 NES_IWARP_SQ_WQE_PSH = (1<<21),
739 NES_IWARP_SQ_WQE_STREAMING = (1<<23),
740 NES_IWARP_SQ_WQE_IMM_DATA = (1<<28),
741 NES_IWARP_SQ_WQE_READ_FENCE = (1<<29),
742 NES_IWARP_SQ_WQE_LOCAL_FENCE = (1<<30),
743 NES_IWARP_SQ_WQE_SIGNALED_COMPL = (1<<31),
744};
745
746enum nes_iwarp_sq_wqe_bits {
747 NES_IWARP_SQ_OP_RDMAW = 0,
748 NES_IWARP_SQ_OP_RDMAR = 1,
749 NES_IWARP_SQ_OP_SEND = 3,
750 NES_IWARP_SQ_OP_SENDINV = 4,
751 NES_IWARP_SQ_OP_SENDSE = 5,
752 NES_IWARP_SQ_OP_SENDSEINV = 6,
753 NES_IWARP_SQ_OP_BIND = 8,
754 NES_IWARP_SQ_OP_FAST_REG = 9,
755 NES_IWARP_SQ_OP_LOCINV = 10,
756 NES_IWARP_SQ_OP_RDMAR_LOCINV = 11,
757 NES_IWARP_SQ_OP_NOP = 12,
758};
759
760#define NES_EEPROM_READ_REQUEST (1<<16)
761#define NES_MAC_ADDR_VALID (1<<20)
762
763/*
764 * NES index registers init values.
765 */
766struct nes_init_values {
767 u32 index;
768 u32 data;
769 u8 wrt;
770};
771
772/*
773 * NES registers in BAR0.
774 */
775struct nes_pci_regs {
776 u32 int_status;
777 u32 int_mask;
778 u32 int_pending;
779 u32 intf_int_status;
780 u32 intf_int_mask;
781 u32 other_regs[59]; /* pad out to 256 bytes for now */
782};
783
784#define NES_CQP_SQ_SIZE 128
785#define NES_CCQ_SIZE 128
786#define NES_NIC_WQ_SIZE 512
787#define NES_NIC_CTX_SIZE ((NES_NIC_CTX_RQ_SIZE_512) | (NES_NIC_CTX_SQ_SIZE_512))
788#define NES_NIC_BACK_STORE 0x00038000
789
790struct nes_device;
791
792struct nes_hw_nic_qp_context {
793 __le32 context_words[6];
794};
795
796struct nes_hw_nic_sq_wqe {
797 __le32 wqe_words[16];
798};
799
800struct nes_hw_nic_rq_wqe {
801 __le32 wqe_words[16];
802};
803
804struct nes_hw_nic_cqe {
805 __le32 cqe_words[4];
806};
807
808struct nes_hw_cqp_qp_context {
809 __le32 context_words[4];
810};
811
812struct nes_hw_cqp_wqe {
813 __le32 wqe_words[16];
814};
815
816struct nes_hw_qp_wqe {
817 __le32 wqe_words[32];
818};
819
820struct nes_hw_cqe {
821 __le32 cqe_words[8];
822};
823
824struct nes_hw_ceqe {
825 __le32 ceqe_words[2];
826};
827
828struct nes_hw_aeqe {
829 __le32 aeqe_words[4];
830};
831
832struct nes_cqp_request {
833 union {
834 u64 cqp_callback_context;
835 void *cqp_callback_pointer;
836 };
837 wait_queue_head_t waitq;
838 struct nes_hw_cqp_wqe cqp_wqe;
839 struct list_head list;
840 atomic_t refcount;
841 void (*cqp_callback)(struct nes_device *nesdev, struct nes_cqp_request *cqp_request);
842 u16 major_code;
843 u16 minor_code;
844 u8 waiting;
845 u8 request_done;
846 u8 dynamic;
847 u8 callback;
848};
849
850struct nes_hw_cqp {
851 struct nes_hw_cqp_wqe *sq_vbase;
852 dma_addr_t sq_pbase;
853 spinlock_t lock;
854 wait_queue_head_t waitq;
855 u16 qp_id;
856 u16 sq_head;
857 u16 sq_tail;
858 u16 sq_size;
859};
860
861#define NES_FIRST_FRAG_SIZE 128
862struct nes_first_frag {
863 u8 buffer[NES_FIRST_FRAG_SIZE];
864};
865
866struct nes_hw_nic {
867 struct nes_first_frag *first_frag_vbase; /* virtual address of first frags */
868 struct nes_hw_nic_sq_wqe *sq_vbase; /* virtual address of sq */
869 struct nes_hw_nic_rq_wqe *rq_vbase; /* virtual address of rq */
870 struct sk_buff *tx_skb[NES_NIC_WQ_SIZE];
871 struct sk_buff *rx_skb[NES_NIC_WQ_SIZE];
872 dma_addr_t frag_paddr[NES_NIC_WQ_SIZE];
873 unsigned long first_frag_overflow[BITS_TO_LONGS(NES_NIC_WQ_SIZE)];
874 dma_addr_t sq_pbase; /* PCI memory for host rings */
875 dma_addr_t rq_pbase; /* PCI memory for host rings */
876
877 u16 qp_id;
878 u16 sq_head;
879 u16 sq_tail;
880 u16 sq_size;
881 u16 rq_head;
882 u16 rq_tail;
883 u16 rq_size;
884 u8 replenishing_rq;
885 u8 reserved;
886
Glenn Streiff3c2d7742008-02-04 20:20:45 -0800887 spinlock_t rq_lock;
888};
889
890struct nes_hw_nic_cq {
891 struct nes_hw_nic_cqe volatile *cq_vbase; /* PCI memory for host rings */
892 void (*ce_handler)(struct nes_device *nesdev, struct nes_hw_nic_cq *cq);
893 dma_addr_t cq_pbase; /* PCI memory for host rings */
894 int rx_cqes_completed;
895 int cqe_allocs_pending;
896 int rx_pkts_indicated;
897 u16 cq_head;
898 u16 cq_size;
899 u16 cq_number;
900 u8 cqes_pending;
901};
902
903struct nes_hw_qp {
904 struct nes_hw_qp_wqe *sq_vbase; /* PCI memory for host rings */
905 struct nes_hw_qp_wqe *rq_vbase; /* PCI memory for host rings */
906 void *q2_vbase; /* PCI memory for host rings */
907 dma_addr_t sq_pbase; /* PCI memory for host rings */
908 dma_addr_t rq_pbase; /* PCI memory for host rings */
909 dma_addr_t q2_pbase; /* PCI memory for host rings */
910 u32 qp_id;
911 u16 sq_head;
912 u16 sq_tail;
913 u16 sq_size;
914 u16 rq_head;
915 u16 rq_tail;
916 u16 rq_size;
917 u8 rq_encoded_size;
918 u8 sq_encoded_size;
919};
920
921struct nes_hw_cq {
Roland Dreier31d1e342008-04-23 11:55:45 -0700922 struct nes_hw_cqe *cq_vbase; /* PCI memory for host rings */
Glenn Streiff3c2d7742008-02-04 20:20:45 -0800923 void (*ce_handler)(struct nes_device *nesdev, struct nes_hw_cq *cq);
924 dma_addr_t cq_pbase; /* PCI memory for host rings */
925 u16 cq_head;
926 u16 cq_size;
927 u16 cq_number;
928};
929
930struct nes_hw_ceq {
931 struct nes_hw_ceqe volatile *ceq_vbase; /* PCI memory for host rings */
932 dma_addr_t ceq_pbase; /* PCI memory for host rings */
933 u16 ceq_head;
934 u16 ceq_size;
935};
936
937struct nes_hw_aeq {
938 struct nes_hw_aeqe volatile *aeq_vbase; /* PCI memory for host rings */
939 dma_addr_t aeq_pbase; /* PCI memory for host rings */
940 u16 aeq_head;
941 u16 aeq_size;
942};
943
944struct nic_qp_map {
945 u8 qpid;
946 u8 nic_index;
947 u8 logical_port;
948 u8 is_hnic;
949};
950
951#define NES_CQP_ARP_AEQ_INDEX_MASK 0x000f0000
952#define NES_CQP_ARP_AEQ_INDEX_SHIFT 16
953
954#define NES_CQP_APBVT_ADD 0x00008000
955#define NES_CQP_APBVT_NIC_SHIFT 16
956
957#define NES_ARP_ADD 1
958#define NES_ARP_DELETE 2
959#define NES_ARP_RESOLVE 3
960
961#define NES_MAC_SW_IDLE 0
962#define NES_MAC_SW_INTERRUPT 1
963#define NES_MAC_SW_MH 2
964
965struct nes_arp_entry {
966 u32 ip_addr;
967 u8 mac_addr[ETH_ALEN];
968};
969
970#define NES_NIC_FAST_TIMER 96
971#define NES_NIC_FAST_TIMER_LOW 40
972#define NES_NIC_FAST_TIMER_HIGH 1000
973#define DEFAULT_NES_QL_HIGH 256
974#define DEFAULT_NES_QL_LOW 16
975#define DEFAULT_NES_QL_TARGET 64
976#define DEFAULT_JUMBO_NES_QL_LOW 12
977#define DEFAULT_JUMBO_NES_QL_TARGET 40
978#define DEFAULT_JUMBO_NES_QL_HIGH 128
John Lacombe4b1cc7e2008-02-21 08:34:58 -0600979#define NES_NIC_CQ_DOWNWARD_TREND 16
Vadim Makhervaks7e36d3d2008-10-03 12:21:18 -0700980#define NES_PFT_SIZE 48
Glenn Streiff3c2d7742008-02-04 20:20:45 -0800981
982struct nes_hw_tune_timer {
Glenn Streiff7495ab62008-04-29 13:46:54 -0700983 /* u16 cq_count; */
Glenn Streiff3c2d7742008-02-04 20:20:45 -0800984 u16 threshold_low;
985 u16 threshold_target;
986 u16 threshold_high;
987 u16 timer_in_use;
988 u16 timer_in_use_old;
989 u16 timer_in_use_min;
990 u16 timer_in_use_max;
991 u8 timer_direction_upward;
992 u8 timer_direction_downward;
993 u16 cq_count_old;
994 u8 cq_direction_downward;
995};
996
997#define NES_TIMER_INT_LIMIT 2
998#define NES_TIMER_INT_LIMIT_DYNAMIC 10
999#define NES_TIMER_ENABLE_LIMIT 4
Faisal Latif37dab412008-04-29 13:46:54 -07001000#define NES_MAX_LINK_INTERRUPTS 128
1001#define NES_MAX_LINK_CHECK 200
1002#define NES_MAX_LRO_DESCRIPTORS 32
1003#define NES_LRO_MAX_AGGR 64
Glenn Streiff3c2d7742008-02-04 20:20:45 -08001004
1005struct nes_adapter {
1006 u64 fw_ver;
1007 unsigned long *allocated_qps;
1008 unsigned long *allocated_cqs;
1009 unsigned long *allocated_mrs;
1010 unsigned long *allocated_pds;
1011 unsigned long *allocated_arps;
1012 struct nes_qp **qp_table;
1013 struct workqueue_struct *work_q;
1014
1015 struct list_head list;
1016 struct list_head active_listeners;
1017 /* list of the netdev's associated with each logical port */
1018 struct list_head nesvnic_list[4];
1019
1020 struct timer_list mh_timer;
1021 struct timer_list lc_timer;
1022 struct work_struct work;
1023 spinlock_t resource_lock;
1024 spinlock_t phy_lock;
1025 spinlock_t pbl_lock;
1026 spinlock_t periodic_timer_lock;
1027
1028 struct nes_arp_entry arp_table[NES_MAX_ARP_TABLE_SIZE];
1029
1030 /* Adapter CEQ and AEQs */
1031 struct nes_hw_ceq ceq[16];
1032 struct nes_hw_aeq aeq[8];
1033
1034 struct nes_hw_tune_timer tune_timer;
1035
1036 unsigned long doorbell_start;
1037
1038 u32 hw_rev;
1039 u32 vendor_id;
1040 u32 vendor_part_id;
1041 u32 device_cap_flags;
1042 u32 tick_delta;
1043 u32 timer_int_req;
1044 u32 arp_table_size;
1045 u32 next_arp_index;
1046
1047 u32 max_mr;
1048 u32 max_256pbl;
1049 u32 max_4kpbl;
1050 u32 free_256pbl;
1051 u32 free_4kpbl;
1052 u32 max_mr_size;
1053 u32 max_qp;
1054 u32 next_qp;
1055 u32 max_irrq;
1056 u32 max_qp_wr;
1057 u32 max_sge;
1058 u32 max_cq;
1059 u32 next_cq;
1060 u32 max_cqe;
1061 u32 max_pd;
1062 u32 base_pd;
1063 u32 next_pd;
1064 u32 hte_index_mask;
1065
1066 /* EEPROM information */
1067 u32 rx_pool_size;
1068 u32 tx_pool_size;
1069 u32 rx_threshold;
1070 u32 tcp_timer_core_clk_divisor;
1071 u32 iwarp_config;
1072 u32 cm_config;
1073 u32 sws_timer_config;
1074 u32 tcp_config1;
1075 u32 wqm_wat;
1076 u32 core_clock;
1077 u32 firmware_version;
1078
1079 u32 nic_rx_eth_route_err;
1080
1081 u32 et_rx_coalesce_usecs;
1082 u32 et_rx_max_coalesced_frames;
1083 u32 et_rx_coalesce_usecs_irq;
1084 u32 et_rx_max_coalesced_frames_irq;
1085 u32 et_pkt_rate_low;
1086 u32 et_rx_coalesce_usecs_low;
1087 u32 et_rx_max_coalesced_frames_low;
1088 u32 et_pkt_rate_high;
1089 u32 et_rx_coalesce_usecs_high;
1090 u32 et_rx_max_coalesced_frames_high;
1091 u32 et_rate_sample_interval;
1092 u32 timer_int_limit;
Chien Tung2b537c22008-09-26 15:08:10 -05001093 u32 wqm_quanta;
Glenn Streiff3c2d7742008-02-04 20:20:45 -08001094
1095 /* Adapter base MAC address */
1096 u32 mac_addr_low;
1097 u16 mac_addr_high;
1098
1099 u16 firmware_eeprom_offset;
1100 u16 software_eeprom_offset;
1101
1102 u16 max_irrq_wr;
1103
1104 /* pd config for each port */
1105 u16 pd_config_size[4];
1106 u16 pd_config_base[4];
1107
1108 u16 link_interrupt_count[4];
Chien Tung9d156942008-09-26 15:08:10 -05001109 u8 crit_error_count[32];
Glenn Streiff3c2d7742008-02-04 20:20:45 -08001110
1111 /* the phy index for each port */
1112 u8 phy_index[4];
1113 u8 mac_sw_state[4];
1114 u8 mac_link_down[4];
1115 u8 phy_type[4];
Chien Tungfcb7ad32008-09-30 14:49:44 -07001116 u8 log_port;
Glenn Streiff3c2d7742008-02-04 20:20:45 -08001117
1118 /* PCI information */
1119 unsigned int devfn;
1120 unsigned char bus_number;
1121 unsigned char OneG_Mode;
1122
1123 unsigned char ref_count;
1124 u8 netdev_count;
1125 u8 netdev_max; /* from host nic address count in EEPROM */
1126 u8 port_count;
1127 u8 virtwq;
Don Wood8b1c9dc2009-09-05 20:36:38 -07001128 u8 send_term_ok;
Glenn Streiff3c2d7742008-02-04 20:20:45 -08001129 u8 et_use_adaptive_rx_coalesce;
1130 u8 adapter_fcn_count;
Vadim Makhervaks7e36d3d2008-10-03 12:21:18 -07001131 u8 pft_mcast_map[NES_PFT_SIZE];
Glenn Streiff3c2d7742008-02-04 20:20:45 -08001132};
1133
1134struct nes_pbl {
1135 u64 *pbl_vbase;
1136 dma_addr_t pbl_pbase;
1137 struct page *page;
1138 unsigned long user_base;
1139 u32 pbl_size;
1140 struct list_head list;
1141 /* TODO: need to add list for two level tables */
1142};
1143
1144struct nes_listener {
1145 struct work_struct work;
1146 struct workqueue_struct *wq;
1147 struct nes_vnic *nesvnic;
1148 struct iw_cm_id *cm_id;
1149 struct list_head list;
1150 unsigned long socket;
1151 u8 accept_failed;
1152};
1153
1154struct nes_ib_device;
1155
1156struct nes_vnic {
1157 struct nes_ib_device *nesibdev;
1158 u64 sq_full;
Glenn Streiff3c2d7742008-02-04 20:20:45 -08001159 u64 tso_requests;
1160 u64 segmented_tso_requests;
1161 u64 linearized_skbs;
1162 u64 tx_sw_dropped;
1163 u64 endnode_nstat_rx_discard;
1164 u64 endnode_nstat_rx_octets;
1165 u64 endnode_nstat_rx_frames;
1166 u64 endnode_nstat_tx_octets;
1167 u64 endnode_nstat_tx_frames;
1168 u64 endnode_ipv4_tcp_retransmits;
1169 /* void *mem; */
1170 struct nes_device *nesdev;
1171 struct net_device *netdev;
1172 struct vlan_group *vlan_grp;
1173 atomic_t rx_skbs_needed;
1174 atomic_t rx_skb_timer_running;
1175 int budget;
1176 u32 msg_enable;
1177 /* u32 tx_avail; */
1178 __be32 local_ipaddr;
1179 struct napi_struct napi;
1180 spinlock_t tx_lock; /* could use netdev tx lock? */
1181 struct timer_list rq_wqes_timer;
1182 u32 nic_mem_size;
1183 void *nic_vbase;
1184 dma_addr_t nic_pbase;
1185 struct nes_hw_nic nic;
1186 struct nes_hw_nic_cq nic_cq;
1187 u32 mcrq_qp_id;
1188 struct nes_ucontext *mcrq_ucontext;
1189 struct nes_cqp_request* (*get_cqp_request)(struct nes_device *nesdev);
Roland Dreier8294f292008-07-14 23:48:49 -07001190 void (*post_cqp_request)(struct nes_device*, struct nes_cqp_request *);
Glenn Streiff3c2d7742008-02-04 20:20:45 -08001191 int (*mcrq_mcast_filter)( struct nes_vnic* nesvnic, __u8* dmi_addr );
1192 struct net_device_stats netstats;
1193 /* used to put the netdev on the adapters logical port list */
1194 struct list_head list;
1195 u16 max_frame_size;
1196 u8 netdev_open;
1197 u8 linkup;
1198 u8 logical_port;
1199 u8 netdev_index; /* might not be needed, indexes nesdev->netdev */
1200 u8 perfect_filter_index;
1201 u8 nic_index;
1202 u8 qp_nic_index[4];
1203 u8 next_qp_nic_index;
1204 u8 of_device_registered;
1205 u8 rdma_enabled;
1206 u8 rx_checksum_disabled;
Faisal Latif37dab412008-04-29 13:46:54 -07001207 u32 lro_max_aggr;
1208 struct net_lro_mgr lro_mgr;
1209 struct net_lro_desc lro_desc[NES_MAX_LRO_DESCRIPTORS];
Glenn Streiff3c2d7742008-02-04 20:20:45 -08001210};
1211
1212struct nes_ib_device {
1213 struct ib_device ibdev;
1214 struct nes_vnic *nesvnic;
1215
1216 /* Virtual RNIC Limits */
1217 u32 max_mr;
1218 u32 max_qp;
1219 u32 max_cq;
1220 u32 max_pd;
1221 u32 num_mr;
1222 u32 num_qp;
1223 u32 num_cq;
1224 u32 num_pd;
1225};
1226
Don Wood8b1c9dc2009-09-05 20:36:38 -07001227enum nes_hdrct_flags {
1228 DDP_LEN_FLAG = 0x80,
1229 DDP_HDR_FLAG = 0x40,
1230 RDMA_HDR_FLAG = 0x20
1231};
1232
1233enum nes_term_layers {
1234 LAYER_RDMA = 0,
1235 LAYER_DDP = 1,
1236 LAYER_MPA = 2
1237};
1238
1239enum nes_term_error_types {
1240 RDMAP_CATASTROPHIC = 0,
1241 RDMAP_REMOTE_PROT = 1,
1242 RDMAP_REMOTE_OP = 2,
1243 DDP_CATASTROPHIC = 0,
1244 DDP_TAGGED_BUFFER = 1,
1245 DDP_UNTAGGED_BUFFER = 2,
1246 DDP_LLP = 3
1247};
1248
1249enum nes_term_rdma_errors {
1250 RDMAP_INV_STAG = 0x00,
1251 RDMAP_INV_BOUNDS = 0x01,
1252 RDMAP_ACCESS = 0x02,
1253 RDMAP_UNASSOC_STAG = 0x03,
1254 RDMAP_TO_WRAP = 0x04,
1255 RDMAP_INV_RDMAP_VER = 0x05,
1256 RDMAP_UNEXPECTED_OP = 0x06,
1257 RDMAP_CATASTROPHIC_LOCAL = 0x07,
1258 RDMAP_CATASTROPHIC_GLOBAL = 0x08,
1259 RDMAP_CANT_INV_STAG = 0x09,
1260 RDMAP_UNSPECIFIED = 0xff
1261};
1262
1263enum nes_term_ddp_errors {
1264 DDP_CATASTROPHIC_LOCAL = 0x00,
1265 DDP_TAGGED_INV_STAG = 0x00,
1266 DDP_TAGGED_BOUNDS = 0x01,
1267 DDP_TAGGED_UNASSOC_STAG = 0x02,
1268 DDP_TAGGED_TO_WRAP = 0x03,
1269 DDP_TAGGED_INV_DDP_VER = 0x04,
1270 DDP_UNTAGGED_INV_QN = 0x01,
1271 DDP_UNTAGGED_INV_MSN_NO_BUF = 0x02,
1272 DDP_UNTAGGED_INV_MSN_RANGE = 0x03,
1273 DDP_UNTAGGED_INV_MO = 0x04,
1274 DDP_UNTAGGED_INV_TOO_LONG = 0x05,
1275 DDP_UNTAGGED_INV_DDP_VER = 0x06
1276};
1277
1278enum nes_term_mpa_errors {
1279 MPA_CLOSED = 0x01,
1280 MPA_CRC = 0x02,
1281 MPA_MARKER = 0x03,
1282 MPA_REQ_RSP = 0x04,
1283};
1284
1285struct nes_terminate_hdr {
1286 u8 layer_etype;
1287 u8 error_code;
1288 u8 hdrct;
1289 u8 rsvd;
1290};
1291
1292/* Used to determine how to fill in terminate error codes */
1293#define IWARP_OPCODE_WRITE 0
1294#define IWARP_OPCODE_READREQ 1
1295#define IWARP_OPCODE_READRSP 2
1296#define IWARP_OPCODE_SEND 3
1297#define IWARP_OPCODE_SEND_INV 4
1298#define IWARP_OPCODE_SEND_SE 5
1299#define IWARP_OPCODE_SEND_SE_INV 6
1300#define IWARP_OPCODE_TERM 7
1301
1302/* These values are used only during terminate processing */
1303#define TERM_DDP_LEN_TAGGED 14
1304#define TERM_DDP_LEN_UNTAGGED 18
1305#define TERM_RDMA_LEN 28
1306#define RDMA_OPCODE_MASK 0x0f
1307#define RDMA_READ_REQ_OPCODE 1
1308#define BAD_FRAME_OFFSET 64
1309#define CQE_MAJOR_DRV 0x8000
1310
Glenn Streiff3c2d7742008-02-04 20:20:45 -08001311#define nes_vlan_rx vlan_hwaccel_receive_skb
1312#define nes_netif_rx netif_receive_skb
1313
1314#endif /* __NES_HW_H */