blob: 426d76f564e7f2635500b1e2667ec2fea95a8e69 [file] [log] [blame]
Paul Walmsley543d9372008-03-18 10:22:06 +02001/*
2 * linux/arch/arm/mach-omap2/clock.c
3 *
Tony Lindgrena16e9702008-03-18 11:56:39 +02004 * Copyright (C) 2005-2008 Texas Instruments, Inc.
Paul Walmsley8c349742010-02-22 22:09:24 -07005 * Copyright (C) 2004-2010 Nokia Corporation
Tony Lindgrena16e9702008-03-18 11:56:39 +02006 *
7 * Contacts:
Paul Walmsley543d9372008-03-18 10:22:06 +02008 * Richard Woodruff <r-woodruff2@ti.com>
Paul Walmsley543d9372008-03-18 10:22:06 +02009 * Paul Walmsley
10 *
Paul Walmsley543d9372008-03-18 10:22:06 +020011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15#undef DEBUG
16
Paul Walmsley543d9372008-03-18 10:22:06 +020017#include <linux/kernel.h>
Paul Walmsley543d9372008-03-18 10:22:06 +020018#include <linux/list.h>
19#include <linux/errno.h>
Paul Walmsley543d9372008-03-18 10:22:06 +020020#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Russell Kingfbd3bdb2008-09-06 12:13:59 +010022#include <linux/bitops.h>
Paul Walmsley543d9372008-03-18 10:22:06 +020023
Tony Lindgrence491cf2009-10-20 09:40:47 -070024#include <plat/clock.h>
25#include <plat/clockdomain.h>
26#include <plat/cpu.h>
27#include <plat/prcm.h>
Paul Walmsley543d9372008-03-18 10:22:06 +020028
Paul Walmsley543d9372008-03-18 10:22:06 +020029#include "clock.h"
30#include "prm.h"
31#include "prm-regbits-24xx.h"
32#include "cm.h"
33#include "cm-regbits-24xx.h"
34#include "cm-regbits-34xx.h"
35
Paul Walmsley543d9372008-03-18 10:22:06 +020036u8 cpu_mask;
37
38/*-------------------------------------------------------------------------
Rajendra Nayak911bd732009-12-08 18:47:17 -070039 * OMAP2/3/4 specific clock functions
Paul Walmsley543d9372008-03-18 10:22:06 +020040 *-------------------------------------------------------------------------*/
41
Paul Walmsley4b1f76e2010-01-26 20:13:04 -070042/* Private functions */
43
44/**
45 * _omap2_module_wait_ready - wait for an OMAP module to leave IDLE
46 * @clk: struct clk * belonging to the module
47 *
48 * If the necessary clocks for the OMAP hardware IP block that
49 * corresponds to clock @clk are enabled, then wait for the module to
50 * indicate readiness (i.e., to leave IDLE). This code does not
51 * belong in the clock code and will be moved in the medium term to
52 * module-dependent code. No return value.
53 */
54static void _omap2_module_wait_ready(struct clk *clk)
55{
56 void __iomem *companion_reg, *idlest_reg;
Ranjith Lohithakshan419cc972010-02-24 12:05:54 -070057 u8 other_bit, idlest_bit, idlest_val;
Paul Walmsley4b1f76e2010-01-26 20:13:04 -070058
59 /* Not all modules have multiple clocks that their IDLEST depends on */
60 if (clk->ops->find_companion) {
61 clk->ops->find_companion(clk, &companion_reg, &other_bit);
62 if (!(__raw_readl(companion_reg) & (1 << other_bit)))
63 return;
64 }
65
Ranjith Lohithakshan419cc972010-02-24 12:05:54 -070066 clk->ops->find_idlest(clk, &idlest_reg, &idlest_bit, &idlest_val);
Paul Walmsley4b1f76e2010-01-26 20:13:04 -070067
Ranjith Lohithakshan419cc972010-02-24 12:05:54 -070068 omap2_cm_wait_idlest(idlest_reg, (1 << idlest_bit), idlest_val,
69 clk->name);
Paul Walmsley4b1f76e2010-01-26 20:13:04 -070070}
71
72/* Enables clock without considering parent dependencies or use count
73 * REVISIT: Maybe change this to use clk->enable like on omap1?
74 */
75static int _omap2_clk_enable(struct clk *clk)
76{
77 return clk->ops->enable(clk);
78}
79
80/* Disables clock without considering parent dependencies or use count */
81static void _omap2_clk_disable(struct clk *clk)
82{
83 clk->ops->disable(clk);
84}
85
86/* Public functions */
87
Paul Walmsley543d9372008-03-18 10:22:06 +020088/**
Paul Walmsley333943b2008-08-19 11:08:45 +030089 * omap2_init_clk_clkdm - look up a clockdomain name, store pointer in clk
90 * @clk: OMAP clock struct ptr to use
91 *
92 * Convert a clockdomain name stored in a struct clk 'clk' into a
93 * clockdomain pointer, and save it into the struct clk. Intended to be
94 * called during clk_register(). No return value.
95 */
96void omap2_init_clk_clkdm(struct clk *clk)
97{
98 struct clockdomain *clkdm;
99
100 if (!clk->clkdm_name)
101 return;
102
103 clkdm = clkdm_lookup(clk->clkdm_name);
104 if (clkdm) {
105 pr_debug("clock: associated clk %s to clkdm %s\n",
106 clk->name, clk->clkdm_name);
107 clk->clkdm = clkdm;
108 } else {
109 pr_debug("clock: could not associate clk %s to "
110 "clkdm %s\n", clk->name, clk->clkdm_name);
111 }
112}
113
114/**
Paul Walmsley72350b22009-07-24 19:44:03 -0600115 * omap2_clk_dflt_find_companion - find companion clock to @clk
116 * @clk: struct clk * to find the companion clock of
117 * @other_reg: void __iomem ** to return the companion clock CM_*CLKEN va in
118 * @other_bit: u8 ** to return the companion clock bit shift in
Paul Walmsley543d9372008-03-18 10:22:06 +0200119 *
Paul Walmsley72350b22009-07-24 19:44:03 -0600120 * Note: We don't need special code here for INVERT_ENABLE for the
121 * time being since INVERT_ENABLE only applies to clocks enabled by
Paul Walmsley543d9372008-03-18 10:22:06 +0200122 * CM_CLKEN_PLL
Paul Walmsley72350b22009-07-24 19:44:03 -0600123 *
124 * Convert CM_ICLKEN* <-> CM_FCLKEN*. This conversion assumes it's
125 * just a matter of XORing the bits.
126 *
127 * Some clocks don't have companion clocks. For example, modules with
128 * only an interface clock (such as MAILBOXES) don't have a companion
129 * clock. Right now, this code relies on the hardware exporting a bit
130 * in the correct companion register that indicates that the
131 * nonexistent 'companion clock' is active. Future patches will
132 * associate this type of code with per-module data structures to
133 * avoid this issue, and remove the casts. No return value.
Paul Walmsley543d9372008-03-18 10:22:06 +0200134 */
Paul Walmsley72350b22009-07-24 19:44:03 -0600135void omap2_clk_dflt_find_companion(struct clk *clk, void __iomem **other_reg,
136 u8 *other_bit)
Paul Walmsley543d9372008-03-18 10:22:06 +0200137{
Paul Walmsley72350b22009-07-24 19:44:03 -0600138 u32 r;
Paul Walmsley543d9372008-03-18 10:22:06 +0200139
Russell Kingc1168dc2008-11-04 21:24:00 +0000140 /*
141 * Convert CM_ICLKEN* <-> CM_FCLKEN*. This conversion assumes
142 * it's just a matter of XORing the bits.
143 */
Paul Walmsley72350b22009-07-24 19:44:03 -0600144 r = ((__force u32)clk->enable_reg ^ (CM_FCLKEN ^ CM_ICLKEN));
Paul Walmsley543d9372008-03-18 10:22:06 +0200145
Paul Walmsley72350b22009-07-24 19:44:03 -0600146 *other_reg = (__force void __iomem *)r;
147 *other_bit = clk->enable_bit;
Paul Walmsley543d9372008-03-18 10:22:06 +0200148}
149
Paul Walmsley72350b22009-07-24 19:44:03 -0600150/**
151 * omap2_clk_dflt_find_idlest - find CM_IDLEST reg va, bit shift for @clk
152 * @clk: struct clk * to find IDLEST info for
153 * @idlest_reg: void __iomem ** to return the CM_IDLEST va in
Ranjith Lohithakshan419cc972010-02-24 12:05:54 -0700154 * @idlest_bit: u8 * to return the CM_IDLEST bit shift in
155 * @idlest_val: u8 * to return the idle status indicator
Paul Walmsley72350b22009-07-24 19:44:03 -0600156 *
157 * Return the CM_IDLEST register address and bit shift corresponding
158 * to the module that "owns" this clock. This default code assumes
159 * that the CM_IDLEST bit shift is the CM_*CLKEN bit shift, and that
160 * the IDLEST register address ID corresponds to the CM_*CLKEN
161 * register address ID (e.g., that CM_FCLKEN2 corresponds to
162 * CM_IDLEST2). This is not true for all modules. No return value.
163 */
164void omap2_clk_dflt_find_idlest(struct clk *clk, void __iomem **idlest_reg,
Ranjith Lohithakshan419cc972010-02-24 12:05:54 -0700165 u8 *idlest_bit, u8 *idlest_val)
Paul Walmsley72350b22009-07-24 19:44:03 -0600166{
167 u32 r;
168
169 r = (((__force u32)clk->enable_reg & ~0xf0) | 0x20);
170 *idlest_reg = (__force void __iomem *)r;
171 *idlest_bit = clk->enable_bit;
Ranjith Lohithakshan419cc972010-02-24 12:05:54 -0700172
173 /*
174 * 24xx uses 0 to indicate not ready, and 1 to indicate ready.
175 * 34xx reverses this, just to keep us on our toes
176 * AM35xx uses both, depending on the module.
177 */
178 if (cpu_is_omap24xx())
179 *idlest_val = OMAP24XX_CM_IDLEST_VAL;
180 else if (cpu_is_omap34xx())
181 *idlest_val = OMAP34XX_CM_IDLEST_VAL;
182 else
183 BUG();
184
Paul Walmsley72350b22009-07-24 19:44:03 -0600185}
186
Paul Walmsley72350b22009-07-24 19:44:03 -0600187int omap2_dflt_clk_enable(struct clk *clk)
Paul Walmsley543d9372008-03-18 10:22:06 +0200188{
Paul Walmsleyee1eec32009-01-28 12:18:19 -0700189 u32 v;
Paul Walmsley543d9372008-03-18 10:22:06 +0200190
Russell Kingc0fc18c2008-09-05 15:10:27 +0100191 if (unlikely(clk->enable_reg == NULL)) {
Paul Walmsley72350b22009-07-24 19:44:03 -0600192 pr_err("clock.c: Enable for %s without enable code\n",
Paul Walmsley543d9372008-03-18 10:22:06 +0200193 clk->name);
194 return 0; /* REVISIT: -EINVAL */
195 }
196
Paul Walmsleyee1eec32009-01-28 12:18:19 -0700197 v = __raw_readl(clk->enable_reg);
Paul Walmsley543d9372008-03-18 10:22:06 +0200198 if (clk->flags & INVERT_ENABLE)
Paul Walmsleyee1eec32009-01-28 12:18:19 -0700199 v &= ~(1 << clk->enable_bit);
Paul Walmsley543d9372008-03-18 10:22:06 +0200200 else
Paul Walmsleyee1eec32009-01-28 12:18:19 -0700201 v |= (1 << clk->enable_bit);
202 __raw_writel(v, clk->enable_reg);
Paul Walmsleyf11fda62009-01-28 12:35:06 -0700203 v = __raw_readl(clk->enable_reg); /* OCP barrier */
Paul Walmsley543d9372008-03-18 10:22:06 +0200204
Paul Walmsley72350b22009-07-24 19:44:03 -0600205 if (clk->ops->find_idlest)
Paul Walmsley4b1f76e2010-01-26 20:13:04 -0700206 _omap2_module_wait_ready(clk);
Paul Walmsley72350b22009-07-24 19:44:03 -0600207
Paul Walmsley543d9372008-03-18 10:22:06 +0200208 return 0;
209}
210
Paul Walmsley72350b22009-07-24 19:44:03 -0600211void omap2_dflt_clk_disable(struct clk *clk)
Paul Walmsley543d9372008-03-18 10:22:06 +0200212{
Paul Walmsleyee1eec32009-01-28 12:18:19 -0700213 u32 v;
Paul Walmsley543d9372008-03-18 10:22:06 +0200214
Paul Walmsleyfecb4942009-01-27 19:12:50 -0700215 if (!clk->enable_reg) {
Paul Walmsley543d9372008-03-18 10:22:06 +0200216 /*
217 * 'Independent' here refers to a clock which is not
218 * controlled by its parent.
219 */
220 printk(KERN_ERR "clock: clk_disable called on independent "
221 "clock %s which has no enable_reg\n", clk->name);
222 return;
223 }
224
Paul Walmsleyee1eec32009-01-28 12:18:19 -0700225 v = __raw_readl(clk->enable_reg);
Paul Walmsley543d9372008-03-18 10:22:06 +0200226 if (clk->flags & INVERT_ENABLE)
Paul Walmsleyee1eec32009-01-28 12:18:19 -0700227 v |= (1 << clk->enable_bit);
Paul Walmsley543d9372008-03-18 10:22:06 +0200228 else
Paul Walmsleyee1eec32009-01-28 12:18:19 -0700229 v &= ~(1 << clk->enable_bit);
230 __raw_writel(v, clk->enable_reg);
Paul Walmsleyde07fed2009-01-28 12:35:01 -0700231 /* No OCP barrier needed here since it is a disable operation */
Paul Walmsley543d9372008-03-18 10:22:06 +0200232}
233
Russell Kingb36ee722008-11-04 17:59:52 +0000234const struct clkops clkops_omap2_dflt_wait = {
Paul Walmsley72350b22009-07-24 19:44:03 -0600235 .enable = omap2_dflt_clk_enable,
Russell Kingb36ee722008-11-04 17:59:52 +0000236 .disable = omap2_dflt_clk_disable,
Paul Walmsley72350b22009-07-24 19:44:03 -0600237 .find_companion = omap2_clk_dflt_find_companion,
238 .find_idlest = omap2_clk_dflt_find_idlest,
Russell Kingb36ee722008-11-04 17:59:52 +0000239};
240
Russell Kingbc51da42008-11-04 18:59:32 +0000241const struct clkops clkops_omap2_dflt = {
242 .enable = omap2_dflt_clk_enable,
243 .disable = omap2_dflt_clk_disable,
244};
245
Paul Walmsley543d9372008-03-18 10:22:06 +0200246void omap2_clk_disable(struct clk *clk)
247{
248 if (clk->usecount > 0 && !(--clk->usecount)) {
249 _omap2_clk_disable(clk);
Paul Walmsleyfecb4942009-01-27 19:12:50 -0700250 if (clk->parent)
Paul Walmsley543d9372008-03-18 10:22:06 +0200251 omap2_clk_disable(clk->parent);
Paul Walmsley333943b2008-08-19 11:08:45 +0300252 if (clk->clkdm)
253 omap2_clkdm_clk_disable(clk->clkdm, clk);
254
Paul Walmsley543d9372008-03-18 10:22:06 +0200255 }
256}
257
258int omap2_clk_enable(struct clk *clk)
259{
260 int ret = 0;
261
262 if (clk->usecount++ == 0) {
Paul Walmsley333943b2008-08-19 11:08:45 +0300263 if (clk->clkdm)
264 omap2_clkdm_clk_enable(clk->clkdm, clk);
265
Russell Kinga7f8c592009-01-31 11:00:17 +0000266 if (clk->parent) {
Paul Walmsley543d9372008-03-18 10:22:06 +0200267 ret = omap2_clk_enable(clk->parent);
Russell Kinga7f8c592009-01-31 11:00:17 +0000268 if (ret)
269 goto err;
Paul Walmsley543d9372008-03-18 10:22:06 +0200270 }
271
Paul Walmsley543d9372008-03-18 10:22:06 +0200272 ret = _omap2_clk_enable(clk);
Russell Kinga7f8c592009-01-31 11:00:17 +0000273 if (ret) {
Russell Kinga7f8c592009-01-31 11:00:17 +0000274 if (clk->parent)
Paul Walmsley333943b2008-08-19 11:08:45 +0300275 omap2_clk_disable(clk->parent);
Russell Kinga7f8c592009-01-31 11:00:17 +0000276
277 goto err;
Paul Walmsley543d9372008-03-18 10:22:06 +0200278 }
279 }
Russell Kinga7f8c592009-01-31 11:00:17 +0000280 return ret;
Paul Walmsley543d9372008-03-18 10:22:06 +0200281
Russell Kinga7f8c592009-01-31 11:00:17 +0000282err:
Russell King8263e5b2009-01-31 11:02:37 +0000283 if (clk->clkdm)
284 omap2_clkdm_clk_disable(clk->clkdm, clk);
Russell Kinga7f8c592009-01-31 11:00:17 +0000285 clk->usecount--;
Paul Walmsley543d9372008-03-18 10:22:06 +0200286 return ret;
287}
288
Paul Walmsley543d9372008-03-18 10:22:06 +0200289/* Set the clock rate for a clock source */
290int omap2_clk_set_rate(struct clk *clk, unsigned long rate)
291{
292 int ret = -EINVAL;
293
294 pr_debug("clock: set_rate for clock %s to rate %ld\n", clk->name, rate);
295
Paul Walmsley543d9372008-03-18 10:22:06 +0200296 /* dpll_ck, core_ck, virt_prcm_set; plus all clksel clocks */
Paul Walmsleyfecb4942009-01-27 19:12:50 -0700297 if (clk->set_rate)
Paul Walmsley543d9372008-03-18 10:22:06 +0200298 ret = clk->set_rate(clk, rate);
299
Paul Walmsley543d9372008-03-18 10:22:06 +0200300 return ret;
301}
302
Paul Walmsley543d9372008-03-18 10:22:06 +0200303int omap2_clk_set_parent(struct clk *clk, struct clk *new_parent)
304{
Paul Walmsley543d9372008-03-18 10:22:06 +0200305 if (!clk->clksel)
306 return -EINVAL;
307
Paul Walmsley1a337712010-02-22 22:09:16 -0700308 if (clk->parent == new_parent)
309 return 0;
310
Paul Walmsleydf791b32010-01-26 20:13:04 -0700311 return omap2_clksel_set_parent(clk, new_parent);
Paul Walmsley543d9372008-03-18 10:22:06 +0200312}
313
Paul Walmsley657ebfa2010-02-22 22:09:20 -0700314/* OMAP3/4 non-CORE DPLL clkops */
315
316#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
317
318const struct clkops clkops_omap3_noncore_dpll_ops = {
319 .enable = omap3_noncore_dpll_enable,
320 .disable = omap3_noncore_dpll_disable,
321};
322
323#endif
324
325
Paul Walmsley543d9372008-03-18 10:22:06 +0200326/*-------------------------------------------------------------------------
327 * Omap2 clock reset and init functions
328 *-------------------------------------------------------------------------*/
329
330#ifdef CONFIG_OMAP_RESET_CLOCKS
331void omap2_clk_disable_unused(struct clk *clk)
332{
333 u32 regval32, v;
334
335 v = (clk->flags & INVERT_ENABLE) ? (1 << clk->enable_bit) : 0;
336
337 regval32 = __raw_readl(clk->enable_reg);
338 if ((regval32 & (1 << clk->enable_bit)) == v)
339 return;
340
Artem Bityutskiy0db4e822009-05-12 17:34:40 -0600341 printk(KERN_DEBUG "Disabling unused clock \"%s\"\n", clk->name);
Tero Kristo8463e202009-01-28 12:27:45 -0700342 if (cpu_is_omap34xx()) {
343 omap2_clk_enable(clk);
344 omap2_clk_disable(clk);
345 } else
346 _omap2_clk_disable(clk);
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300347 if (clk->clkdm != NULL)
348 pwrdm_clkdm_state_switch(clk->clkdm);
Paul Walmsley543d9372008-03-18 10:22:06 +0200349}
350#endif
Paul Walmsley69ecefc2010-01-26 20:13:04 -0700351
352/* Common data */
353
354struct clk_functions omap2_clk_functions = {
355 .clk_enable = omap2_clk_enable,
356 .clk_disable = omap2_clk_disable,
357 .clk_round_rate = omap2_clk_round_rate,
358 .clk_set_rate = omap2_clk_set_rate,
359 .clk_set_parent = omap2_clk_set_parent,
360 .clk_disable_unused = omap2_clk_disable_unused,
361#ifdef CONFIG_CPU_FREQ
362 /* These will be removed when the OPP code is integrated */
363 .clk_init_cpufreq_table = omap2_clk_init_cpufreq_table,
364 .clk_exit_cpufreq_table = omap2_clk_exit_cpufreq_table,
365#endif
366};
367