blob: 15aed2916e0c9d7732ec2e4ada9c283b8622aae0 [file] [log] [blame]
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001/*
2 Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
3 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt2800usb
23 Abstract: rt2800usb device specific routines.
24 Supported chipsets: RT2800U.
25 */
26
27#include <linux/crc-ccitt.h>
28#include <linux/delay.h>
29#include <linux/etherdevice.h>
30#include <linux/init.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/usb.h>
34
35#include "rt2x00.h"
36#include "rt2x00usb.h"
37#include "rt2800usb.h"
38
39/*
40 * Allow hardware encryption to be disabled.
41 */
42static int modparam_nohwcrypt = 1;
43module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
44MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
45
46/*
47 * Register access.
48 * All access to the CSR registers will go through the methods
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +010049 * rt2800_register_read and rt2800_register_write.
Ivo van Doornd53d9e62009-04-26 15:47:48 +020050 * BBP and RF register require indirect register access,
51 * and use the CSR registers BBPCSR and RFCSR to achieve this.
52 * These indirect registers work with busy bits,
53 * and we will try maximal REGISTER_BUSY_COUNT times to access
54 * the register while taking a REGISTER_BUSY_DELAY us delay
55 * between each attampt. When the busy bit is still set at that time,
56 * the access attempt is considered to have failed,
57 * and we will print an error.
58 * The _lock versions must be used if you already hold the csr_mutex
59 */
60#define WAIT_FOR_BBP(__dev, __reg) \
Bartlomiej Zolnierkiewiczab209b92009-11-04 18:33:34 +010061 rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
Ivo van Doornd53d9e62009-04-26 15:47:48 +020062#define WAIT_FOR_RFCSR(__dev, __reg) \
Bartlomiej Zolnierkiewiczab209b92009-11-04 18:33:34 +010063 rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
Ivo van Doornd53d9e62009-04-26 15:47:48 +020064#define WAIT_FOR_RF(__dev, __reg) \
Bartlomiej Zolnierkiewiczab209b92009-11-04 18:33:34 +010065 rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
Ivo van Doornd53d9e62009-04-26 15:47:48 +020066#define WAIT_FOR_MCU(__dev, __reg) \
Bartlomiej Zolnierkiewiczab209b92009-11-04 18:33:34 +010067 rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
68 H2M_MAILBOX_CSR_OWNER, (__reg))
Ivo van Doornd53d9e62009-04-26 15:47:48 +020069
70static void rt2800usb_bbp_write(struct rt2x00_dev *rt2x00dev,
71 const unsigned int word, const u8 value)
72{
73 u32 reg;
74
75 mutex_lock(&rt2x00dev->csr_mutex);
76
77 /*
78 * Wait until the BBP becomes available, afterwards we
79 * can safely write the new data into the register.
80 */
81 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
82 reg = 0;
83 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
84 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
85 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
86 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
87
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +010088 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +020089 }
90
91 mutex_unlock(&rt2x00dev->csr_mutex);
92}
93
94static void rt2800usb_bbp_read(struct rt2x00_dev *rt2x00dev,
95 const unsigned int word, u8 *value)
96{
97 u32 reg;
98
99 mutex_lock(&rt2x00dev->csr_mutex);
100
101 /*
102 * Wait until the BBP becomes available, afterwards we
103 * can safely write the read request into the register.
104 * After the data has been written, we wait until hardware
105 * returns the correct value, if at any time the register
106 * doesn't become available in time, reg will be 0xffffffff
107 * which means we return 0xff to the caller.
108 */
109 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
110 reg = 0;
111 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
112 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
113 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
114
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100115 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200116
117 WAIT_FOR_BBP(rt2x00dev, &reg);
118 }
119
120 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
121
122 mutex_unlock(&rt2x00dev->csr_mutex);
123}
124
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100125static inline void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
126 const unsigned int word, const u8 value)
127{
128 rt2800usb_bbp_write(rt2x00dev, word, value);
129}
130
131static inline void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
132 const unsigned int word, u8 *value)
133{
134 rt2800usb_bbp_read(rt2x00dev, word, value);
135}
136
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200137static void rt2800usb_rfcsr_write(struct rt2x00_dev *rt2x00dev,
138 const unsigned int word, const u8 value)
139{
140 u32 reg;
141
142 mutex_lock(&rt2x00dev->csr_mutex);
143
144 /*
145 * Wait until the RFCSR becomes available, afterwards we
146 * can safely write the new data into the register.
147 */
148 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
149 reg = 0;
150 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
151 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
152 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
153 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
154
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100155 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200156 }
157
158 mutex_unlock(&rt2x00dev->csr_mutex);
159}
160
161static void rt2800usb_rfcsr_read(struct rt2x00_dev *rt2x00dev,
162 const unsigned int word, u8 *value)
163{
164 u32 reg;
165
166 mutex_lock(&rt2x00dev->csr_mutex);
167
168 /*
169 * Wait until the RFCSR becomes available, afterwards we
170 * can safely write the read request into the register.
171 * After the data has been written, we wait until hardware
172 * returns the correct value, if at any time the register
173 * doesn't become available in time, reg will be 0xffffffff
174 * which means we return 0xff to the caller.
175 */
176 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
177 reg = 0;
178 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
179 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
180 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
181
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100182 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200183
184 WAIT_FOR_RFCSR(rt2x00dev, &reg);
185 }
186
187 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
188
189 mutex_unlock(&rt2x00dev->csr_mutex);
190}
191
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100192static inline void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
193 const unsigned int word, const u8 value)
194{
195 rt2800usb_rfcsr_write(rt2x00dev, word, value);
196}
197
198static inline void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
199 const unsigned int word, u8 *value)
200{
201 rt2800usb_rfcsr_read(rt2x00dev, word, value);
202}
203
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200204static void rt2800usb_rf_write(struct rt2x00_dev *rt2x00dev,
205 const unsigned int word, const u32 value)
206{
207 u32 reg;
208
209 mutex_lock(&rt2x00dev->csr_mutex);
210
211 /*
212 * Wait until the RF becomes available, afterwards we
213 * can safely write the new data into the register.
214 */
215 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
216 reg = 0;
217 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
218 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
219 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
220 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
221
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100222 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200223 rt2x00_rf_write(rt2x00dev, word, value);
224 }
225
226 mutex_unlock(&rt2x00dev->csr_mutex);
227}
228
Bartlomiej Zolnierkiewicz5c70e5b2009-11-04 18:34:18 +0100229static inline void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
230 const unsigned int word, const u32 value)
231{
232 rt2800usb_rf_write(rt2x00dev, word, value);
233}
234
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200235static void rt2800usb_mcu_request(struct rt2x00_dev *rt2x00dev,
236 const u8 command, const u8 token,
237 const u8 arg0, const u8 arg1)
238{
239 u32 reg;
240
241 mutex_lock(&rt2x00dev->csr_mutex);
242
243 /*
244 * Wait until the MCU becomes available, afterwards we
245 * can safely write the new data into the register.
246 */
247 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
248 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
249 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
250 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
251 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100252 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200253
254 reg = 0;
255 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100256 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200257 }
258
259 mutex_unlock(&rt2x00dev->csr_mutex);
260}
261
262#ifdef CONFIG_RT2X00_LIB_DEBUGFS
263static const struct rt2x00debug rt2800usb_rt2x00debug = {
264 .owner = THIS_MODULE,
265 .csr = {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100266 .read = rt2800_register_read,
267 .write = rt2800_register_write,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200268 .flags = RT2X00DEBUGFS_OFFSET,
269 .word_base = CSR_REG_BASE,
270 .word_size = sizeof(u32),
271 .word_count = CSR_REG_SIZE / sizeof(u32),
272 },
273 .eeprom = {
274 .read = rt2x00_eeprom_read,
275 .write = rt2x00_eeprom_write,
276 .word_base = EEPROM_BASE,
277 .word_size = sizeof(u16),
278 .word_count = EEPROM_SIZE / sizeof(u16),
279 },
280 .bbp = {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100281 .read = rt2800_bbp_read,
282 .write = rt2800_bbp_write,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200283 .word_base = BBP_BASE,
284 .word_size = sizeof(u8),
285 .word_count = BBP_SIZE / sizeof(u8),
286 },
287 .rf = {
288 .read = rt2x00_rf_read,
Bartlomiej Zolnierkiewicz5c70e5b2009-11-04 18:34:18 +0100289 .write = rt2800_rf_write,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200290 .word_base = RF_BASE,
291 .word_size = sizeof(u32),
292 .word_count = RF_SIZE / sizeof(u32),
293 },
294};
295#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
296
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200297static int rt2800usb_rfkill_poll(struct rt2x00_dev *rt2x00dev)
298{
299 u32 reg;
300
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100301 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200302 return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
303}
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200304
305#ifdef CONFIG_RT2X00_LIB_LEDS
306static void rt2800usb_brightness_set(struct led_classdev *led_cdev,
307 enum led_brightness brightness)
308{
309 struct rt2x00_led *led =
310 container_of(led_cdev, struct rt2x00_led, led_dev);
311 unsigned int enabled = brightness != LED_OFF;
312 unsigned int bg_mode =
313 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
314 unsigned int polarity =
315 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
316 EEPROM_FREQ_LED_POLARITY);
317 unsigned int ledmode =
318 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
319 EEPROM_FREQ_LED_MODE);
320
321 if (led->type == LED_TYPE_RADIO) {
322 rt2800usb_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
323 enabled ? 0x20 : 0);
324 } else if (led->type == LED_TYPE_ASSOC) {
325 rt2800usb_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
326 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
327 } else if (led->type == LED_TYPE_QUALITY) {
328 /*
329 * The brightness is divided into 6 levels (0 - 5),
330 * The specs tell us the following levels:
331 * 0, 1 ,3, 7, 15, 31
332 * to determine the level in a simple way we can simply
333 * work with bitshifting:
334 * (1 << level) - 1
335 */
336 rt2800usb_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
337 (1 << brightness / (LED_FULL / 6)) - 1,
338 polarity);
339 }
340}
341
342static int rt2800usb_blink_set(struct led_classdev *led_cdev,
343 unsigned long *delay_on,
344 unsigned long *delay_off)
345{
346 struct rt2x00_led *led =
347 container_of(led_cdev, struct rt2x00_led, led_dev);
348 u32 reg;
349
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100350 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200351 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
352 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
353 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
354 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
355 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 12);
356 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
357 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100358 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200359
360 return 0;
361}
362
363static void rt2800usb_init_led(struct rt2x00_dev *rt2x00dev,
364 struct rt2x00_led *led,
365 enum led_type type)
366{
367 led->rt2x00dev = rt2x00dev;
368 led->type = type;
369 led->led_dev.brightness_set = rt2800usb_brightness_set;
370 led->led_dev.blink_set = rt2800usb_blink_set;
371 led->flags = LED_INITIALIZED;
372}
373#endif /* CONFIG_RT2X00_LIB_LEDS */
374
375/*
376 * Configuration handlers.
377 */
378static void rt2800usb_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
379 struct rt2x00lib_crypto *crypto,
380 struct ieee80211_key_conf *key)
381{
382 struct mac_wcid_entry wcid_entry;
383 struct mac_iveiv_entry iveiv_entry;
384 u32 offset;
385 u32 reg;
386
387 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
388
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100389 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200390 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
391 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
392 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
393 (crypto->cmd == SET_KEY) * crypto->cipher);
394 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
395 (crypto->cmd == SET_KEY) * crypto->bssidx);
396 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100397 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200398
399 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
400
401 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
402 if ((crypto->cipher == CIPHER_TKIP) ||
403 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
404 (crypto->cipher == CIPHER_AES))
405 iveiv_entry.iv[3] |= 0x20;
406 iveiv_entry.iv[3] |= key->keyidx << 6;
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +0100407 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200408 &iveiv_entry, sizeof(iveiv_entry));
409
410 offset = MAC_WCID_ENTRY(key->hw_key_idx);
411
412 memset(&wcid_entry, 0, sizeof(wcid_entry));
413 if (crypto->cmd == SET_KEY)
414 memcpy(&wcid_entry, crypto->address, ETH_ALEN);
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +0100415 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200416 &wcid_entry, sizeof(wcid_entry));
417}
418
419static int rt2800usb_config_shared_key(struct rt2x00_dev *rt2x00dev,
420 struct rt2x00lib_crypto *crypto,
421 struct ieee80211_key_conf *key)
422{
423 struct hw_key_entry key_entry;
424 struct rt2x00_field32 field;
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200425 u32 offset;
426 u32 reg;
427
428 if (crypto->cmd == SET_KEY) {
429 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
430
431 memcpy(key_entry.key, crypto->key,
432 sizeof(key_entry.key));
433 memcpy(key_entry.tx_mic, crypto->tx_mic,
434 sizeof(key_entry.tx_mic));
435 memcpy(key_entry.rx_mic, crypto->rx_mic,
436 sizeof(key_entry.rx_mic));
437
438 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +0100439 rt2800_register_multiwrite(rt2x00dev, offset,
Bartlomiej Zolnierkiewicz3306ef62009-11-04 18:32:58 +0100440 &key_entry, sizeof(key_entry));
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200441 }
442
443 /*
444 * The cipher types are stored over multiple registers
445 * starting with SHARED_KEY_MODE_BASE each word will have
446 * 32 bits and contains the cipher types for 2 bssidx each.
447 * Using the correct defines correctly will cause overhead,
448 * so just calculate the correct offset.
449 */
450 field.bit_offset = 4 * (key->hw_key_idx % 8);
451 field.bit_mask = 0x7 << field.bit_offset;
452
453 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
454
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100455 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200456 rt2x00_set_field32(&reg, field,
457 (crypto->cmd == SET_KEY) * crypto->cipher);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100458 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200459
460 /*
461 * Update WCID information
462 */
463 rt2800usb_config_wcid_attr(rt2x00dev, crypto, key);
464
465 return 0;
466}
467
468static int rt2800usb_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
469 struct rt2x00lib_crypto *crypto,
470 struct ieee80211_key_conf *key)
471{
472 struct hw_key_entry key_entry;
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200473 u32 offset;
474
475 if (crypto->cmd == SET_KEY) {
476 /*
477 * 1 pairwise key is possible per AID, this means that the AID
478 * equals our hw_key_idx. Make sure the WCID starts _after_ the
479 * last possible shared key entry.
480 */
481 if (crypto->aid > (256 - 32))
482 return -ENOSPC;
483
484 key->hw_key_idx = 32 + crypto->aid;
485
486 memcpy(key_entry.key, crypto->key,
487 sizeof(key_entry.key));
488 memcpy(key_entry.tx_mic, crypto->tx_mic,
489 sizeof(key_entry.tx_mic));
490 memcpy(key_entry.rx_mic, crypto->rx_mic,
491 sizeof(key_entry.rx_mic));
492
493 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +0100494 rt2800_register_multiwrite(rt2x00dev, offset,
Bartlomiej Zolnierkiewicz3306ef62009-11-04 18:32:58 +0100495 &key_entry, sizeof(key_entry));
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200496 }
497
498 /*
499 * Update WCID information
500 */
501 rt2800usb_config_wcid_attr(rt2x00dev, crypto, key);
502
503 return 0;
504}
505
506static void rt2800usb_config_filter(struct rt2x00_dev *rt2x00dev,
507 const unsigned int filter_flags)
508{
509 u32 reg;
510
511 /*
512 * Start configuration steps.
513 * Note that the version error will always be dropped
514 * and broadcast frames will always be accepted since
515 * there is no filter for it at this time.
516 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100517 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200518 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
519 !(filter_flags & FIF_FCSFAIL));
520 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
521 !(filter_flags & FIF_PLCPFAIL));
522 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
523 !(filter_flags & FIF_PROMISC_IN_BSS));
524 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
525 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
526 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
527 !(filter_flags & FIF_ALLMULTI));
528 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
529 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
530 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
531 !(filter_flags & FIF_CONTROL));
532 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
533 !(filter_flags & FIF_CONTROL));
534 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
535 !(filter_flags & FIF_CONTROL));
536 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
537 !(filter_flags & FIF_CONTROL));
538 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
539 !(filter_flags & FIF_CONTROL));
540 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
Igor Perminov1afcfd542009-08-08 23:55:55 +0200541 !(filter_flags & FIF_PSPOLL));
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200542 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
543 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
544 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
545 !(filter_flags & FIF_CONTROL));
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100546 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200547}
548
549static void rt2800usb_config_intf(struct rt2x00_dev *rt2x00dev,
550 struct rt2x00_intf *intf,
551 struct rt2x00intf_conf *conf,
552 const unsigned int flags)
553{
554 unsigned int beacon_base;
555 u32 reg;
556
557 if (flags & CONFIG_UPDATE_TYPE) {
558 /*
559 * Clear current synchronisation setup.
560 * For the Beacon base registers we only need to clear
561 * the first byte since that byte contains the VALID and OWNER
562 * bits which (when set to 0) will invalidate the entire beacon.
563 */
564 beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100565 rt2800_register_write(rt2x00dev, beacon_base, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200566
567 /*
568 * Enable synchronisation.
569 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100570 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200571 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
572 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
573 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100574 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200575 }
576
577 if (flags & CONFIG_UPDATE_MAC) {
578 reg = le32_to_cpu(conf->mac[1]);
579 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
580 conf->mac[1] = cpu_to_le32(reg);
581
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +0100582 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200583 conf->mac, sizeof(conf->mac));
584 }
585
586 if (flags & CONFIG_UPDATE_BSSID) {
587 reg = le32_to_cpu(conf->bssid[1]);
588 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 0);
589 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
590 conf->bssid[1] = cpu_to_le32(reg);
591
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +0100592 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200593 conf->bssid, sizeof(conf->bssid));
594 }
595}
596
597static void rt2800usb_config_erp(struct rt2x00_dev *rt2x00dev,
598 struct rt2x00lib_erp *erp)
599{
600 u32 reg;
601
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100602 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
Ivo van Doorn47896662009-09-06 15:14:23 +0200603 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 0x20);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100604 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200605
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100606 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200607 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
608 !!erp->short_preamble);
609 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
610 !!erp->short_preamble);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100611 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200612
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100613 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200614 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
615 erp->cts_protection ? 2 : 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100616 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200617
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100618 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200619 erp->basic_rates);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100620 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200621
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100622 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200623 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
624 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100625 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200626
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100627 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200628 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, erp->sifs);
629 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, erp->sifs);
630 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
631 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
632 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100633 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
Ivo van Doorn8a566af2009-05-21 19:16:46 +0200634
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100635 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorn8a566af2009-05-21 19:16:46 +0200636 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
637 erp->beacon_int * 16);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100638 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200639}
640
641static void rt2800usb_config_ant(struct rt2x00_dev *rt2x00dev,
642 struct antenna_setup *ant)
643{
644 u8 r1;
645 u8 r3;
646
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100647 rt2800_bbp_read(rt2x00dev, 1, &r1);
648 rt2800_bbp_read(rt2x00dev, 3, &r3);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200649
650 /*
651 * Configure the TX antenna.
652 */
653 switch ((int)ant->tx) {
654 case 1:
655 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
656 break;
657 case 2:
658 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
659 break;
660 case 3:
661 /* Do nothing */
662 break;
663 }
664
665 /*
666 * Configure the RX antenna.
667 */
668 switch ((int)ant->rx) {
669 case 1:
670 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
671 break;
672 case 2:
673 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
674 break;
675 case 3:
676 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
677 break;
678 }
679
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100680 rt2800_bbp_write(rt2x00dev, 3, r3);
681 rt2800_bbp_write(rt2x00dev, 1, r1);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200682}
683
684static void rt2800usb_config_lna_gain(struct rt2x00_dev *rt2x00dev,
685 struct rt2x00lib_conf *libconf)
686{
687 u16 eeprom;
688 short lna_gain;
689
690 if (libconf->rf.channel <= 14) {
691 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
692 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
693 } else if (libconf->rf.channel <= 64) {
694 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
695 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
696 } else if (libconf->rf.channel <= 128) {
697 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
698 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
699 } else {
700 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
701 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
702 }
703
704 rt2x00dev->lna_gain = lna_gain;
705}
706
707static void rt2800usb_config_channel_rt2x(struct rt2x00_dev *rt2x00dev,
708 struct ieee80211_conf *conf,
709 struct rf_channel *rf,
710 struct channel_info *info)
711{
712 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
713
714 if (rt2x00dev->default_ant.tx == 1)
715 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
716
717 if (rt2x00dev->default_ant.rx == 1) {
718 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
719 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
720 } else if (rt2x00dev->default_ant.rx == 2)
721 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
722
723 if (rf->channel > 14) {
724 /*
725 * When TX power is below 0, we should increase it by 7 to
726 * make it a positive value (Minumum value is -7).
727 * However this means that values between 0 and 7 have
728 * double meaning, and we should set a 7DBm boost flag.
729 */
730 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
731 (info->tx_power1 >= 0));
732
733 if (info->tx_power1 < 0)
734 info->tx_power1 += 7;
735
736 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
737 TXPOWER_A_TO_DEV(info->tx_power1));
738
739 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
740 (info->tx_power2 >= 0));
741
742 if (info->tx_power2 < 0)
743 info->tx_power2 += 7;
744
745 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
746 TXPOWER_A_TO_DEV(info->tx_power2));
747 } else {
748 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
749 TXPOWER_G_TO_DEV(info->tx_power1));
750 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
751 TXPOWER_G_TO_DEV(info->tx_power2));
752 }
753
754 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
755
Bartlomiej Zolnierkiewicz5c70e5b2009-11-04 18:34:18 +0100756 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
757 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
758 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
759 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200760
761 udelay(200);
762
Bartlomiej Zolnierkiewicz5c70e5b2009-11-04 18:34:18 +0100763 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
764 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
765 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
766 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200767
768 udelay(200);
769
Bartlomiej Zolnierkiewicz5c70e5b2009-11-04 18:34:18 +0100770 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
771 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
772 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
773 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200774}
775
776static void rt2800usb_config_channel_rt3x(struct rt2x00_dev *rt2x00dev,
777 struct ieee80211_conf *conf,
778 struct rf_channel *rf,
779 struct channel_info *info)
780{
781 u8 rfcsr;
782
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100783 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
784 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf3);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200785
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100786 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200787 rt2x00_set_field8(&rfcsr, RFCSR6_R, rf->rf2);
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100788 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200789
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100790 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200791 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
792 TXPOWER_G_TO_DEV(info->tx_power1));
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100793 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200794
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100795 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200796 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100797 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200798
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100799 rt2800_rfcsr_write(rt2x00dev, 24,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200800 rt2x00dev->calibration[conf_is_ht40(conf)]);
801
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100802 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200803 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100804 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200805}
806
807static void rt2800usb_config_channel(struct rt2x00_dev *rt2x00dev,
808 struct ieee80211_conf *conf,
809 struct rf_channel *rf,
810 struct channel_info *info)
811{
812 u32 reg;
813 unsigned int tx_pin;
814 u8 bbp;
815
816 if (rt2x00_rev(&rt2x00dev->chip) != RT3070_VERSION)
817 rt2800usb_config_channel_rt2x(rt2x00dev, conf, rf, info);
818 else
819 rt2800usb_config_channel_rt3x(rt2x00dev, conf, rf, info);
820
821 /*
822 * Change BBP settings
823 */
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100824 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
825 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
826 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
827 rt2800_bbp_write(rt2x00dev, 86, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200828
829 if (rf->channel <= 14) {
830 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100831 rt2800_bbp_write(rt2x00dev, 82, 0x62);
832 rt2800_bbp_write(rt2x00dev, 75, 0x46);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200833 } else {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100834 rt2800_bbp_write(rt2x00dev, 82, 0x84);
835 rt2800_bbp_write(rt2x00dev, 75, 0x50);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200836 }
837 } else {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100838 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200839
840 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100841 rt2800_bbp_write(rt2x00dev, 75, 0x46);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200842 else
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100843 rt2800_bbp_write(rt2x00dev, 75, 0x50);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200844 }
845
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100846 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200847 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_PLUS, conf_is_ht40_plus(conf));
848 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
849 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100850 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200851
852 tx_pin = 0;
853
854 /* Turn on unused PA or LNA when not using 1T or 1R */
855 if (rt2x00dev->default_ant.tx != 1) {
856 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
857 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
858 }
859
860 /* Turn on unused PA or LNA when not using 1T or 1R */
861 if (rt2x00dev->default_ant.rx != 1) {
862 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
863 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
864 }
865
866 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
867 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
868 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
869 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
870 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
871 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
872
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100873 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200874
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100875 rt2800_bbp_read(rt2x00dev, 4, &bbp);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200876 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100877 rt2800_bbp_write(rt2x00dev, 4, bbp);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200878
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100879 rt2800_bbp_read(rt2x00dev, 3, &bbp);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200880 rt2x00_set_field8(&bbp, BBP3_HT40_PLUS, conf_is_ht40_plus(conf));
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100881 rt2800_bbp_write(rt2x00dev, 3, bbp);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200882
883 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION) {
884 if (conf_is_ht40(conf)) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100885 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
886 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
887 rt2800_bbp_write(rt2x00dev, 73, 0x16);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200888 } else {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100889 rt2800_bbp_write(rt2x00dev, 69, 0x16);
890 rt2800_bbp_write(rt2x00dev, 70, 0x08);
891 rt2800_bbp_write(rt2x00dev, 73, 0x11);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200892 }
893 }
894
895 msleep(1);
896}
897
898static void rt2800usb_config_txpower(struct rt2x00_dev *rt2x00dev,
899 const int txpower)
900{
901 u32 reg;
902 u32 value = TXPOWER_G_TO_DEV(txpower);
903 u8 r1;
904
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100905 rt2800_bbp_read(rt2x00dev, 1, &r1);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200906 rt2x00_set_field8(&reg, BBP1_TX_POWER, 0);
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100907 rt2800_bbp_write(rt2x00dev, 1, r1);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200908
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100909 rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200910 rt2x00_set_field32(&reg, TX_PWR_CFG_0_1MBS, value);
911 rt2x00_set_field32(&reg, TX_PWR_CFG_0_2MBS, value);
912 rt2x00_set_field32(&reg, TX_PWR_CFG_0_55MBS, value);
913 rt2x00_set_field32(&reg, TX_PWR_CFG_0_11MBS, value);
914 rt2x00_set_field32(&reg, TX_PWR_CFG_0_6MBS, value);
915 rt2x00_set_field32(&reg, TX_PWR_CFG_0_9MBS, value);
916 rt2x00_set_field32(&reg, TX_PWR_CFG_0_12MBS, value);
917 rt2x00_set_field32(&reg, TX_PWR_CFG_0_18MBS, value);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100918 rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200919
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100920 rt2800_register_read(rt2x00dev, TX_PWR_CFG_1, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200921 rt2x00_set_field32(&reg, TX_PWR_CFG_1_24MBS, value);
922 rt2x00_set_field32(&reg, TX_PWR_CFG_1_36MBS, value);
923 rt2x00_set_field32(&reg, TX_PWR_CFG_1_48MBS, value);
924 rt2x00_set_field32(&reg, TX_PWR_CFG_1_54MBS, value);
925 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS0, value);
926 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS1, value);
927 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS2, value);
928 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS3, value);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100929 rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200930
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100931 rt2800_register_read(rt2x00dev, TX_PWR_CFG_2, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200932 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS4, value);
933 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS5, value);
934 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS6, value);
935 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS7, value);
936 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS8, value);
937 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS9, value);
938 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS10, value);
939 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS11, value);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100940 rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200941
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100942 rt2800_register_read(rt2x00dev, TX_PWR_CFG_3, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200943 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS12, value);
944 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS13, value);
945 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS14, value);
946 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS15, value);
947 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN1, value);
948 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN2, value);
949 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN3, value);
950 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN4, value);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100951 rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200952
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100953 rt2800_register_read(rt2x00dev, TX_PWR_CFG_4, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200954 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN5, value);
955 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN6, value);
956 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN7, value);
957 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN8, value);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100958 rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200959}
960
961static void rt2800usb_config_retry_limit(struct rt2x00_dev *rt2x00dev,
962 struct rt2x00lib_conf *libconf)
963{
964 u32 reg;
965
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100966 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200967 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
968 libconf->conf->short_frame_max_tx_count);
969 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
970 libconf->conf->long_frame_max_tx_count);
971 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
972 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
973 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
974 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100975 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200976}
977
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200978static void rt2800usb_config_ps(struct rt2x00_dev *rt2x00dev,
979 struct rt2x00lib_conf *libconf)
980{
981 enum dev_state state =
982 (libconf->conf->flags & IEEE80211_CONF_PS) ?
983 STATE_SLEEP : STATE_AWAKE;
984 u32 reg;
985
986 if (state == STATE_SLEEP) {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100987 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200988
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100989 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200990 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
991 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
992 libconf->conf->listen_interval - 1);
993 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100994 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200995
Ivo van Doorn15e46922009-04-28 20:14:58 +0200996 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200997 } else {
Ivo van Doorn15e46922009-04-28 20:14:58 +0200998 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200999
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001000 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001001 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
1002 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
1003 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001004 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001005 }
1006}
1007
1008static void rt2800usb_config(struct rt2x00_dev *rt2x00dev,
1009 struct rt2x00lib_conf *libconf,
1010 const unsigned int flags)
1011{
1012 /* Always recalculate LNA gain before changing configuration */
1013 rt2800usb_config_lna_gain(rt2x00dev, libconf);
1014
1015 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
1016 rt2800usb_config_channel(rt2x00dev, libconf->conf,
1017 &libconf->rf, &libconf->channel);
1018 if (flags & IEEE80211_CONF_CHANGE_POWER)
1019 rt2800usb_config_txpower(rt2x00dev, libconf->conf->power_level);
1020 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
1021 rt2800usb_config_retry_limit(rt2x00dev, libconf);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001022 if (flags & IEEE80211_CONF_CHANGE_PS)
1023 rt2800usb_config_ps(rt2x00dev, libconf);
1024}
1025
1026/*
1027 * Link tuning
1028 */
1029static void rt2800usb_link_stats(struct rt2x00_dev *rt2x00dev,
1030 struct link_qual *qual)
1031{
1032 u32 reg;
1033
1034 /*
1035 * Update FCS error count from register.
1036 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001037 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001038 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
1039}
1040
1041static u8 rt2800usb_get_default_vgc(struct rt2x00_dev *rt2x00dev)
1042{
1043 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
1044 if (rt2x00_rev(&rt2x00dev->chip) == RT3070_VERSION)
1045 return 0x1c + (2 * rt2x00dev->lna_gain);
1046 else
1047 return 0x2e + rt2x00dev->lna_gain;
1048 }
1049
1050 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
1051 return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
1052 else
1053 return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
1054}
1055
1056static inline void rt2800usb_set_vgc(struct rt2x00_dev *rt2x00dev,
1057 struct link_qual *qual, u8 vgc_level)
1058{
1059 if (qual->vgc_level != vgc_level) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001060 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001061 qual->vgc_level = vgc_level;
1062 qual->vgc_level_reg = vgc_level;
1063 }
1064}
1065
1066static void rt2800usb_reset_tuner(struct rt2x00_dev *rt2x00dev,
1067 struct link_qual *qual)
1068{
1069 rt2800usb_set_vgc(rt2x00dev, qual,
1070 rt2800usb_get_default_vgc(rt2x00dev));
1071}
1072
1073static void rt2800usb_link_tuner(struct rt2x00_dev *rt2x00dev,
1074 struct link_qual *qual, const u32 count)
1075{
1076 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION)
1077 return;
1078
1079 /*
1080 * When RSSI is better then -80 increase VGC level with 0x10
1081 */
1082 rt2800usb_set_vgc(rt2x00dev, qual,
1083 rt2800usb_get_default_vgc(rt2x00dev) +
1084 ((qual->rssi > -80) * 0x10));
1085}
1086
1087/*
1088 * Firmware functions
1089 */
1090static char *rt2800usb_get_firmware_name(struct rt2x00_dev *rt2x00dev)
1091{
1092 return FIRMWARE_RT2870;
1093}
1094
1095static bool rt2800usb_check_crc(const u8 *data, const size_t len)
1096{
1097 u16 fw_crc;
1098 u16 crc;
1099
1100 /*
1101 * The last 2 bytes in the firmware array are the crc checksum itself,
1102 * this means that we should never pass those 2 bytes to the crc
1103 * algorithm.
1104 */
1105 fw_crc = (data[len - 2] << 8 | data[len - 1]);
1106
1107 /*
1108 * Use the crc ccitt algorithm.
1109 * This will return the same value as the legacy driver which
1110 * used bit ordering reversion on the both the firmware bytes
1111 * before input input as well as on the final output.
1112 * Obviously using crc ccitt directly is much more efficient.
1113 */
1114 crc = crc_ccitt(~0, data, len - 2);
1115
1116 /*
1117 * There is a small difference between the crc-itu-t + bitrev and
1118 * the crc-ccitt crc calculation. In the latter method the 2 bytes
1119 * will be swapped, use swab16 to convert the crc to the correct
1120 * value.
1121 */
1122 crc = swab16(crc);
1123
1124 return fw_crc == crc;
1125}
1126
1127static int rt2800usb_check_firmware(struct rt2x00_dev *rt2x00dev,
1128 const u8 *data, const size_t len)
1129{
1130 u16 chipset = (rt2x00_rev(&rt2x00dev->chip) >> 16) & 0xffff;
1131 size_t offset = 0;
1132
1133 /*
1134 * Firmware files:
1135 * There are 2 variations of the rt2870 firmware.
1136 * a) size: 4kb
1137 * b) size: 8kb
1138 * Note that (b) contains 2 seperate firmware blobs of 4k
1139 * within the file. The first blob is the same firmware as (a),
1140 * but the second blob is for the additional chipsets.
1141 */
1142 if (len != 4096 && len != 8192)
1143 return FW_BAD_LENGTH;
1144
1145 /*
1146 * Check if we need the upper 4kb firmware data or not.
1147 */
1148 if ((len == 4096) &&
1149 (chipset != 0x2860) &&
1150 (chipset != 0x2872) &&
1151 (chipset != 0x3070))
1152 return FW_BAD_VERSION;
1153
1154 /*
1155 * 8kb firmware files must be checked as if it were
1156 * 2 seperate firmware files.
1157 */
1158 while (offset < len) {
1159 if (!rt2800usb_check_crc(data + offset, 4096))
1160 return FW_BAD_CRC;
1161
1162 offset += 4096;
1163 }
1164
1165 return FW_OK;
1166}
1167
1168static int rt2800usb_load_firmware(struct rt2x00_dev *rt2x00dev,
1169 const u8 *data, const size_t len)
1170{
1171 unsigned int i;
1172 int status;
1173 u32 reg;
1174 u32 offset;
1175 u32 length;
1176 u16 chipset = (rt2x00_rev(&rt2x00dev->chip) >> 16) & 0xffff;
1177
1178 /*
1179 * Check which section of the firmware we need.
1180 */
Ivo van Doorn15e46922009-04-28 20:14:58 +02001181 if ((chipset == 0x2860) ||
1182 (chipset == 0x2872) ||
1183 (chipset == 0x3070)) {
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001184 offset = 0;
1185 length = 4096;
1186 } else {
1187 offset = 4096;
1188 length = 4096;
1189 }
1190
1191 /*
1192 * Wait for stable hardware.
1193 */
1194 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001195 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001196 if (reg && reg != ~0)
1197 break;
1198 msleep(1);
1199 }
1200
1201 if (i == REGISTER_BUSY_COUNT) {
1202 ERROR(rt2x00dev, "Unstable hardware.\n");
1203 return -EBUSY;
1204 }
1205
1206 /*
1207 * Write firmware to device.
1208 */
1209 rt2x00usb_vendor_request_large_buff(rt2x00dev, USB_MULTI_WRITE,
1210 USB_VENDOR_REQUEST_OUT,
1211 FIRMWARE_IMAGE_BASE,
1212 data + offset, length,
1213 REGISTER_TIMEOUT32(length));
1214
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001215 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CID, ~0);
1216 rt2800_register_write(rt2x00dev, H2M_MAILBOX_STATUS, ~0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001217
1218 /*
1219 * Send firmware request to device to load firmware,
1220 * we need to specify a long timeout time.
1221 */
1222 status = rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE,
1223 0, USB_MODE_FIRMWARE,
1224 REGISTER_TIMEOUT_FIRMWARE);
1225 if (status < 0) {
1226 ERROR(rt2x00dev, "Failed to write Firmware to device.\n");
1227 return status;
1228 }
1229
Ivo van Doorn15e46922009-04-28 20:14:58 +02001230 msleep(10);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001231 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Ivo van Doorn15e46922009-04-28 20:14:58 +02001232
1233 /*
1234 * Send signal to firmware during boot time.
1235 */
1236 rt2800usb_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0xff, 0, 0);
1237
1238 if ((chipset == 0x3070) ||
1239 (chipset == 0x3071) ||
1240 (chipset == 0x3572)) {
1241 udelay(200);
1242 rt2800usb_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
1243 udelay(10);
1244 }
1245
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001246 /*
1247 * Wait for device to stabilize.
1248 */
1249 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001250 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001251 if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
1252 break;
1253 msleep(1);
1254 }
1255
1256 if (i == REGISTER_BUSY_COUNT) {
1257 ERROR(rt2x00dev, "PBF system register not ready.\n");
1258 return -EBUSY;
1259 }
1260
1261 /*
1262 * Initialize firmware.
1263 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001264 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1265 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001266 msleep(1);
1267
1268 return 0;
1269}
1270
1271/*
1272 * Initialization functions.
1273 */
1274static int rt2800usb_init_registers(struct rt2x00_dev *rt2x00dev)
1275{
1276 u32 reg;
1277 unsigned int i;
1278
1279 /*
1280 * Wait untill BBP and RF are ready.
1281 */
1282 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001283 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001284 if (reg && reg != ~0)
1285 break;
1286 msleep(1);
1287 }
1288
1289 if (i == REGISTER_BUSY_COUNT) {
1290 ERROR(rt2x00dev, "Unstable hardware.\n");
1291 return -EBUSY;
1292 }
1293
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001294 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
1295 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, reg & ~0x00002000);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001296
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001297 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001298 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
1299 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001300 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001301
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001302 rt2800_register_write(rt2x00dev, USB_DMA_CFG, 0x00000000);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001303
1304 rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE, 0,
1305 USB_MODE_RESET, REGISTER_TIMEOUT);
1306
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001307 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001308
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001309 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001310 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
1311 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
1312 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
1313 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001314 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001315
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001316 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001317 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
1318 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
1319 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
1320 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001321 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001322
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001323 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
1324 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001325
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001326 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001327
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001328 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001329 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 0);
1330 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
1331 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
1332 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
1333 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1334 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001335 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001336
1337 if (rt2x00_rev(&rt2x00dev->chip) == RT3070_VERSION) {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001338 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
1339 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
1340 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001341 } else {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001342 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
1343 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001344 }
1345
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001346 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001347 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
1348 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
1349 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
1350 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
1351 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
1352 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
1353 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
1354 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001355 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001356
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001357 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001358 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
1359 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001360 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001361
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001362 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001363 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
1364 if (rt2x00_rev(&rt2x00dev->chip) >= RT2880E_VERSION &&
1365 rt2x00_rev(&rt2x00dev->chip) < RT3070_VERSION)
1366 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
1367 else
1368 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
1369 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
1370 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001371 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001372
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001373 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001374
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001375 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001376 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
1377 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
1378 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
1379 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
1380 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001381 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001382
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001383 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001384 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 8);
1385 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
1386 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
1387 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1388 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1389 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1390 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1391 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1392 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001393 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001394
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001395 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001396 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 8);
1397 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
1398 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
1399 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1400 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1401 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1402 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1403 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1404 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001405 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001406
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001407 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001408 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
1409 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
1410 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
1411 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1412 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1413 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1414 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1415 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1416 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001417 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001418
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001419 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001420 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
1421 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
1422 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
1423 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1424 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1425 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1426 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1427 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1428 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001429 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001430
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001431 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001432 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
1433 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
1434 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
1435 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1436 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1437 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1438 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1439 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1440 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001441 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001442
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001443 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001444 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
1445 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
1446 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
1447 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1448 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1449 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1450 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1451 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1452 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001453 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001454
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001455 rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001456
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001457 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001458 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1459 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1460 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1461 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1462 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
1463 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
1464 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
1465 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
1466 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001467 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001468
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001469 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
1470 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001471
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001472 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001473 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
1474 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
1475 IEEE80211_MAX_RTS_THRESHOLD);
1476 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001477 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001478
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001479 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
1480 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001481
1482 /*
1483 * ASIC will keep garbage value after boot, clear encryption keys.
1484 */
Ivo van Doorn1738c9e2009-08-17 18:53:57 +02001485 for (i = 0; i < 4; i++)
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001486 rt2800_register_write(rt2x00dev,
Ivo van Doorn1738c9e2009-08-17 18:53:57 +02001487 SHARED_KEY_MODE_ENTRY(i), 0);
1488
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001489 for (i = 0; i < 256; i++) {
1490 u32 wcid[2] = { 0xffffffff, 0x00ffffff };
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +01001491 rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001492 wcid, sizeof(wcid));
1493
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001494 rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
1495 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001496 }
1497
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001498 /*
1499 * Clear all beacons
1500 * For the Beacon base registers we only need to clear
1501 * the first byte since that byte contains the VALID and OWNER
1502 * bits which (when set to 0) will invalidate the entire beacon.
1503 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001504 rt2800_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
1505 rt2800_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
1506 rt2800_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
1507 rt2800_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
1508 rt2800_register_write(rt2x00dev, HW_BEACON_BASE4, 0);
1509 rt2800_register_write(rt2x00dev, HW_BEACON_BASE5, 0);
1510 rt2800_register_write(rt2x00dev, HW_BEACON_BASE6, 0);
1511 rt2800_register_write(rt2x00dev, HW_BEACON_BASE7, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001512
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001513 rt2800_register_read(rt2x00dev, USB_CYC_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001514 rt2x00_set_field32(&reg, USB_CYC_CFG_CLOCK_CYCLE, 30);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001515 rt2800_register_write(rt2x00dev, USB_CYC_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001516
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001517 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001518 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
1519 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
1520 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
1521 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
1522 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
1523 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
1524 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
1525 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001526 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001527
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001528 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001529 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
1530 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
1531 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
1532 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
1533 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
1534 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
1535 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
1536 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001537 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001538
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001539 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001540 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
1541 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
Ivo van Doorncd80b682009-08-17 18:55:40 +02001542 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001543 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
1544 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
1545 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
1546 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
1547 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001548 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001549
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001550 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001551 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
1552 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
1553 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
1554 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001555 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001556
1557 /*
1558 * We must clear the error counters.
1559 * These registers are cleared on read,
1560 * so we may pass a useless variable to store the value.
1561 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001562 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1563 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
1564 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
1565 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
1566 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
1567 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001568
1569 return 0;
1570}
1571
1572static int rt2800usb_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
1573{
1574 unsigned int i;
1575 u32 reg;
1576
1577 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001578 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001579 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
1580 return 0;
1581
1582 udelay(REGISTER_BUSY_DELAY);
1583 }
1584
1585 ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
1586 return -EACCES;
1587}
1588
1589static int rt2800usb_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1590{
1591 unsigned int i;
1592 u8 value;
1593
Ivo van Doorn15e46922009-04-28 20:14:58 +02001594 /*
1595 * BBP was enabled after firmware was loaded,
1596 * but we need to reactivate it now.
1597 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001598 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1599 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Ivo van Doorn15e46922009-04-28 20:14:58 +02001600 msleep(1);
1601
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001602 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001603 rt2800_bbp_read(rt2x00dev, 0, &value);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001604 if ((value != 0xff) && (value != 0x00))
1605 return 0;
1606 udelay(REGISTER_BUSY_DELAY);
1607 }
1608
1609 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
1610 return -EACCES;
1611}
1612
1613static int rt2800usb_init_bbp(struct rt2x00_dev *rt2x00dev)
1614{
1615 unsigned int i;
1616 u16 eeprom;
1617 u8 reg_id;
1618 u8 value;
1619
1620 if (unlikely(rt2800usb_wait_bbp_rf_ready(rt2x00dev) ||
1621 rt2800usb_wait_bbp_ready(rt2x00dev)))
1622 return -EACCES;
1623
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001624 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
1625 rt2800_bbp_write(rt2x00dev, 66, 0x38);
1626 rt2800_bbp_write(rt2x00dev, 69, 0x12);
1627 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1628 rt2800_bbp_write(rt2x00dev, 73, 0x10);
1629 rt2800_bbp_write(rt2x00dev, 81, 0x37);
1630 rt2800_bbp_write(rt2x00dev, 82, 0x62);
1631 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
1632 rt2800_bbp_write(rt2x00dev, 84, 0x99);
1633 rt2800_bbp_write(rt2x00dev, 86, 0x00);
1634 rt2800_bbp_write(rt2x00dev, 91, 0x04);
1635 rt2800_bbp_write(rt2x00dev, 92, 0x00);
1636 rt2800_bbp_write(rt2x00dev, 103, 0x00);
1637 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001638
1639 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001640 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1641 rt2800_bbp_write(rt2x00dev, 73, 0x12);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001642 }
1643
1644 if (rt2x00_rev(&rt2x00dev->chip) > RT2860D_VERSION) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001645 rt2800_bbp_write(rt2x00dev, 84, 0x19);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001646 }
1647
1648 if (rt2x00_rev(&rt2x00dev->chip) == RT3070_VERSION) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001649 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1650 rt2800_bbp_write(rt2x00dev, 84, 0x99);
1651 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001652 }
1653
1654 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1655 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1656
1657 if (eeprom != 0xffff && eeprom != 0x0000) {
1658 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1659 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001660 rt2800_bbp_write(rt2x00dev, reg_id, value);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001661 }
1662 }
1663
1664 return 0;
1665}
1666
1667static u8 rt2800usb_init_rx_filter(struct rt2x00_dev *rt2x00dev,
1668 bool bw40, u8 rfcsr24, u8 filter_target)
1669{
1670 unsigned int i;
1671 u8 bbp;
1672 u8 rfcsr;
1673 u8 passband;
1674 u8 stopband;
1675 u8 overtuned = 0;
1676
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001677 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001678
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001679 rt2800_bbp_read(rt2x00dev, 4, &bbp);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001680 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001681 rt2800_bbp_write(rt2x00dev, 4, bbp);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001682
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001683 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001684 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001685 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001686
1687 /*
1688 * Set power & frequency of passband test tone
1689 */
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001690 rt2800_bbp_write(rt2x00dev, 24, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001691
1692 for (i = 0; i < 100; i++) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001693 rt2800_bbp_write(rt2x00dev, 25, 0x90);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001694 msleep(1);
1695
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001696 rt2800_bbp_read(rt2x00dev, 55, &passband);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001697 if (passband)
1698 break;
1699 }
1700
1701 /*
1702 * Set power & frequency of stopband test tone
1703 */
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001704 rt2800_bbp_write(rt2x00dev, 24, 0x06);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001705
1706 for (i = 0; i < 100; i++) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001707 rt2800_bbp_write(rt2x00dev, 25, 0x90);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001708 msleep(1);
1709
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001710 rt2800_bbp_read(rt2x00dev, 55, &stopband);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001711
1712 if ((passband - stopband) <= filter_target) {
1713 rfcsr24++;
1714 overtuned += ((passband - stopband) == filter_target);
1715 } else
1716 break;
1717
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001718 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001719 }
1720
1721 rfcsr24 -= !!overtuned;
1722
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001723 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001724 return rfcsr24;
1725}
1726
1727static int rt2800usb_init_rfcsr(struct rt2x00_dev *rt2x00dev)
1728{
1729 u8 rfcsr;
1730 u8 bbp;
1731
1732 if (rt2x00_rev(&rt2x00dev->chip) != RT3070_VERSION)
1733 return 0;
1734
1735 /*
1736 * Init RF calibration.
1737 */
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001738 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001739 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001740 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001741 msleep(1);
1742 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001743 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001744
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001745 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
1746 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
1747 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
1748 rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
1749 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
1750 rt2800_rfcsr_write(rt2x00dev, 10, 0x71);
1751 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
1752 rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
1753 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
1754 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
1755 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
1756 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
1757 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
1758 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
1759 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
1760 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
1761 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
1762 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
1763 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
1764 rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001765
1766 /*
1767 * Set RX Filter calibration for 20MHz and 40MHz
1768 */
1769 rt2x00dev->calibration[0] =
1770 rt2800usb_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
1771 rt2x00dev->calibration[1] =
1772 rt2800usb_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
1773
1774 /*
1775 * Set back to initial state
1776 */
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001777 rt2800_bbp_write(rt2x00dev, 24, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001778
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001779 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001780 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001781 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001782
1783 /*
1784 * set BBP back to BW20
1785 */
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001786 rt2800_bbp_read(rt2x00dev, 4, &bbp);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001787 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001788 rt2800_bbp_write(rt2x00dev, 4, bbp);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001789
1790 return 0;
1791}
1792
1793/*
1794 * Device state switch handlers.
1795 */
1796static void rt2800usb_toggle_rx(struct rt2x00_dev *rt2x00dev,
1797 enum dev_state state)
1798{
1799 u32 reg;
1800
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001801 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001802 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX,
1803 (state == STATE_RADIO_RX_ON) ||
1804 (state == STATE_RADIO_RX_ON_LINK));
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001805 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001806}
1807
1808static int rt2800usb_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
1809{
1810 unsigned int i;
1811 u32 reg;
1812
1813 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001814 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001815 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
1816 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
1817 return 0;
1818
1819 msleep(1);
1820 }
1821
1822 ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
1823 return -EACCES;
1824}
1825
1826static int rt2800usb_enable_radio(struct rt2x00_dev *rt2x00dev)
1827{
1828 u32 reg;
1829 u16 word;
1830
1831 /*
1832 * Initialize all registers.
1833 */
1834 if (unlikely(rt2800usb_wait_wpdma_ready(rt2x00dev) ||
1835 rt2800usb_init_registers(rt2x00dev) ||
1836 rt2800usb_init_bbp(rt2x00dev) ||
1837 rt2800usb_init_rfcsr(rt2x00dev)))
1838 return -EIO;
1839
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001840 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001841 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001842 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001843
1844 udelay(50);
1845
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001846 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001847 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
1848 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
1849 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001850 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001851
1852
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001853 rt2800_register_read(rt2x00dev, USB_DMA_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001854 rt2x00_set_field32(&reg, USB_DMA_CFG_PHY_CLEAR, 0);
1855 /* Don't use bulk in aggregation when working with USB 1.1 */
1856 rt2x00_set_field32(&reg, USB_DMA_CFG_RX_BULK_AGG_EN,
1857 (rt2x00dev->rx->usb_maxpacket == 512));
1858 rt2x00_set_field32(&reg, USB_DMA_CFG_RX_BULK_AGG_TIMEOUT, 128);
Ivo van Doorn15e46922009-04-28 20:14:58 +02001859 /*
1860 * Total room for RX frames in kilobytes, PBF might still exceed
1861 * this limit so reduce the number to prevent errors.
1862 */
1863 rt2x00_set_field32(&reg, USB_DMA_CFG_RX_BULK_AGG_LIMIT,
1864 ((RX_ENTRIES * DATA_FRAME_SIZE) / 1024) - 3);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001865 rt2x00_set_field32(&reg, USB_DMA_CFG_RX_BULK_EN, 1);
1866 rt2x00_set_field32(&reg, USB_DMA_CFG_TX_BULK_EN, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001867 rt2800_register_write(rt2x00dev, USB_DMA_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001868
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001869 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001870 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
1871 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001872 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001873
1874 /*
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001875 * Initialize LED control
1876 */
1877 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED1, &word);
1878 rt2800usb_mcu_request(rt2x00dev, MCU_LED_1, 0xff,
1879 word & 0xff, (word >> 8) & 0xff);
1880
1881 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED2, &word);
1882 rt2800usb_mcu_request(rt2x00dev, MCU_LED_2, 0xff,
1883 word & 0xff, (word >> 8) & 0xff);
1884
1885 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED3, &word);
1886 rt2800usb_mcu_request(rt2x00dev, MCU_LED_3, 0xff,
1887 word & 0xff, (word >> 8) & 0xff);
1888
1889 return 0;
1890}
1891
1892static void rt2800usb_disable_radio(struct rt2x00_dev *rt2x00dev)
1893{
1894 u32 reg;
1895
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001896 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001897 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1898 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001899 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001900
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001901 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0);
1902 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0);
1903 rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001904
1905 /* Wait for DMA, ignore error */
1906 rt2800usb_wait_wpdma_ready(rt2x00dev);
1907
1908 rt2x00usb_disable_radio(rt2x00dev);
1909}
1910
1911static int rt2800usb_set_state(struct rt2x00_dev *rt2x00dev,
1912 enum dev_state state)
1913{
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001914 if (state == STATE_AWAKE)
1915 rt2800usb_mcu_request(rt2x00dev, MCU_WAKEUP, 0xff, 0, 0);
1916 else
1917 rt2800usb_mcu_request(rt2x00dev, MCU_SLEEP, 0xff, 0, 2);
1918
1919 return 0;
1920}
1921
1922static int rt2800usb_set_device_state(struct rt2x00_dev *rt2x00dev,
1923 enum dev_state state)
1924{
1925 int retval = 0;
1926
1927 switch (state) {
1928 case STATE_RADIO_ON:
1929 /*
1930 * Before the radio can be enabled, the device first has
1931 * to be woken up. After that it needs a bit of time
Luis Correia49513482009-07-17 21:39:19 +02001932 * to be fully awake and then the radio can be enabled.
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001933 */
1934 rt2800usb_set_state(rt2x00dev, STATE_AWAKE);
1935 msleep(1);
1936 retval = rt2800usb_enable_radio(rt2x00dev);
1937 break;
1938 case STATE_RADIO_OFF:
1939 /*
Luis Correia49513482009-07-17 21:39:19 +02001940 * After the radio has been disabled, the device should
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001941 * be put to sleep for powersaving.
1942 */
1943 rt2800usb_disable_radio(rt2x00dev);
1944 rt2800usb_set_state(rt2x00dev, STATE_SLEEP);
1945 break;
1946 case STATE_RADIO_RX_ON:
1947 case STATE_RADIO_RX_ON_LINK:
1948 case STATE_RADIO_RX_OFF:
1949 case STATE_RADIO_RX_OFF_LINK:
1950 rt2800usb_toggle_rx(rt2x00dev, state);
1951 break;
1952 case STATE_RADIO_IRQ_ON:
1953 case STATE_RADIO_IRQ_OFF:
1954 /* No support, but no error either */
1955 break;
1956 case STATE_DEEP_SLEEP:
1957 case STATE_SLEEP:
1958 case STATE_STANDBY:
1959 case STATE_AWAKE:
1960 retval = rt2800usb_set_state(rt2x00dev, state);
1961 break;
1962 default:
1963 retval = -ENOTSUPP;
1964 break;
1965 }
1966
1967 if (unlikely(retval))
1968 ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
1969 state, retval);
1970
1971 return retval;
1972}
1973
1974/*
1975 * TX descriptor initialization
1976 */
1977static void rt2800usb_write_tx_desc(struct rt2x00_dev *rt2x00dev,
1978 struct sk_buff *skb,
1979 struct txentry_desc *txdesc)
1980{
1981 struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
1982 __le32 *txi = skbdesc->desc;
1983 __le32 *txwi = &txi[TXINFO_DESC_SIZE / sizeof(__le32)];
1984 u32 word;
1985
1986 /*
1987 * Initialize TX Info descriptor
1988 */
1989 rt2x00_desc_read(txwi, 0, &word);
1990 rt2x00_set_field32(&word, TXWI_W0_FRAG,
1991 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
1992 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS, 0);
1993 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
1994 rt2x00_set_field32(&word, TXWI_W0_TS,
1995 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
1996 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
1997 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
1998 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
1999 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->ifs);
2000 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
2001 rt2x00_set_field32(&word, TXWI_W0_BW,
2002 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
2003 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
2004 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
2005 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
2006 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
2007 rt2x00_desc_write(txwi, 0, word);
2008
2009 rt2x00_desc_read(txwi, 1, &word);
2010 rt2x00_set_field32(&word, TXWI_W1_ACK,
2011 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
2012 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
2013 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
2014 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
2015 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
2016 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
Benoit PAPILLAULT17616312009-10-15 21:17:09 +02002017 txdesc->key_idx : 0xff);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002018 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
2019 skb->len - txdesc->l2pad);
2020 rt2x00_set_field32(&word, TXWI_W1_PACKETID,
Ivo van Doorn534aff02009-08-17 18:55:15 +02002021 skbdesc->entry->queue->qid + 1);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002022 rt2x00_desc_write(txwi, 1, word);
2023
2024 /*
2025 * Always write 0 to IV/EIV fields, hardware will insert the IV
2026 * from the IVEIV register when TXINFO_W0_WIV is set to 0.
2027 * When TXINFO_W0_WIV is set to 1 it will use the IV data
2028 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
2029 * crypto entry in the registers should be used to encrypt the frame.
2030 */
2031 _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
2032 _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
2033
2034 /*
2035 * Initialize TX descriptor
2036 */
2037 rt2x00_desc_read(txi, 0, &word);
2038 rt2x00_set_field32(&word, TXINFO_W0_USB_DMA_TX_PKT_LEN,
2039 skb->len + TXWI_DESC_SIZE);
2040 rt2x00_set_field32(&word, TXINFO_W0_WIV,
2041 !test_bit(ENTRY_TXD_ENCRYPT_IV, &txdesc->flags));
2042 rt2x00_set_field32(&word, TXINFO_W0_QSEL, 2);
2043 rt2x00_set_field32(&word, TXINFO_W0_SW_USE_LAST_ROUND, 0);
2044 rt2x00_set_field32(&word, TXINFO_W0_USB_DMA_NEXT_VALID, 0);
2045 rt2x00_set_field32(&word, TXINFO_W0_USB_DMA_TX_BURST,
2046 test_bit(ENTRY_TXD_BURST, &txdesc->flags));
2047 rt2x00_desc_write(txi, 0, word);
2048}
2049
2050/*
2051 * TX data initialization
2052 */
2053static void rt2800usb_write_beacon(struct queue_entry *entry)
2054{
2055 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
2056 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
2057 unsigned int beacon_base;
2058 u32 reg;
2059
2060 /*
2061 * Add the descriptor in front of the skb.
2062 */
2063 skb_push(entry->skb, entry->queue->desc_size);
2064 memcpy(entry->skb->data, skbdesc->desc, skbdesc->desc_len);
2065 skbdesc->desc = entry->skb->data;
2066
2067 /*
2068 * Disable beaconing while we are reloading the beacon data,
2069 * otherwise we might be sending out invalid data.
2070 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002071 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002072 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002073 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002074
2075 /*
2076 * Write entire beacon with descriptor to register.
2077 */
2078 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
2079 rt2x00usb_vendor_request_large_buff(rt2x00dev, USB_MULTI_WRITE,
2080 USB_VENDOR_REQUEST_OUT, beacon_base,
2081 entry->skb->data, entry->skb->len,
2082 REGISTER_TIMEOUT32(entry->skb->len));
2083
2084 /*
2085 * Clean up the beacon skb.
2086 */
2087 dev_kfree_skb(entry->skb);
2088 entry->skb = NULL;
2089}
2090
2091static int rt2800usb_get_tx_data_len(struct queue_entry *entry)
2092{
2093 int length;
2094
2095 /*
2096 * The length _must_ include 4 bytes padding,
2097 * it should always be multiple of 4,
2098 * but it must _not_ be a multiple of the USB packet size.
2099 */
2100 length = roundup(entry->skb->len + 4, 4);
2101 length += (4 * !(length % entry->queue->usb_maxpacket));
2102
2103 return length;
2104}
2105
2106static void rt2800usb_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
2107 const enum data_queue_qid queue)
2108{
2109 u32 reg;
2110
2111 if (queue != QID_BEACON) {
2112 rt2x00usb_kick_tx_queue(rt2x00dev, queue);
2113 return;
2114 }
2115
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002116 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002117 if (!rt2x00_get_field32(reg, BCN_TIME_CFG_BEACON_GEN)) {
2118 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
2119 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
2120 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002121 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002122 }
2123}
2124
2125/*
2126 * RX control handlers
2127 */
2128static void rt2800usb_fill_rxdone(struct queue_entry *entry,
2129 struct rxdone_entry_desc *rxdesc)
2130{
2131 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
2132 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
2133 __le32 *rxd = (__le32 *)entry->skb->data;
2134 __le32 *rxwi;
2135 u32 rxd0;
2136 u32 rxwi0;
2137 u32 rxwi1;
2138 u32 rxwi2;
2139 u32 rxwi3;
2140
2141 /*
2142 * Copy descriptor to the skbdesc->desc buffer, making it safe from
2143 * moving of frame data in rt2x00usb.
2144 */
2145 memcpy(skbdesc->desc, rxd, skbdesc->desc_len);
2146 rxd = (__le32 *)skbdesc->desc;
2147 rxwi = &rxd[RXD_DESC_SIZE / sizeof(__le32)];
2148
2149 /*
2150 * It is now safe to read the descriptor on all architectures.
2151 */
2152 rt2x00_desc_read(rxd, 0, &rxd0);
2153 rt2x00_desc_read(rxwi, 0, &rxwi0);
2154 rt2x00_desc_read(rxwi, 1, &rxwi1);
2155 rt2x00_desc_read(rxwi, 2, &rxwi2);
2156 rt2x00_desc_read(rxwi, 3, &rxwi3);
2157
2158 if (rt2x00_get_field32(rxd0, RXD_W0_CRC_ERROR))
2159 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
2160
2161 if (test_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags)) {
2162 rxdesc->cipher = rt2x00_get_field32(rxwi0, RXWI_W0_UDF);
2163 rxdesc->cipher_status =
2164 rt2x00_get_field32(rxd0, RXD_W0_CIPHER_ERROR);
2165 }
2166
2167 if (rt2x00_get_field32(rxd0, RXD_W0_DECRYPTED)) {
2168 /*
2169 * Hardware has stripped IV/EIV data from 802.11 frame during
2170 * decryption. Unfortunately the descriptor doesn't contain
2171 * any fields with the EIV/IV data either, so they can't
2172 * be restored by rt2x00lib.
2173 */
2174 rxdesc->flags |= RX_FLAG_IV_STRIPPED;
2175
2176 if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS)
2177 rxdesc->flags |= RX_FLAG_DECRYPTED;
2178 else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC)
2179 rxdesc->flags |= RX_FLAG_MMIC_ERROR;
2180 }
2181
2182 if (rt2x00_get_field32(rxd0, RXD_W0_MY_BSS))
2183 rxdesc->dev_flags |= RXDONE_MY_BSS;
2184
Ivo van Doorn0fefe0f2009-08-17 18:54:50 +02002185 if (rt2x00_get_field32(rxd0, RXD_W0_L2PAD)) {
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002186 rxdesc->dev_flags |= RXDONE_L2PAD;
Ivo van Doorn0fefe0f2009-08-17 18:54:50 +02002187 skbdesc->flags |= SKBDESC_L2_PADDED;
2188 }
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002189
2190 if (rt2x00_get_field32(rxwi1, RXWI_W1_SHORT_GI))
2191 rxdesc->flags |= RX_FLAG_SHORT_GI;
2192
2193 if (rt2x00_get_field32(rxwi1, RXWI_W1_BW))
2194 rxdesc->flags |= RX_FLAG_40MHZ;
2195
2196 /*
2197 * Detect RX rate, always use MCS as signal type.
2198 */
2199 rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
2200 rxdesc->rate_mode = rt2x00_get_field32(rxwi1, RXWI_W1_PHYMODE);
2201 rxdesc->signal = rt2x00_get_field32(rxwi1, RXWI_W1_MCS);
2202
2203 /*
2204 * Mask of 0x8 bit to remove the short preamble flag.
2205 */
2206 if (rxdesc->rate_mode == RATE_MODE_CCK)
2207 rxdesc->signal &= ~0x8;
2208
2209 rxdesc->rssi =
2210 (rt2x00_get_field32(rxwi2, RXWI_W2_RSSI0) +
2211 rt2x00_get_field32(rxwi2, RXWI_W2_RSSI1)) / 2;
2212
2213 rxdesc->noise =
2214 (rt2x00_get_field32(rxwi3, RXWI_W3_SNR0) +
2215 rt2x00_get_field32(rxwi3, RXWI_W3_SNR1)) / 2;
2216
2217 rxdesc->size = rt2x00_get_field32(rxwi0, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
2218
2219 /*
2220 * Remove RXWI descriptor from start of buffer.
2221 */
2222 skb_pull(entry->skb, skbdesc->desc_len);
2223 skb_trim(entry->skb, rxdesc->size);
2224}
2225
2226/*
2227 * Device probe functions.
2228 */
2229static int rt2800usb_validate_eeprom(struct rt2x00_dev *rt2x00dev)
2230{
2231 u16 word;
2232 u8 *mac;
2233 u8 default_lna_gain;
2234
2235 rt2x00usb_eeprom_read(rt2x00dev, rt2x00dev->eeprom, EEPROM_SIZE);
2236
2237 /*
2238 * Start validation of the data that has been read.
2239 */
2240 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
2241 if (!is_valid_ether_addr(mac)) {
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002242 random_ether_addr(mac);
Johannes Berge91d8332009-07-15 17:21:41 +02002243 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002244 }
2245
2246 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
2247 if (word == 0xffff) {
2248 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2249 rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
2250 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
2251 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2252 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
2253 } else if (rt2x00_rev(&rt2x00dev->chip) < RT2883_VERSION) {
2254 /*
2255 * There is a max of 2 RX streams for RT2870 series
2256 */
2257 if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
2258 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2259 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2260 }
2261
2262 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
2263 if (word == 0xffff) {
2264 rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
2265 rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
2266 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
2267 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
2268 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
2269 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
2270 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
2271 rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
2272 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
2273 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
2274 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
2275 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
2276 }
2277
2278 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
2279 if ((word & 0x00ff) == 0x00ff) {
2280 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
2281 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
2282 LED_MODE_TXRX_ACTIVITY);
2283 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
2284 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2285 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
2286 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
2287 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
2288 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
2289 }
2290
2291 /*
2292 * During the LNA validation we are going to use
2293 * lna0 as correct value. Note that EEPROM_LNA
2294 * is never validated.
2295 */
2296 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
2297 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
2298
2299 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
2300 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
2301 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
2302 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
2303 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
2304 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
2305
2306 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
2307 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
2308 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
2309 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
2310 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
2311 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
2312 default_lna_gain);
2313 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
2314
2315 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
2316 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
2317 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
2318 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
2319 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
2320 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
2321
2322 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
2323 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
2324 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
2325 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
2326 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
2327 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
2328 default_lna_gain);
2329 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
2330
2331 return 0;
2332}
2333
2334static int rt2800usb_init_eeprom(struct rt2x00_dev *rt2x00dev)
2335{
2336 u32 reg;
2337 u16 value;
2338 u16 eeprom;
2339
2340 /*
2341 * Read EEPROM word for configuration.
2342 */
2343 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2344
2345 /*
2346 * Identify RF chipset.
2347 */
2348 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002349 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002350 rt2x00_set_chip(rt2x00dev, RT2870, value, reg);
2351
2352 /*
2353 * The check for rt2860 is not a typo, some rt2870 hardware
2354 * identifies itself as rt2860 in the CSR register.
2355 */
Ivo van Doorn358623c2009-05-05 19:46:08 +02002356 if (!rt2x00_check_rev(&rt2x00dev->chip, 0xfff00000, 0x28600000) &&
2357 !rt2x00_check_rev(&rt2x00dev->chip, 0xfff00000, 0x28700000) &&
2358 !rt2x00_check_rev(&rt2x00dev->chip, 0xfff00000, 0x28800000) &&
2359 !rt2x00_check_rev(&rt2x00dev->chip, 0xffff0000, 0x30700000)) {
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002360 ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
2361 return -ENODEV;
2362 }
2363
2364 if (!rt2x00_rf(&rt2x00dev->chip, RF2820) &&
2365 !rt2x00_rf(&rt2x00dev->chip, RF2850) &&
2366 !rt2x00_rf(&rt2x00dev->chip, RF2720) &&
2367 !rt2x00_rf(&rt2x00dev->chip, RF2750) &&
2368 !rt2x00_rf(&rt2x00dev->chip, RF3020) &&
2369 !rt2x00_rf(&rt2x00dev->chip, RF2020)) {
2370 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
2371 return -ENODEV;
2372 }
2373
2374 /*
2375 * Identify default antenna configuration.
2376 */
2377 rt2x00dev->default_ant.tx =
2378 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
2379 rt2x00dev->default_ant.rx =
2380 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
2381
2382 /*
2383 * Read frequency offset and RF programming sequence.
2384 */
2385 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
2386 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
2387
2388 /*
2389 * Read external LNA informations.
2390 */
2391 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
2392
2393 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
2394 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
2395 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
2396 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
2397
2398 /*
2399 * Detect if this device has an hardware controlled radio.
2400 */
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002401 if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
2402 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002403
2404 /*
2405 * Store led settings, for correct led behaviour.
2406 */
2407#ifdef CONFIG_RT2X00_LIB_LEDS
2408 rt2800usb_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
2409 rt2800usb_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
2410 rt2800usb_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
2411
2412 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ,
2413 &rt2x00dev->led_mcu_reg);
2414#endif /* CONFIG_RT2X00_LIB_LEDS */
2415
2416 return 0;
2417}
2418
2419/*
2420 * RF value list for rt2870
2421 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
2422 */
2423static const struct rf_channel rf_vals[] = {
2424 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
2425 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
2426 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
2427 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
2428 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
2429 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
2430 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
2431 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
2432 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
2433 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
2434 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
2435 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
2436 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
2437 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
2438
2439 /* 802.11 UNI / HyperLan 2 */
2440 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
2441 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
2442 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
2443 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
2444 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
2445 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
2446 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
2447 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
2448 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
2449 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
2450 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
2451 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
2452
2453 /* 802.11 HyperLan 2 */
2454 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
2455 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
2456 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
2457 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
2458 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
2459 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
2460 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
2461 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
2462 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
2463 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
2464 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
2465 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
2466 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
2467 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
2468 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
2469 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
2470
2471 /* 802.11 UNII */
2472 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
2473 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
2474 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
2475 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
2476 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
2477 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
2478 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
2479 { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
2480 { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
2481 { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
2482 { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
2483
2484 /* 802.11 Japan */
2485 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
2486 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
2487 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
2488 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
2489 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
2490 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
2491 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
2492};
2493
2494/*
2495 * RF value list for rt3070
2496 * Supports: 2.4 GHz
2497 */
2498static const struct rf_channel rf_vals_3070[] = {
2499 {1, 241, 2, 2 },
2500 {2, 241, 2, 7 },
2501 {3, 242, 2, 2 },
2502 {4, 242, 2, 7 },
2503 {5, 243, 2, 2 },
2504 {6, 243, 2, 7 },
2505 {7, 244, 2, 2 },
2506 {8, 244, 2, 7 },
2507 {9, 245, 2, 2 },
2508 {10, 245, 2, 7 },
2509 {11, 246, 2, 2 },
2510 {12, 246, 2, 7 },
2511 {13, 247, 2, 2 },
2512 {14, 248, 2, 4 },
2513};
2514
2515static int rt2800usb_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
2516{
2517 struct hw_mode_spec *spec = &rt2x00dev->spec;
2518 struct channel_info *info;
2519 char *tx_power1;
2520 char *tx_power2;
2521 unsigned int i;
2522 u16 eeprom;
2523
2524 /*
2525 * Initialize all hw fields.
2526 */
2527 rt2x00dev->hw->flags =
2528 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2529 IEEE80211_HW_SIGNAL_DBM |
2530 IEEE80211_HW_SUPPORTS_PS |
2531 IEEE80211_HW_PS_NULLFUNC_STACK;
2532 rt2x00dev->hw->extra_tx_headroom = TXINFO_DESC_SIZE + TXWI_DESC_SIZE;
2533
2534 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
2535 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
2536 rt2x00_eeprom_addr(rt2x00dev,
2537 EEPROM_MAC_ADDR_0));
2538
2539 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2540
2541 /*
2542 * Initialize HT information.
2543 */
2544 spec->ht.ht_supported = true;
2545 spec->ht.cap =
2546 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
2547 IEEE80211_HT_CAP_GRN_FLD |
2548 IEEE80211_HT_CAP_SGI_20 |
2549 IEEE80211_HT_CAP_SGI_40 |
2550 IEEE80211_HT_CAP_TX_STBC |
2551 IEEE80211_HT_CAP_RX_STBC |
2552 IEEE80211_HT_CAP_PSMP_SUPPORT;
2553 spec->ht.ampdu_factor = 3;
2554 spec->ht.ampdu_density = 4;
2555 spec->ht.mcs.tx_params =
2556 IEEE80211_HT_MCS_TX_DEFINED |
2557 IEEE80211_HT_MCS_TX_RX_DIFF |
2558 ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
2559 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
2560
2561 switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
2562 case 3:
2563 spec->ht.mcs.rx_mask[2] = 0xff;
2564 case 2:
2565 spec->ht.mcs.rx_mask[1] = 0xff;
2566 case 1:
2567 spec->ht.mcs.rx_mask[0] = 0xff;
2568 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
2569 break;
2570 }
2571
2572 /*
2573 * Initialize hw_mode information.
2574 */
2575 spec->supported_bands = SUPPORT_BAND_2GHZ;
2576 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
2577
2578 if (rt2x00_rf(&rt2x00dev->chip, RF2820) ||
2579 rt2x00_rf(&rt2x00dev->chip, RF2720)) {
2580 spec->num_channels = 14;
2581 spec->channels = rf_vals;
2582 } else if (rt2x00_rf(&rt2x00dev->chip, RF2850) ||
2583 rt2x00_rf(&rt2x00dev->chip, RF2750)) {
2584 spec->supported_bands |= SUPPORT_BAND_5GHZ;
2585 spec->num_channels = ARRAY_SIZE(rf_vals);
2586 spec->channels = rf_vals;
2587 } else if (rt2x00_rf(&rt2x00dev->chip, RF3020) ||
2588 rt2x00_rf(&rt2x00dev->chip, RF2020)) {
2589 spec->num_channels = ARRAY_SIZE(rf_vals_3070);
2590 spec->channels = rf_vals_3070;
2591 }
2592
2593 /*
2594 * Create channel information array
2595 */
2596 info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
2597 if (!info)
2598 return -ENOMEM;
2599
2600 spec->channels_info = info;
2601
2602 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
2603 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
2604
2605 for (i = 0; i < 14; i++) {
2606 info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
2607 info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
2608 }
2609
2610 if (spec->num_channels > 14) {
2611 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
2612 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
2613
2614 for (i = 14; i < spec->num_channels; i++) {
2615 info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
2616 info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
2617 }
2618 }
2619
2620 return 0;
2621}
2622
2623static int rt2800usb_probe_hw(struct rt2x00_dev *rt2x00dev)
2624{
2625 int retval;
2626
2627 /*
2628 * Allocate eeprom data.
2629 */
2630 retval = rt2800usb_validate_eeprom(rt2x00dev);
2631 if (retval)
2632 return retval;
2633
2634 retval = rt2800usb_init_eeprom(rt2x00dev);
2635 if (retval)
2636 return retval;
2637
2638 /*
2639 * Initialize hw specifications.
2640 */
2641 retval = rt2800usb_probe_hw_mode(rt2x00dev);
2642 if (retval)
2643 return retval;
2644
2645 /*
Igor Perminov1afcfd542009-08-08 23:55:55 +02002646 * This device has multiple filters for control frames
2647 * and has a separate filter for PS Poll frames.
2648 */
2649 __set_bit(DRIVER_SUPPORT_CONTROL_FILTERS, &rt2x00dev->flags);
2650 __set_bit(DRIVER_SUPPORT_CONTROL_FILTER_PSPOLL, &rt2x00dev->flags);
2651
2652 /*
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002653 * This device requires firmware.
2654 */
2655 __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002656 __set_bit(DRIVER_REQUIRE_L2PAD, &rt2x00dev->flags);
2657 if (!modparam_nohwcrypt)
2658 __set_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags);
2659
2660 /*
2661 * Set the rssi offset.
2662 */
2663 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
2664
2665 return 0;
2666}
2667
2668/*
2669 * IEEE80211 stack callback functions.
2670 */
2671static void rt2800usb_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx,
2672 u32 *iv32, u16 *iv16)
2673{
2674 struct rt2x00_dev *rt2x00dev = hw->priv;
2675 struct mac_iveiv_entry iveiv_entry;
2676 u32 offset;
2677
2678 offset = MAC_IVEIV_ENTRY(hw_key_idx);
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +01002679 rt2800_register_multiread(rt2x00dev, offset,
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002680 &iveiv_entry, sizeof(iveiv_entry));
2681
2682 memcpy(&iveiv_entry.iv[0], iv16, sizeof(iv16));
2683 memcpy(&iveiv_entry.iv[4], iv32, sizeof(iv32));
2684}
2685
2686static int rt2800usb_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
2687{
2688 struct rt2x00_dev *rt2x00dev = hw->priv;
2689 u32 reg;
2690 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
2691
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002692 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002693 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002694 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002695
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002696 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002697 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002698 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002699
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002700 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002701 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002702 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002703
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002704 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002705 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002706 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002707
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002708 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002709 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002710 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002711
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002712 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002713 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002714 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002715
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002716 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002717 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002718 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002719
2720 return 0;
2721}
2722
2723static int rt2800usb_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
2724 const struct ieee80211_tx_queue_params *params)
2725{
2726 struct rt2x00_dev *rt2x00dev = hw->priv;
2727 struct data_queue *queue;
2728 struct rt2x00_field32 field;
2729 int retval;
2730 u32 reg;
2731 u32 offset;
2732
2733 /*
2734 * First pass the configuration through rt2x00lib, that will
2735 * update the queue settings and validate the input. After that
2736 * we are free to update the registers based on the value
2737 * in the queue parameter.
2738 */
2739 retval = rt2x00mac_conf_tx(hw, queue_idx, params);
2740 if (retval)
2741 return retval;
2742
2743 /*
2744 * We only need to perform additional register initialization
2745 * for WMM queues/
2746 */
2747 if (queue_idx >= 4)
2748 return 0;
2749
2750 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
2751
2752 /* Update WMM TXOP register */
2753 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
2754 field.bit_offset = (queue_idx & 1) * 16;
2755 field.bit_mask = 0xffff << field.bit_offset;
2756
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002757 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002758 rt2x00_set_field32(&reg, field, queue->txop);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002759 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002760
2761 /* Update WMM registers */
2762 field.bit_offset = queue_idx * 4;
2763 field.bit_mask = 0xf << field.bit_offset;
2764
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002765 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002766 rt2x00_set_field32(&reg, field, queue->aifs);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002767 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002768
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002769 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002770 rt2x00_set_field32(&reg, field, queue->cw_min);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002771 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002772
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002773 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002774 rt2x00_set_field32(&reg, field, queue->cw_max);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002775 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002776
2777 /* Update EDCA registers */
2778 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
2779
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002780 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002781 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
2782 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
2783 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
2784 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002785 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002786
2787 return 0;
2788}
2789
2790static u64 rt2800usb_get_tsf(struct ieee80211_hw *hw)
2791{
2792 struct rt2x00_dev *rt2x00dev = hw->priv;
2793 u64 tsf;
2794 u32 reg;
2795
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002796 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002797 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002798 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002799 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
2800
2801 return tsf;
2802}
2803
2804static const struct ieee80211_ops rt2800usb_mac80211_ops = {
2805 .tx = rt2x00mac_tx,
2806 .start = rt2x00mac_start,
2807 .stop = rt2x00mac_stop,
2808 .add_interface = rt2x00mac_add_interface,
2809 .remove_interface = rt2x00mac_remove_interface,
2810 .config = rt2x00mac_config,
2811 .configure_filter = rt2x00mac_configure_filter,
Stefan Steuerwald930c06f2009-07-10 20:42:55 +02002812 .set_tim = rt2x00mac_set_tim,
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002813 .set_key = rt2x00mac_set_key,
2814 .get_stats = rt2x00mac_get_stats,
2815 .get_tkip_seq = rt2800usb_get_tkip_seq,
2816 .set_rts_threshold = rt2800usb_set_rts_threshold,
2817 .bss_info_changed = rt2x00mac_bss_info_changed,
2818 .conf_tx = rt2800usb_conf_tx,
2819 .get_tx_stats = rt2x00mac_get_tx_stats,
2820 .get_tsf = rt2800usb_get_tsf,
Ivo van Doorne47a5cd2009-07-01 15:17:35 +02002821 .rfkill_poll = rt2x00mac_rfkill_poll,
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002822};
2823
2824static const struct rt2x00lib_ops rt2800usb_rt2x00_ops = {
2825 .probe_hw = rt2800usb_probe_hw,
2826 .get_firmware_name = rt2800usb_get_firmware_name,
2827 .check_firmware = rt2800usb_check_firmware,
2828 .load_firmware = rt2800usb_load_firmware,
2829 .initialize = rt2x00usb_initialize,
2830 .uninitialize = rt2x00usb_uninitialize,
2831 .clear_entry = rt2x00usb_clear_entry,
2832 .set_device_state = rt2800usb_set_device_state,
2833 .rfkill_poll = rt2800usb_rfkill_poll,
2834 .link_stats = rt2800usb_link_stats,
2835 .reset_tuner = rt2800usb_reset_tuner,
2836 .link_tuner = rt2800usb_link_tuner,
2837 .write_tx_desc = rt2800usb_write_tx_desc,
2838 .write_tx_data = rt2x00usb_write_tx_data,
2839 .write_beacon = rt2800usb_write_beacon,
2840 .get_tx_data_len = rt2800usb_get_tx_data_len,
2841 .kick_tx_queue = rt2800usb_kick_tx_queue,
2842 .kill_tx_queue = rt2x00usb_kill_tx_queue,
2843 .fill_rxdone = rt2800usb_fill_rxdone,
2844 .config_shared_key = rt2800usb_config_shared_key,
2845 .config_pairwise_key = rt2800usb_config_pairwise_key,
2846 .config_filter = rt2800usb_config_filter,
2847 .config_intf = rt2800usb_config_intf,
2848 .config_erp = rt2800usb_config_erp,
2849 .config_ant = rt2800usb_config_ant,
2850 .config = rt2800usb_config,
2851};
2852
2853static const struct data_queue_desc rt2800usb_queue_rx = {
2854 .entry_num = RX_ENTRIES,
2855 .data_size = AGGREGATION_SIZE,
2856 .desc_size = RXD_DESC_SIZE + RXWI_DESC_SIZE,
2857 .priv_size = sizeof(struct queue_entry_priv_usb),
2858};
2859
2860static const struct data_queue_desc rt2800usb_queue_tx = {
2861 .entry_num = TX_ENTRIES,
2862 .data_size = AGGREGATION_SIZE,
2863 .desc_size = TXINFO_DESC_SIZE + TXWI_DESC_SIZE,
2864 .priv_size = sizeof(struct queue_entry_priv_usb),
2865};
2866
2867static const struct data_queue_desc rt2800usb_queue_bcn = {
2868 .entry_num = 8 * BEACON_ENTRIES,
2869 .data_size = MGMT_FRAME_SIZE,
2870 .desc_size = TXINFO_DESC_SIZE + TXWI_DESC_SIZE,
2871 .priv_size = sizeof(struct queue_entry_priv_usb),
2872};
2873
2874static const struct rt2x00_ops rt2800usb_ops = {
2875 .name = KBUILD_MODNAME,
2876 .max_sta_intf = 1,
2877 .max_ap_intf = 8,
2878 .eeprom_size = EEPROM_SIZE,
2879 .rf_size = RF_SIZE,
2880 .tx_queues = NUM_TX_QUEUES,
2881 .rx = &rt2800usb_queue_rx,
2882 .tx = &rt2800usb_queue_tx,
2883 .bcn = &rt2800usb_queue_bcn,
2884 .lib = &rt2800usb_rt2x00_ops,
2885 .hw = &rt2800usb_mac80211_ops,
2886#ifdef CONFIG_RT2X00_LIB_DEBUGFS
2887 .debugfs = &rt2800usb_rt2x00debug,
2888#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
2889};
2890
2891/*
2892 * rt2800usb module information.
2893 */
2894static struct usb_device_id rt2800usb_device_table[] = {
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002895 /* Abocom */
2896 { USB_DEVICE(0x07b8, 0x2870), USB_DEVICE_DATA(&rt2800usb_ops) },
2897 { USB_DEVICE(0x07b8, 0x2770), USB_DEVICE_DATA(&rt2800usb_ops) },
2898 { USB_DEVICE(0x07b8, 0x3070), USB_DEVICE_DATA(&rt2800usb_ops) },
2899 { USB_DEVICE(0x07b8, 0x3071), USB_DEVICE_DATA(&rt2800usb_ops) },
2900 { USB_DEVICE(0x07b8, 0x3072), USB_DEVICE_DATA(&rt2800usb_ops) },
2901 { USB_DEVICE(0x1482, 0x3c09), USB_DEVICE_DATA(&rt2800usb_ops) },
2902 /* AirTies */
2903 { USB_DEVICE(0x1eda, 0x2310), USB_DEVICE_DATA(&rt2800usb_ops) },
2904 /* Amigo */
2905 { USB_DEVICE(0x0e0b, 0x9031), USB_DEVICE_DATA(&rt2800usb_ops) },
2906 { USB_DEVICE(0x0e0b, 0x9041), USB_DEVICE_DATA(&rt2800usb_ops) },
2907 /* Amit */
2908 { USB_DEVICE(0x15c5, 0x0008), USB_DEVICE_DATA(&rt2800usb_ops) },
2909 /* ASUS */
2910 { USB_DEVICE(0x0b05, 0x1731), USB_DEVICE_DATA(&rt2800usb_ops) },
2911 { USB_DEVICE(0x0b05, 0x1732), USB_DEVICE_DATA(&rt2800usb_ops) },
2912 { USB_DEVICE(0x0b05, 0x1742), USB_DEVICE_DATA(&rt2800usb_ops) },
2913 { USB_DEVICE(0x0b05, 0x1760), USB_DEVICE_DATA(&rt2800usb_ops) },
2914 { USB_DEVICE(0x0b05, 0x1761), USB_DEVICE_DATA(&rt2800usb_ops) },
2915 /* AzureWave */
2916 { USB_DEVICE(0x13d3, 0x3247), USB_DEVICE_DATA(&rt2800usb_ops) },
2917 { USB_DEVICE(0x13d3, 0x3262), USB_DEVICE_DATA(&rt2800usb_ops) },
2918 { USB_DEVICE(0x13d3, 0x3273), USB_DEVICE_DATA(&rt2800usb_ops) },
2919 { USB_DEVICE(0x13d3, 0x3284), USB_DEVICE_DATA(&rt2800usb_ops) },
2920 /* Belkin */
2921 { USB_DEVICE(0x050d, 0x8053), USB_DEVICE_DATA(&rt2800usb_ops) },
2922 { USB_DEVICE(0x050d, 0x805c), USB_DEVICE_DATA(&rt2800usb_ops) },
2923 { USB_DEVICE(0x050d, 0x815c), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doorn2c617b02009-05-19 07:26:04 +02002924 { USB_DEVICE(0x050d, 0x825a), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002925 /* Buffalo */
2926 { USB_DEVICE(0x0411, 0x00e8), USB_DEVICE_DATA(&rt2800usb_ops) },
2927 { USB_DEVICE(0x0411, 0x012e), USB_DEVICE_DATA(&rt2800usb_ops) },
2928 /* Conceptronic */
2929 { USB_DEVICE(0x14b2, 0x3c06), USB_DEVICE_DATA(&rt2800usb_ops) },
2930 { USB_DEVICE(0x14b2, 0x3c07), USB_DEVICE_DATA(&rt2800usb_ops) },
2931 { USB_DEVICE(0x14b2, 0x3c08), USB_DEVICE_DATA(&rt2800usb_ops) },
2932 { USB_DEVICE(0x14b2, 0x3c09), USB_DEVICE_DATA(&rt2800usb_ops) },
2933 { USB_DEVICE(0x14b2, 0x3c11), USB_DEVICE_DATA(&rt2800usb_ops) },
2934 { USB_DEVICE(0x14b2, 0x3c12), USB_DEVICE_DATA(&rt2800usb_ops) },
2935 { USB_DEVICE(0x14b2, 0x3c23), USB_DEVICE_DATA(&rt2800usb_ops) },
2936 { USB_DEVICE(0x14b2, 0x3c25), USB_DEVICE_DATA(&rt2800usb_ops) },
2937 { USB_DEVICE(0x14b2, 0x3c27), USB_DEVICE_DATA(&rt2800usb_ops) },
2938 { USB_DEVICE(0x14b2, 0x3c28), USB_DEVICE_DATA(&rt2800usb_ops) },
2939 /* Corega */
2940 { USB_DEVICE(0x07aa, 0x002f), USB_DEVICE_DATA(&rt2800usb_ops) },
2941 { USB_DEVICE(0x07aa, 0x003c), USB_DEVICE_DATA(&rt2800usb_ops) },
2942 { USB_DEVICE(0x07aa, 0x003f), USB_DEVICE_DATA(&rt2800usb_ops) },
2943 { USB_DEVICE(0x18c5, 0x0008), USB_DEVICE_DATA(&rt2800usb_ops) },
2944 { USB_DEVICE(0x18c5, 0x0012), USB_DEVICE_DATA(&rt2800usb_ops) },
2945 /* D-Link */
2946 { USB_DEVICE(0x07d1, 0x3c09), USB_DEVICE_DATA(&rt2800usb_ops) },
2947 { USB_DEVICE(0x07d1, 0x3c0a), USB_DEVICE_DATA(&rt2800usb_ops) },
2948 { USB_DEVICE(0x07d1, 0x3c0b), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornce2ebc92009-05-22 21:33:21 +02002949 { USB_DEVICE(0x07d1, 0x3c0d), USB_DEVICE_DATA(&rt2800usb_ops) },
2950 { USB_DEVICE(0x07d1, 0x3c0e), USB_DEVICE_DATA(&rt2800usb_ops) },
2951 { USB_DEVICE(0x07d1, 0x3c0f), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002952 { USB_DEVICE(0x07d1, 0x3c11), USB_DEVICE_DATA(&rt2800usb_ops) },
2953 { USB_DEVICE(0x07d1, 0x3c13), USB_DEVICE_DATA(&rt2800usb_ops) },
2954 /* Edimax */
2955 { USB_DEVICE(0x7392, 0x7711), USB_DEVICE_DATA(&rt2800usb_ops) },
2956 { USB_DEVICE(0x7392, 0x7717), USB_DEVICE_DATA(&rt2800usb_ops) },
2957 { USB_DEVICE(0x7392, 0x7718), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornce2ebc92009-05-22 21:33:21 +02002958 /* Encore */
2959 { USB_DEVICE(0x203d, 0x1480), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002960 /* EnGenius */
2961 { USB_DEVICE(0X1740, 0x9701), USB_DEVICE_DATA(&rt2800usb_ops) },
2962 { USB_DEVICE(0x1740, 0x9702), USB_DEVICE_DATA(&rt2800usb_ops) },
2963 { USB_DEVICE(0x1740, 0x9703), USB_DEVICE_DATA(&rt2800usb_ops) },
2964 { USB_DEVICE(0x1740, 0x9705), USB_DEVICE_DATA(&rt2800usb_ops) },
2965 { USB_DEVICE(0x1740, 0x9706), USB_DEVICE_DATA(&rt2800usb_ops) },
2966 { USB_DEVICE(0x1740, 0x9801), USB_DEVICE_DATA(&rt2800usb_ops) },
2967 /* Gemtek */
2968 { USB_DEVICE(0x15a9, 0x0010), USB_DEVICE_DATA(&rt2800usb_ops) },
2969 /* Gigabyte */
2970 { USB_DEVICE(0x1044, 0x800b), USB_DEVICE_DATA(&rt2800usb_ops) },
2971 { USB_DEVICE(0x1044, 0x800c), USB_DEVICE_DATA(&rt2800usb_ops) },
2972 { USB_DEVICE(0x1044, 0x800d), USB_DEVICE_DATA(&rt2800usb_ops) },
2973 /* Hawking */
2974 { USB_DEVICE(0x0e66, 0x0001), USB_DEVICE_DATA(&rt2800usb_ops) },
2975 { USB_DEVICE(0x0e66, 0x0003), USB_DEVICE_DATA(&rt2800usb_ops) },
2976 { USB_DEVICE(0x0e66, 0x0009), USB_DEVICE_DATA(&rt2800usb_ops) },
2977 { USB_DEVICE(0x0e66, 0x000b), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornce2ebc92009-05-22 21:33:21 +02002978 /* I-O DATA */
2979 { USB_DEVICE(0x04bb, 0x0945), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002980 /* LevelOne */
2981 { USB_DEVICE(0x1740, 0x0605), USB_DEVICE_DATA(&rt2800usb_ops) },
2982 { USB_DEVICE(0x1740, 0x0615), USB_DEVICE_DATA(&rt2800usb_ops) },
2983 /* Linksys */
2984 { USB_DEVICE(0x1737, 0x0070), USB_DEVICE_DATA(&rt2800usb_ops) },
2985 { USB_DEVICE(0x1737, 0x0071), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doorne430d602009-04-27 23:58:31 +02002986 { USB_DEVICE(0x1737, 0x0077), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002987 /* Logitec */
2988 { USB_DEVICE(0x0789, 0x0162), USB_DEVICE_DATA(&rt2800usb_ops) },
2989 { USB_DEVICE(0x0789, 0x0163), USB_DEVICE_DATA(&rt2800usb_ops) },
2990 { USB_DEVICE(0x0789, 0x0164), USB_DEVICE_DATA(&rt2800usb_ops) },
2991 /* Motorola */
2992 { USB_DEVICE(0x100d, 0x9031), USB_DEVICE_DATA(&rt2800usb_ops) },
2993 { USB_DEVICE(0x100d, 0x9032), USB_DEVICE_DATA(&rt2800usb_ops) },
2994 /* Ovislink */
2995 { USB_DEVICE(0x1b75, 0x3072), USB_DEVICE_DATA(&rt2800usb_ops) },
2996 /* Pegatron */
2997 { USB_DEVICE(0x1d4d, 0x0002), USB_DEVICE_DATA(&rt2800usb_ops) },
2998 { USB_DEVICE(0x1d4d, 0x000c), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornce2ebc92009-05-22 21:33:21 +02002999 { USB_DEVICE(0x1d4d, 0x000e), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02003000 /* Philips */
3001 { USB_DEVICE(0x0471, 0x200f), USB_DEVICE_DATA(&rt2800usb_ops) },
3002 /* Planex */
3003 { USB_DEVICE(0x2019, 0xed06), USB_DEVICE_DATA(&rt2800usb_ops) },
3004 { USB_DEVICE(0x2019, 0xab24), USB_DEVICE_DATA(&rt2800usb_ops) },
3005 { USB_DEVICE(0x2019, 0xab25), USB_DEVICE_DATA(&rt2800usb_ops) },
3006 /* Qcom */
3007 { USB_DEVICE(0x18e8, 0x6259), USB_DEVICE_DATA(&rt2800usb_ops) },
3008 /* Quanta */
3009 { USB_DEVICE(0x1a32, 0x0304), USB_DEVICE_DATA(&rt2800usb_ops) },
3010 /* Ralink */
Ivo van Doornce2ebc92009-05-22 21:33:21 +02003011 { USB_DEVICE(0x0db0, 0x3820), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02003012 { USB_DEVICE(0x0db0, 0x6899), USB_DEVICE_DATA(&rt2800usb_ops) },
3013 { USB_DEVICE(0x148f, 0x2070), USB_DEVICE_DATA(&rt2800usb_ops) },
3014 { USB_DEVICE(0x148f, 0x2770), USB_DEVICE_DATA(&rt2800usb_ops) },
3015 { USB_DEVICE(0x148f, 0x2870), USB_DEVICE_DATA(&rt2800usb_ops) },
3016 { USB_DEVICE(0x148f, 0x3070), USB_DEVICE_DATA(&rt2800usb_ops) },
3017 { USB_DEVICE(0x148f, 0x3071), USB_DEVICE_DATA(&rt2800usb_ops) },
3018 { USB_DEVICE(0x148f, 0x3072), USB_DEVICE_DATA(&rt2800usb_ops) },
3019 { USB_DEVICE(0x148f, 0x3572), USB_DEVICE_DATA(&rt2800usb_ops) },
3020 /* Samsung */
3021 { USB_DEVICE(0x04e8, 0x2018), USB_DEVICE_DATA(&rt2800usb_ops) },
3022 /* Siemens */
3023 { USB_DEVICE(0x129b, 0x1828), USB_DEVICE_DATA(&rt2800usb_ops) },
3024 /* Sitecom */
3025 { USB_DEVICE(0x0df6, 0x0017), USB_DEVICE_DATA(&rt2800usb_ops) },
3026 { USB_DEVICE(0x0df6, 0x002b), USB_DEVICE_DATA(&rt2800usb_ops) },
3027 { USB_DEVICE(0x0df6, 0x002c), USB_DEVICE_DATA(&rt2800usb_ops) },
3028 { USB_DEVICE(0x0df6, 0x002d), USB_DEVICE_DATA(&rt2800usb_ops) },
3029 { USB_DEVICE(0x0df6, 0x0039), USB_DEVICE_DATA(&rt2800usb_ops) },
3030 { USB_DEVICE(0x0df6, 0x003b), USB_DEVICE_DATA(&rt2800usb_ops) },
3031 { USB_DEVICE(0x0df6, 0x003c), USB_DEVICE_DATA(&rt2800usb_ops) },
3032 { USB_DEVICE(0x0df6, 0x003d), USB_DEVICE_DATA(&rt2800usb_ops) },
3033 { USB_DEVICE(0x0df6, 0x003e), USB_DEVICE_DATA(&rt2800usb_ops) },
3034 { USB_DEVICE(0x0df6, 0x003f), USB_DEVICE_DATA(&rt2800usb_ops) },
3035 { USB_DEVICE(0x0df6, 0x0040), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornce2ebc92009-05-22 21:33:21 +02003036 { USB_DEVICE(0x0df6, 0x0042), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02003037 /* SMC */
3038 { USB_DEVICE(0x083a, 0x6618), USB_DEVICE_DATA(&rt2800usb_ops) },
3039 { USB_DEVICE(0x083a, 0x7511), USB_DEVICE_DATA(&rt2800usb_ops) },
3040 { USB_DEVICE(0x083a, 0x7512), USB_DEVICE_DATA(&rt2800usb_ops) },
3041 { USB_DEVICE(0x083a, 0x7522), USB_DEVICE_DATA(&rt2800usb_ops) },
3042 { USB_DEVICE(0x083a, 0x8522), USB_DEVICE_DATA(&rt2800usb_ops) },
3043 { USB_DEVICE(0x083a, 0xa512), USB_DEVICE_DATA(&rt2800usb_ops) },
3044 { USB_DEVICE(0x083a, 0xa618), USB_DEVICE_DATA(&rt2800usb_ops) },
3045 { USB_DEVICE(0x083a, 0xb522), USB_DEVICE_DATA(&rt2800usb_ops) },
3046 { USB_DEVICE(0x083a, 0xc522), USB_DEVICE_DATA(&rt2800usb_ops) },
3047 /* Sparklan */
3048 { USB_DEVICE(0x15a9, 0x0006), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doorn3b91c362009-05-21 19:16:14 +02003049 /* Sweex */
3050 { USB_DEVICE(0x177f, 0x0153), USB_DEVICE_DATA(&rt2800usb_ops) },
3051 { USB_DEVICE(0x177f, 0x0302), USB_DEVICE_DATA(&rt2800usb_ops) },
3052 { USB_DEVICE(0x177f, 0x0313), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02003053 /* U-Media*/
3054 { USB_DEVICE(0x157e, 0x300e), USB_DEVICE_DATA(&rt2800usb_ops) },
3055 /* ZCOM */
3056 { USB_DEVICE(0x0cde, 0x0022), USB_DEVICE_DATA(&rt2800usb_ops) },
3057 { USB_DEVICE(0x0cde, 0x0025), USB_DEVICE_DATA(&rt2800usb_ops) },
3058 /* Zinwell */
3059 { USB_DEVICE(0x5a57, 0x0280), USB_DEVICE_DATA(&rt2800usb_ops) },
3060 { USB_DEVICE(0x5a57, 0x0282), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornce2ebc92009-05-22 21:33:21 +02003061 { USB_DEVICE(0x5a57, 0x0283), USB_DEVICE_DATA(&rt2800usb_ops) },
3062 { USB_DEVICE(0x5a57, 0x5257), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02003063 /* Zyxel */
3064 { USB_DEVICE(0x0586, 0x3416), USB_DEVICE_DATA(&rt2800usb_ops) },
3065 { USB_DEVICE(0x0586, 0x341a), USB_DEVICE_DATA(&rt2800usb_ops) },
3066 { 0, }
3067};
3068
3069MODULE_AUTHOR(DRV_PROJECT);
3070MODULE_VERSION(DRV_VERSION);
3071MODULE_DESCRIPTION("Ralink RT2800 USB Wireless LAN driver.");
3072MODULE_SUPPORTED_DEVICE("Ralink RT2870 USB chipset based cards");
3073MODULE_DEVICE_TABLE(usb, rt2800usb_device_table);
3074MODULE_FIRMWARE(FIRMWARE_RT2870);
3075MODULE_LICENSE("GPL");
3076
3077static struct usb_driver rt2800usb_driver = {
3078 .name = KBUILD_MODNAME,
3079 .id_table = rt2800usb_device_table,
3080 .probe = rt2x00usb_probe,
3081 .disconnect = rt2x00usb_disconnect,
3082 .suspend = rt2x00usb_suspend,
3083 .resume = rt2x00usb_resume,
3084};
3085
3086static int __init rt2800usb_init(void)
3087{
3088 return usb_register(&rt2800usb_driver);
3089}
3090
3091static void __exit rt2800usb_exit(void)
3092{
3093 usb_deregister(&rt2800usb_driver);
3094}
3095
3096module_init(rt2800usb_init);
3097module_exit(rt2800usb_exit);