blob: b64bc69d7bbbe6c9ff1d867c6d395ddacd13b184 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef PHY_H
18#define PHY_H
19
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -070020void ath9k_hw_ar9280_set_channel(struct ath_hw *ah,
Sujith19b73c72008-08-14 13:28:20 +053021 struct ath9k_channel
22 *chan);
Sujithcbe61d82009-02-09 13:27:12 +053023bool ath9k_hw_set_channel(struct ath_hw *ah,
Sujith19b73c72008-08-14 13:28:20 +053024 struct ath9k_channel *chan);
Sujithcbe61d82009-02-09 13:27:12 +053025void ath9k_hw_write_regs(struct ath_hw *ah, u32 modesIndex,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070026 u32 freqIndex, int regWrites);
Sujithcbe61d82009-02-09 13:27:12 +053027bool ath9k_hw_set_rf_regs(struct ath_hw *ah,
Sujith19b73c72008-08-14 13:28:20 +053028 struct ath9k_channel *chan,
29 u16 modesIndex);
Sujithcbe61d82009-02-09 13:27:12 +053030void ath9k_hw_decrease_chain_power(struct ath_hw *ah,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070031 struct ath9k_channel *chan);
Sujithcbe61d82009-02-09 13:27:12 +053032bool ath9k_hw_init_rf(struct ath_hw *ah,
Sujith19b73c72008-08-14 13:28:20 +053033 int *status);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070034
35#define AR_PHY_BASE 0x9800
36#define AR_PHY(_n) (AR_PHY_BASE + ((_n)<<2))
37
38#define AR_PHY_TEST 0x9800
39#define PHY_AGC_CLR 0x10000000
40#define RFSILENT_BB 0x00002000
41
42#define AR_PHY_TURBO 0x9804
43#define AR_PHY_FC_TURBO_MODE 0x00000001
44#define AR_PHY_FC_TURBO_SHORT 0x00000002
45#define AR_PHY_FC_DYN2040_EN 0x00000004
46#define AR_PHY_FC_DYN2040_PRI_ONLY 0x00000008
47#define AR_PHY_FC_DYN2040_PRI_CH 0x00000010
Luis R. Rodriguez64200142009-09-13 22:05:04 -070048/* For 25 MHz channel spacing -- not used but supported by hw */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070049#define AR_PHY_FC_DYN2040_EXT_CH 0x00000020
50#define AR_PHY_FC_HT_EN 0x00000040
51#define AR_PHY_FC_SHORT_GI_40 0x00000080
52#define AR_PHY_FC_WALSH 0x00000100
53#define AR_PHY_FC_SINGLE_HT_LTF1 0x00000200
Senthil Balasubramaniane7594072008-12-08 19:43:48 +053054#define AR_PHY_FC_ENABLE_DAC_FIFO 0x00000800
55
56#define AR_PHY_TEST2 0x9808
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070057
58#define AR_PHY_TIMING2 0x9810
59#define AR_PHY_TIMING3 0x9814
60#define AR_PHY_TIMING3_DSC_MAN 0xFFFE0000
61#define AR_PHY_TIMING3_DSC_MAN_S 17
62#define AR_PHY_TIMING3_DSC_EXP 0x0001E000
63#define AR_PHY_TIMING3_DSC_EXP_S 13
64
65#define AR_PHY_CHIP_ID 0x9818
66#define AR_PHY_CHIP_ID_REV_0 0x80
67#define AR_PHY_CHIP_ID_REV_1 0x81
68#define AR_PHY_CHIP_ID_9160_REV_0 0xb0
69
70#define AR_PHY_ACTIVE 0x981C
71#define AR_PHY_ACTIVE_EN 0x00000001
72#define AR_PHY_ACTIVE_DIS 0x00000000
73
74#define AR_PHY_RF_CTL2 0x9824
75#define AR_PHY_TX_END_DATA_START 0x000000FF
76#define AR_PHY_TX_END_DATA_START_S 0
77#define AR_PHY_TX_END_PA_ON 0x0000FF00
78#define AR_PHY_TX_END_PA_ON_S 8
79
80#define AR_PHY_RF_CTL3 0x9828
81#define AR_PHY_TX_END_TO_A2_RX_ON 0x00FF0000
82#define AR_PHY_TX_END_TO_A2_RX_ON_S 16
83
84#define AR_PHY_ADC_CTL 0x982C
85#define AR_PHY_ADC_CTL_OFF_INBUFGAIN 0x00000003
86#define AR_PHY_ADC_CTL_OFF_INBUFGAIN_S 0
87#define AR_PHY_ADC_CTL_OFF_PWDDAC 0x00002000
88#define AR_PHY_ADC_CTL_OFF_PWDBANDGAP 0x00004000
89#define AR_PHY_ADC_CTL_OFF_PWDADC 0x00008000
90#define AR_PHY_ADC_CTL_ON_INBUFGAIN 0x00030000
91#define AR_PHY_ADC_CTL_ON_INBUFGAIN_S 16
92
93#define AR_PHY_ADC_SERIAL_CTL 0x9830
94#define AR_PHY_SEL_INTERNAL_ADDAC 0x00000000
95#define AR_PHY_SEL_EXTERNAL_RADIO 0x00000001
96
97#define AR_PHY_RF_CTL4 0x9834
98#define AR_PHY_RF_CTL4_TX_END_XPAB_OFF 0xFF000000
99#define AR_PHY_RF_CTL4_TX_END_XPAB_OFF_S 24
100#define AR_PHY_RF_CTL4_TX_END_XPAA_OFF 0x00FF0000
101#define AR_PHY_RF_CTL4_TX_END_XPAA_OFF_S 16
102#define AR_PHY_RF_CTL4_FRAME_XPAB_ON 0x0000FF00
103#define AR_PHY_RF_CTL4_FRAME_XPAB_ON_S 8
104#define AR_PHY_RF_CTL4_FRAME_XPAA_ON 0x000000FF
105#define AR_PHY_RF_CTL4_FRAME_XPAA_ON_S 0
106
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530107#define AR_PHY_TSTDAC_CONST 0x983c
108
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700109#define AR_PHY_SETTLING 0x9844
110#define AR_PHY_SETTLING_SWITCH 0x00003F80
111#define AR_PHY_SETTLING_SWITCH_S 7
112
113#define AR_PHY_RXGAIN 0x9848
114#define AR_PHY_RXGAIN_TXRX_ATTEN 0x0003F000
115#define AR_PHY_RXGAIN_TXRX_ATTEN_S 12
116#define AR_PHY_RXGAIN_TXRX_RF_MAX 0x007C0000
117#define AR_PHY_RXGAIN_TXRX_RF_MAX_S 18
118#define AR9280_PHY_RXGAIN_TXRX_ATTEN 0x00003F80
119#define AR9280_PHY_RXGAIN_TXRX_ATTEN_S 7
120#define AR9280_PHY_RXGAIN_TXRX_MARGIN 0x001FC000
121#define AR9280_PHY_RXGAIN_TXRX_MARGIN_S 14
122
123#define AR_PHY_DESIRED_SZ 0x9850
124#define AR_PHY_DESIRED_SZ_ADC 0x000000FF
125#define AR_PHY_DESIRED_SZ_ADC_S 0
126#define AR_PHY_DESIRED_SZ_PGA 0x0000FF00
127#define AR_PHY_DESIRED_SZ_PGA_S 8
128#define AR_PHY_DESIRED_SZ_TOT_DES 0x0FF00000
129#define AR_PHY_DESIRED_SZ_TOT_DES_S 20
130
131#define AR_PHY_FIND_SIG 0x9858
132#define AR_PHY_FIND_SIG_FIRSTEP 0x0003F000
133#define AR_PHY_FIND_SIG_FIRSTEP_S 12
134#define AR_PHY_FIND_SIG_FIRPWR 0x03FC0000
135#define AR_PHY_FIND_SIG_FIRPWR_S 18
136
137#define AR_PHY_AGC_CTL1 0x985C
138#define AR_PHY_AGC_CTL1_COARSE_LOW 0x00007F80
139#define AR_PHY_AGC_CTL1_COARSE_LOW_S 7
140#define AR_PHY_AGC_CTL1_COARSE_HIGH 0x003F8000
141#define AR_PHY_AGC_CTL1_COARSE_HIGH_S 15
142
143#define AR_PHY_AGC_CONTROL 0x9860
144#define AR_PHY_AGC_CONTROL_CAL 0x00000001
145#define AR_PHY_AGC_CONTROL_NF 0x00000002
146#define AR_PHY_AGC_CONTROL_ENABLE_NF 0x00008000
147#define AR_PHY_AGC_CONTROL_FLTR_CAL 0x00010000
148#define AR_PHY_AGC_CONTROL_NO_UPDATE_NF 0x00020000
149
150#define AR_PHY_CCA 0x9864
151#define AR_PHY_MINCCA_PWR 0x0FF80000
152#define AR_PHY_MINCCA_PWR_S 19
153#define AR_PHY_CCA_THRESH62 0x0007F000
154#define AR_PHY_CCA_THRESH62_S 12
155#define AR9280_PHY_MINCCA_PWR 0x1FF00000
156#define AR9280_PHY_MINCCA_PWR_S 20
157#define AR9280_PHY_CCA_THRESH62 0x000FF000
158#define AR9280_PHY_CCA_THRESH62_S 12
159
160#define AR_PHY_SFCORR_LOW 0x986C
161#define AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW 0x00000001
162#define AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW 0x00003F00
163#define AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW_S 8
164#define AR_PHY_SFCORR_LOW_M1_THRESH_LOW 0x001FC000
165#define AR_PHY_SFCORR_LOW_M1_THRESH_LOW_S 14
166#define AR_PHY_SFCORR_LOW_M2_THRESH_LOW 0x0FE00000
167#define AR_PHY_SFCORR_LOW_M2_THRESH_LOW_S 21
168
169#define AR_PHY_SFCORR 0x9868
170#define AR_PHY_SFCORR_M2COUNT_THR 0x0000001F
171#define AR_PHY_SFCORR_M2COUNT_THR_S 0
172#define AR_PHY_SFCORR_M1_THRESH 0x00FE0000
173#define AR_PHY_SFCORR_M1_THRESH_S 17
174#define AR_PHY_SFCORR_M2_THRESH 0x7F000000
175#define AR_PHY_SFCORR_M2_THRESH_S 24
176
177#define AR_PHY_SLEEP_CTR_CONTROL 0x9870
178#define AR_PHY_SLEEP_CTR_LIMIT 0x9874
179#define AR_PHY_SYNTH_CONTROL 0x9874
180#define AR_PHY_SLEEP_SCAL 0x9878
181
182#define AR_PHY_PLL_CTL 0x987c
183#define AR_PHY_PLL_CTL_40 0xaa
184#define AR_PHY_PLL_CTL_40_5413 0x04
185#define AR_PHY_PLL_CTL_44 0xab
186#define AR_PHY_PLL_CTL_44_2133 0xeb
187#define AR_PHY_PLL_CTL_40_2133 0xea
188
Luis R. Rodriguezec11bb82009-10-27 12:59:36 -0400189#define AR_PHY_SPECTRAL_SCAN 0x9910 /* AR9280 spectral scan configuration register */
190#define AR_PHY_SPECTRAL_SCAN_ENABLE 0x1
191#define AR_PHY_SPECTRAL_SCAN_ENA 0x00000001 /* Enable spectral scan, reg 68, bit 0 */
192#define AR_PHY_SPECTRAL_SCAN_ENA_S 0 /* Enable spectral scan, reg 68, bit 0 */
193#define AR_PHY_SPECTRAL_SCAN_ACTIVE 0x00000002 /* Activate spectral scan reg 68, bit 1*/
194#define AR_PHY_SPECTRAL_SCAN_ACTIVE_S 1 /* Activate spectral scan reg 68, bit 1*/
195#define AR_PHY_SPECTRAL_SCAN_FFT_PERIOD 0x000000F0 /* Interval for FFT reports, reg 68, bits 4-7*/
196#define AR_PHY_SPECTRAL_SCAN_FFT_PERIOD_S 4
197#define AR_PHY_SPECTRAL_SCAN_PERIOD 0x0000FF00 /* Interval for FFT reports, reg 68, bits 8-15*/
198#define AR_PHY_SPECTRAL_SCAN_PERIOD_S 8
199#define AR_PHY_SPECTRAL_SCAN_COUNT 0x00FF0000 /* Number of reports, reg 68, bits 16-23*/
200#define AR_PHY_SPECTRAL_SCAN_COUNT_S 16
201#define AR_PHY_SPECTRAL_SCAN_SHORT_REPEAT 0x01000000 /* Short repeat, reg 68, bit 24*/
202#define AR_PHY_SPECTRAL_SCAN_SHORT_REPEAT_S 24 /* Short repeat, reg 68, bit 24*/
Luis R. Rodriguez670388c2009-08-03 23:14:11 -0400203
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700204#define AR_PHY_RX_DELAY 0x9914
205#define AR_PHY_SEARCH_START_DELAY 0x9918
206#define AR_PHY_RX_DELAY_DELAY 0x00003FFF
207
208#define AR_PHY_TIMING_CTRL4(_i) (0x9920 + ((_i) << 12))
209#define AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF 0x01F
210#define AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF_S 0
211#define AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF 0x7E0
212#define AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF_S 5
213#define AR_PHY_TIMING_CTRL4_IQCORR_ENABLE 0x800
214#define AR_PHY_TIMING_CTRL4_IQCAL_LOG_COUNT_MAX 0xF000
215#define AR_PHY_TIMING_CTRL4_IQCAL_LOG_COUNT_MAX_S 12
216#define AR_PHY_TIMING_CTRL4_DO_CAL 0x10000
217
218#define AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI 0x80000000
219#define AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER 0x40000000
220#define AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK 0x20000000
221#define AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK 0x10000000
222
223#define AR_PHY_TIMING5 0x9924
224#define AR_PHY_TIMING5_CYCPWR_THR1 0x000000FE
225#define AR_PHY_TIMING5_CYCPWR_THR1_S 1
226
227#define AR_PHY_POWER_TX_RATE1 0x9934
228#define AR_PHY_POWER_TX_RATE2 0x9938
229#define AR_PHY_POWER_TX_RATE_MAX 0x993c
230#define AR_PHY_POWER_TX_RATE_MAX_TPC_ENABLE 0x00000040
231
232#define AR_PHY_FRAME_CTL 0x9944
233#define AR_PHY_FRAME_CTL_TX_CLIP 0x00000038
234#define AR_PHY_FRAME_CTL_TX_CLIP_S 3
235
236#define AR_PHY_TXPWRADJ 0x994C
237#define AR_PHY_TXPWRADJ_CCK_GAIN_DELTA 0x00000FC0
238#define AR_PHY_TXPWRADJ_CCK_GAIN_DELTA_S 6
239#define AR_PHY_TXPWRADJ_CCK_PCDAC_INDEX 0x00FC0000
240#define AR_PHY_TXPWRADJ_CCK_PCDAC_INDEX_S 18
241
242#define AR_PHY_RADAR_EXT 0x9940
243#define AR_PHY_RADAR_EXT_ENA 0x00004000
244
245#define AR_PHY_RADAR_0 0x9954
246#define AR_PHY_RADAR_0_ENA 0x00000001
247#define AR_PHY_RADAR_0_FFT_ENA 0x80000000
248#define AR_PHY_RADAR_0_INBAND 0x0000003e
249#define AR_PHY_RADAR_0_INBAND_S 1
250#define AR_PHY_RADAR_0_PRSSI 0x00000FC0
251#define AR_PHY_RADAR_0_PRSSI_S 6
252#define AR_PHY_RADAR_0_HEIGHT 0x0003F000
253#define AR_PHY_RADAR_0_HEIGHT_S 12
254#define AR_PHY_RADAR_0_RRSSI 0x00FC0000
255#define AR_PHY_RADAR_0_RRSSI_S 18
256#define AR_PHY_RADAR_0_FIRPWR 0x7F000000
257#define AR_PHY_RADAR_0_FIRPWR_S 24
258
259#define AR_PHY_RADAR_1 0x9958
260#define AR_PHY_RADAR_1_RELPWR_ENA 0x00800000
261#define AR_PHY_RADAR_1_USE_FIR128 0x00400000
262#define AR_PHY_RADAR_1_RELPWR_THRESH 0x003F0000
263#define AR_PHY_RADAR_1_RELPWR_THRESH_S 16
264#define AR_PHY_RADAR_1_BLOCK_CHECK 0x00008000
265#define AR_PHY_RADAR_1_MAX_RRSSI 0x00004000
266#define AR_PHY_RADAR_1_RELSTEP_CHECK 0x00002000
267#define AR_PHY_RADAR_1_RELSTEP_THRESH 0x00001F00
268#define AR_PHY_RADAR_1_RELSTEP_THRESH_S 8
269#define AR_PHY_RADAR_1_MAXLEN 0x000000FF
270#define AR_PHY_RADAR_1_MAXLEN_S 0
271
272#define AR_PHY_SWITCH_CHAIN_0 0x9960
273#define AR_PHY_SWITCH_COM 0x9964
274
275#define AR_PHY_SIGMA_DELTA 0x996C
276#define AR_PHY_SIGMA_DELTA_ADC_SEL 0x00000003
277#define AR_PHY_SIGMA_DELTA_ADC_SEL_S 0
278#define AR_PHY_SIGMA_DELTA_FILT2 0x000000F8
279#define AR_PHY_SIGMA_DELTA_FILT2_S 3
280#define AR_PHY_SIGMA_DELTA_FILT1 0x00001F00
281#define AR_PHY_SIGMA_DELTA_FILT1_S 8
282#define AR_PHY_SIGMA_DELTA_ADC_CLIP 0x01FFE000
283#define AR_PHY_SIGMA_DELTA_ADC_CLIP_S 13
284
285#define AR_PHY_RESTART 0x9970
286#define AR_PHY_RESTART_DIV_GC 0x001C0000
287#define AR_PHY_RESTART_DIV_GC_S 18
288
289#define AR_PHY_RFBUS_REQ 0x997C
290#define AR_PHY_RFBUS_REQ_EN 0x00000001
291
292#define AR_PHY_TIMING7 0x9980
293#define AR_PHY_TIMING8 0x9984
294#define AR_PHY_TIMING8_PILOT_MASK_2 0x000FFFFF
295#define AR_PHY_TIMING8_PILOT_MASK_2_S 0
296
297#define AR_PHY_BIN_MASK2_1 0x9988
298#define AR_PHY_BIN_MASK2_2 0x998c
299#define AR_PHY_BIN_MASK2_3 0x9990
300#define AR_PHY_BIN_MASK2_4 0x9994
301
302#define AR_PHY_BIN_MASK_1 0x9900
303#define AR_PHY_BIN_MASK_2 0x9904
304#define AR_PHY_BIN_MASK_3 0x9908
305
306#define AR_PHY_MASK_CTL 0x990c
307
308#define AR_PHY_BIN_MASK2_4_MASK_4 0x00003FFF
309#define AR_PHY_BIN_MASK2_4_MASK_4_S 0
310
311#define AR_PHY_TIMING9 0x9998
312#define AR_PHY_TIMING10 0x999c
313#define AR_PHY_TIMING10_PILOT_MASK_2 0x000FFFFF
314#define AR_PHY_TIMING10_PILOT_MASK_2_S 0
315
316#define AR_PHY_TIMING11 0x99a0
317#define AR_PHY_TIMING11_SPUR_DELTA_PHASE 0x000FFFFF
318#define AR_PHY_TIMING11_SPUR_DELTA_PHASE_S 0
319#define AR_PHY_TIMING11_SPUR_FREQ_SD 0x3FF00000
320#define AR_PHY_TIMING11_SPUR_FREQ_SD_S 20
321#define AR_PHY_TIMING11_USE_SPUR_IN_AGC 0x40000000
322#define AR_PHY_TIMING11_USE_SPUR_IN_SELFCOR 0x80000000
323
324#define AR_PHY_RX_CHAINMASK 0x99a4
325#define AR_PHY_NEW_ADC_DC_GAIN_CORR(_i) (0x99b4 + ((_i) << 12))
326#define AR_PHY_NEW_ADC_GAIN_CORR_ENABLE 0x40000000
327#define AR_PHY_NEW_ADC_DC_OFFSET_CORR_ENABLE 0x80000000
Sujith066edc82009-08-07 09:45:21 +0530328
329#define AR_PHY_MULTICHAIN_GAIN_CTL 0x99ac
330#define AR_PHY_9285_ANT_DIV_CTL_ALL 0x7f000000
331#define AR_PHY_9285_ANT_DIV_CTL 0x01000000
332#define AR_PHY_9285_ANT_DIV_CTL_S 24
333#define AR_PHY_9285_ANT_DIV_ALT_LNACONF 0x06000000
334#define AR_PHY_9285_ANT_DIV_ALT_LNACONF_S 25
335#define AR_PHY_9285_ANT_DIV_MAIN_LNACONF 0x18000000
336#define AR_PHY_9285_ANT_DIV_MAIN_LNACONF_S 27
337#define AR_PHY_9285_ANT_DIV_ALT_GAINTB 0x20000000
338#define AR_PHY_9285_ANT_DIV_ALT_GAINTB_S 29
339#define AR_PHY_9285_ANT_DIV_MAIN_GAINTB 0x40000000
340#define AR_PHY_9285_ANT_DIV_MAIN_GAINTB_S 30
341#define AR_PHY_9285_ANT_DIV_LNA1 2
342#define AR_PHY_9285_ANT_DIV_LNA2 1
343#define AR_PHY_9285_ANT_DIV_LNA1_PLUS_LNA2 3
344#define AR_PHY_9285_ANT_DIV_LNA1_MINUS_LNA2 0
345#define AR_PHY_9285_ANT_DIV_GAINTB_0 0
346#define AR_PHY_9285_ANT_DIV_GAINTB_1 1
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700347
348#define AR_PHY_EXT_CCA0 0x99b8
349#define AR_PHY_EXT_CCA0_THRESH62 0x000000FF
350#define AR_PHY_EXT_CCA0_THRESH62_S 0
351
352#define AR_PHY_EXT_CCA 0x99bc
353#define AR_PHY_EXT_CCA_CYCPWR_THR1 0x0000FE00
354#define AR_PHY_EXT_CCA_CYCPWR_THR1_S 9
355#define AR_PHY_EXT_CCA_THRESH62 0x007F0000
356#define AR_PHY_EXT_CCA_THRESH62_S 16
357#define AR_PHY_EXT_MINCCA_PWR 0xFF800000
358#define AR_PHY_EXT_MINCCA_PWR_S 23
359#define AR9280_PHY_EXT_MINCCA_PWR 0x01FF0000
360#define AR9280_PHY_EXT_MINCCA_PWR_S 16
361
362#define AR_PHY_SFCORR_EXT 0x99c0
363#define AR_PHY_SFCORR_EXT_M1_THRESH 0x0000007F
364#define AR_PHY_SFCORR_EXT_M1_THRESH_S 0
365#define AR_PHY_SFCORR_EXT_M2_THRESH 0x00003F80
366#define AR_PHY_SFCORR_EXT_M2_THRESH_S 7
367#define AR_PHY_SFCORR_EXT_M1_THRESH_LOW 0x001FC000
368#define AR_PHY_SFCORR_EXT_M1_THRESH_LOW_S 14
369#define AR_PHY_SFCORR_EXT_M2_THRESH_LOW 0x0FE00000
370#define AR_PHY_SFCORR_EXT_M2_THRESH_LOW_S 21
371#define AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S 28
372
373#define AR_PHY_HALFGI 0x99D0
374#define AR_PHY_HALFGI_DSC_MAN 0x0007FFF0
375#define AR_PHY_HALFGI_DSC_MAN_S 4
376#define AR_PHY_HALFGI_DSC_EXP 0x0000000F
377#define AR_PHY_HALFGI_DSC_EXP_S 0
378
379#define AR_PHY_CHAN_INFO_MEMORY 0x99DC
380#define AR_PHY_CHAN_INFO_MEMORY_CAPTURE_MASK 0x0001
381
382#define AR_PHY_HEAVY_CLIP_ENABLE 0x99E0
383
384#define AR_PHY_M_SLEEP 0x99f0
385#define AR_PHY_REFCLKDLY 0x99f4
386#define AR_PHY_REFCLKPD 0x99f8
387
388#define AR_PHY_CALMODE 0x99f0
389
390#define AR_PHY_CALMODE_IQ 0x00000000
391#define AR_PHY_CALMODE_ADC_GAIN 0x00000001
392#define AR_PHY_CALMODE_ADC_DC_PER 0x00000002
393#define AR_PHY_CALMODE_ADC_DC_INIT 0x00000003
394
395#define AR_PHY_CAL_MEAS_0(_i) (0x9c10 + ((_i) << 12))
396#define AR_PHY_CAL_MEAS_1(_i) (0x9c14 + ((_i) << 12))
397#define AR_PHY_CAL_MEAS_2(_i) (0x9c18 + ((_i) << 12))
398#define AR_PHY_CAL_MEAS_3(_i) (0x9c1c + ((_i) << 12))
399
400#define AR_PHY_CURRENT_RSSI 0x9c1c
401#define AR9280_PHY_CURRENT_RSSI 0x9c3c
402
403#define AR_PHY_RFBUS_GRANT 0x9C20
404#define AR_PHY_RFBUS_GRANT_EN 0x00000001
405
406#define AR_PHY_CHAN_INFO_GAIN_DIFF 0x9CF4
407#define AR_PHY_CHAN_INFO_GAIN_DIFF_UPPER_LIMIT 320
408
409#define AR_PHY_CHAN_INFO_GAIN 0x9CFC
410
411#define AR_PHY_MODE 0xA200
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530412#define AR_PHY_MODE_ASYNCFIFO 0x80
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700413#define AR_PHY_MODE_AR2133 0x08
414#define AR_PHY_MODE_AR5111 0x00
415#define AR_PHY_MODE_AR5112 0x08
416#define AR_PHY_MODE_DYNAMIC 0x04
417#define AR_PHY_MODE_RF2GHZ 0x02
418#define AR_PHY_MODE_RF5GHZ 0x00
419#define AR_PHY_MODE_CCK 0x01
420#define AR_PHY_MODE_OFDM 0x00
421#define AR_PHY_MODE_DYN_CCK_DISABLE 0x100
422
423#define AR_PHY_CCK_TX_CTRL 0xA204
424#define AR_PHY_CCK_TX_CTRL_JAPAN 0x00000010
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530425#define AR_PHY_CCK_TX_CTRL_TX_DAC_SCALE_CCK 0x0000000C
426#define AR_PHY_CCK_TX_CTRL_TX_DAC_SCALE_CCK_S 2
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700427
428#define AR_PHY_CCK_DETECT 0xA208
429#define AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK 0x0000003F
430#define AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK_S 0
431/* [12:6] settling time for antenna switch */
432#define AR_PHY_CCK_DETECT_ANT_SWITCH_TIME 0x00001FC0
433#define AR_PHY_CCK_DETECT_ANT_SWITCH_TIME_S 6
434#define AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV 0x2000
Sujith7f638452009-08-07 09:45:23 +0530435#define AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV_S 13
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700436
437#define AR_PHY_GAIN_2GHZ 0xA20C
438#define AR_PHY_GAIN_2GHZ_RXTX_MARGIN 0x00FC0000
439#define AR_PHY_GAIN_2GHZ_RXTX_MARGIN_S 18
440#define AR_PHY_GAIN_2GHZ_BSW_MARGIN 0x00003C00
441#define AR_PHY_GAIN_2GHZ_BSW_MARGIN_S 10
442#define AR_PHY_GAIN_2GHZ_BSW_ATTEN 0x0000001F
443#define AR_PHY_GAIN_2GHZ_BSW_ATTEN_S 0
444
445#define AR_PHY_GAIN_2GHZ_XATTEN2_MARGIN 0x003E0000
446#define AR_PHY_GAIN_2GHZ_XATTEN2_MARGIN_S 17
447#define AR_PHY_GAIN_2GHZ_XATTEN1_MARGIN 0x0001F000
448#define AR_PHY_GAIN_2GHZ_XATTEN1_MARGIN_S 12
449#define AR_PHY_GAIN_2GHZ_XATTEN2_DB 0x00000FC0
450#define AR_PHY_GAIN_2GHZ_XATTEN2_DB_S 6
451#define AR_PHY_GAIN_2GHZ_XATTEN1_DB 0x0000003F
452#define AR_PHY_GAIN_2GHZ_XATTEN1_DB_S 0
453
454#define AR_PHY_CCK_RXCTRL4 0xA21C
455#define AR_PHY_CCK_RXCTRL4_FREQ_EST_SHORT 0x01F80000
456#define AR_PHY_CCK_RXCTRL4_FREQ_EST_SHORT_S 19
457
458#define AR_PHY_DAG_CTRLCCK 0xA228
459#define AR_PHY_DAG_CTRLCCK_EN_RSSI_THR 0x00000200
460#define AR_PHY_DAG_CTRLCCK_RSSI_THR 0x0001FC00
461#define AR_PHY_DAG_CTRLCCK_RSSI_THR_S 10
462
463#define AR_PHY_FORCE_CLKEN_CCK 0xA22C
464#define AR_PHY_FORCE_CLKEN_CCK_MRC_MUX 0x00000040
465
466#define AR_PHY_POWER_TX_RATE3 0xA234
467#define AR_PHY_POWER_TX_RATE4 0xA238
468
469#define AR_PHY_SCRM_SEQ_XR 0xA23C
470#define AR_PHY_HEADER_DETECT_XR 0xA240
471#define AR_PHY_CHIRP_DETECTED_XR 0xA244
472#define AR_PHY_BLUETOOTH 0xA254
473
474#define AR_PHY_TPCRG1 0xA258
475#define AR_PHY_TPCRG1_NUM_PD_GAIN 0x0000c000
476#define AR_PHY_TPCRG1_NUM_PD_GAIN_S 14
477
478#define AR_PHY_TPCRG1_PD_GAIN_1 0x00030000
479#define AR_PHY_TPCRG1_PD_GAIN_1_S 16
480#define AR_PHY_TPCRG1_PD_GAIN_2 0x000C0000
481#define AR_PHY_TPCRG1_PD_GAIN_2_S 18
482#define AR_PHY_TPCRG1_PD_GAIN_3 0x00300000
483#define AR_PHY_TPCRG1_PD_GAIN_3_S 20
484
Senthil Balasubramanian4e845162009-03-06 11:24:10 +0530485#define AR_PHY_TPCRG1_PD_CAL_ENABLE 0x00400000
486#define AR_PHY_TPCRG1_PD_CAL_ENABLE_S 22
487
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530488#define AR_PHY_TX_PWRCTRL4 0xa264
489#define AR_PHY_TX_PWRCTRL_PD_AVG_VALID 0x00000001
490#define AR_PHY_TX_PWRCTRL_PD_AVG_VALID_S 0
491#define AR_PHY_TX_PWRCTRL_PD_AVG_OUT 0x000001FE
492#define AR_PHY_TX_PWRCTRL_PD_AVG_OUT_S 1
493
494#define AR_PHY_TX_PWRCTRL6_0 0xa270
495#define AR_PHY_TX_PWRCTRL6_1 0xb270
496#define AR_PHY_TX_PWRCTRL_ERR_EST_MODE 0x03000000
497#define AR_PHY_TX_PWRCTRL_ERR_EST_MODE_S 24
498
499#define AR_PHY_TX_PWRCTRL7 0xa274
500#define AR_PHY_TX_PWRCTRL_INIT_TX_GAIN 0x01F80000
501#define AR_PHY_TX_PWRCTRL_INIT_TX_GAIN_S 19
502
503#define AR_PHY_TX_PWRCTRL9 0xa27C
504#define AR_PHY_TX_DESIRED_SCALE_CCK 0x00007C00
505#define AR_PHY_TX_DESIRED_SCALE_CCK_S 10
Vivek Natarajandb91f2e2009-08-14 11:27:16 +0530506#define AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL 0x80000000
507#define AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL_S 31
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530508
509#define AR_PHY_TX_GAIN_TBL1 0xa300
510#define AR_PHY_TX_GAIN 0x0007F000
511#define AR_PHY_TX_GAIN_S 12
512
Vivek Natarajandb91f2e2009-08-14 11:27:16 +0530513#define AR_PHY_CH0_TX_PWRCTRL11 0xa398
514#define AR_PHY_CH1_TX_PWRCTRL11 0xb398
515#define AR_PHY_TX_PWRCTRL_OLPC_TEMP_COMP 0x0000FC00
516#define AR_PHY_TX_PWRCTRL_OLPC_TEMP_COMP_S 10
517
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700518#define AR_PHY_VIT_MASK2_M_46_61 0xa3a0
519#define AR_PHY_MASK2_M_31_45 0xa3a4
520#define AR_PHY_MASK2_M_16_30 0xa3a8
521#define AR_PHY_MASK2_M_00_15 0xa3ac
522#define AR_PHY_MASK2_P_15_01 0xa3b8
523#define AR_PHY_MASK2_P_30_16 0xa3bc
524#define AR_PHY_MASK2_P_45_31 0xa3c0
525#define AR_PHY_MASK2_P_61_45 0xa3c4
526#define AR_PHY_SPUR_REG 0x994c
527
528#define AR_PHY_SPUR_REG_MASK_RATE_CNTL (0xFF << 18)
529#define AR_PHY_SPUR_REG_MASK_RATE_CNTL_S 18
530
531#define AR_PHY_SPUR_REG_ENABLE_MASK_PPM 0x20000
532#define AR_PHY_SPUR_REG_MASK_RATE_SELECT (0xFF << 9)
533#define AR_PHY_SPUR_REG_MASK_RATE_SELECT_S 9
534#define AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI 0x100
535#define AR_PHY_SPUR_REG_SPUR_RSSI_THRESH 0x7F
536#define AR_PHY_SPUR_REG_SPUR_RSSI_THRESH_S 0
537
538#define AR_PHY_PILOT_MASK_01_30 0xa3b0
539#define AR_PHY_PILOT_MASK_31_60 0xa3b4
540
541#define AR_PHY_CHANNEL_MASK_01_30 0x99d4
542#define AR_PHY_CHANNEL_MASK_31_60 0x99d8
543
544#define AR_PHY_ANALOG_SWAP 0xa268
545#define AR_PHY_SWAP_ALT_CHAIN 0x00000040
546
547#define AR_PHY_TPCRG5 0xA26C
548#define AR_PHY_TPCRG5_PD_GAIN_OVERLAP 0x0000000F
549#define AR_PHY_TPCRG5_PD_GAIN_OVERLAP_S 0
550#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_1 0x000003F0
551#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_1_S 4
552#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_2 0x0000FC00
553#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_2_S 10
554#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_3 0x003F0000
555#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_3_S 16
556#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_4 0x0FC00000
557#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_4_S 22
558
Sujithedf7c062009-02-12 10:06:49 +0530559/* Carrier leak calibration control, do it after AGC calibration */
560#define AR_PHY_CL_CAL_CTL 0xA358
561#define AR_PHY_CL_CAL_ENABLE 0x00000002
Senthil Balasubramanian4e845162009-03-06 11:24:10 +0530562#define AR_PHY_PARALLEL_CAL_ENABLE 0x00000001
Sujithedf7c062009-02-12 10:06:49 +0530563
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700564#define AR_PHY_POWER_TX_RATE5 0xA38C
565#define AR_PHY_POWER_TX_RATE6 0xA390
566
567#define AR_PHY_CAL_CHAINMASK 0xA39C
568
569#define AR_PHY_POWER_TX_SUB 0xA3C8
570#define AR_PHY_POWER_TX_RATE7 0xA3CC
571#define AR_PHY_POWER_TX_RATE8 0xA3D0
572#define AR_PHY_POWER_TX_RATE9 0xA3D4
573
574#define AR_PHY_XPA_CFG 0xA3D8
575#define AR_PHY_FORCE_XPA_CFG 0x000000001
576#define AR_PHY_FORCE_XPA_CFG_S 0
577
578#define AR_PHY_CH1_CCA 0xa864
579#define AR_PHY_CH1_MINCCA_PWR 0x0FF80000
580#define AR_PHY_CH1_MINCCA_PWR_S 19
581#define AR9280_PHY_CH1_MINCCA_PWR 0x1FF00000
582#define AR9280_PHY_CH1_MINCCA_PWR_S 20
583
584#define AR_PHY_CH2_CCA 0xb864
585#define AR_PHY_CH2_MINCCA_PWR 0x0FF80000
586#define AR_PHY_CH2_MINCCA_PWR_S 19
587
588#define AR_PHY_CH1_EXT_CCA 0xa9bc
589#define AR_PHY_CH1_EXT_MINCCA_PWR 0xFF800000
590#define AR_PHY_CH1_EXT_MINCCA_PWR_S 23
591#define AR9280_PHY_CH1_EXT_MINCCA_PWR 0x01FF0000
592#define AR9280_PHY_CH1_EXT_MINCCA_PWR_S 16
593
594#define AR_PHY_CH2_EXT_CCA 0xb9bc
595#define AR_PHY_CH2_EXT_MINCCA_PWR 0xFF800000
596#define AR_PHY_CH2_EXT_MINCCA_PWR_S 23
597
598#define REG_WRITE_RF_ARRAY(iniarray, regData, regWr) do { \
599 int r; \
600 for (r = 0; r < ((iniarray)->ia_rows); r++) { \
601 REG_WRITE(ah, INI_RA((iniarray), r, 0), (regData)[r]); \
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700602 DO_DELAY(regWr); \
603 } \
604 } while (0)
605
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700606#define ATH9K_IS_MIC_ENABLED(ah) \
Sujith2660b812009-02-09 13:27:26 +0530607 ((ah)->sta_id1_defaults & AR_STA_ID1_CRPT_MIC_ENABLE)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700608
609#define ANTSWAP_AB 0x0001
610#define REDUCE_CHAIN_0 0x00000050
611#define REDUCE_CHAIN_1 0x00000051
612
613#define RF_BANK_SETUP(_bank, _iniarray, _col) do { \
614 int i; \
615 for (i = 0; i < (_iniarray)->ia_rows; i++) \
616 (_bank)[i] = INI_RA((_iniarray), i, _col);; \
617 } while (0)
618
619#endif