blob: ecb17495488cebfed16cec8e5c512f3aa181b813 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2007 Sam Leffler, Errno Consulting
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 * 1. Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer,
10 * without modification.
11 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
12 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
13 * redistribution must be conditioned upon including a substantially
14 * similar Disclaimer requirement for further binary redistribution.
15 * 3. Neither the names of the above-listed copyright holders nor the names
16 * of any contributors may be used to endorse or promote products derived
17 * from this software without specific prior written permission.
18 *
19 * Alternatively, this software may be distributed under the terms of the
20 * GNU General Public License ("GPL") version 2 as published by the Free
21 * Software Foundation.
22 *
23 * NO WARRANTY
24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
25 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
26 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
27 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
28 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
29 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
31 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
32 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
33 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
34 * THE POSSIBILITY OF SUCH DAMAGES.
35 *
36 */
37
38/*
39 * Defintions for the Atheros Wireless LAN controller driver.
40 */
41#ifndef _DEV_ATH_ATHVAR_H
42#define _DEV_ATH_ATHVAR_H
43
44#include <linux/interrupt.h>
45#include <linux/list.h>
46#include <linux/wireless.h>
47#include <linux/if_ether.h>
48
49#include "ath5k.h"
50#include "debug.h"
51
52#define ATH_RXBUF 40 /* number of RX buffers */
53#define ATH_TXBUF 200 /* number of TX buffers */
54#define ATH_BCBUF 1 /* number of beacon buffers */
55
56struct ath5k_buf {
57 struct list_head list;
58 unsigned int flags; /* tx descriptor flags */
59 struct ath5k_desc *desc; /* virtual addr of desc */
60 dma_addr_t daddr; /* physical addr of desc */
61 struct sk_buff *skb; /* skbuff for buf */
62 dma_addr_t skbaddr;/* physical addr of skb data */
63 struct ieee80211_tx_control ctl;
64};
65
66/*
67 * Data transmit queue state. One of these exists for each
68 * hardware transmit queue. Packets sent to us from above
69 * are assigned to queues based on their priority. Not all
70 * devices support a complete set of hardware transmit queues.
71 * For those devices the array sc_ac2q will map multiple
72 * priorities to fewer hardware queues (typically all to one
73 * hardware queue).
74 */
75struct ath5k_txq {
76 unsigned int qnum; /* hardware q number */
77 u32 *link; /* link ptr in last TX desc */
78 struct list_head q; /* transmit queue */
79 spinlock_t lock; /* lock on q and link */
80 bool setup;
81};
82
83#if CHAN_DEBUG
84#define ATH_CHAN_MAX (26+26+26+200+200)
85#else
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -050086#define ATH_CHAN_MAX (14+14+14+252+20)
Jiri Slabyfa1c1142007-08-12 17:33:16 +020087#endif
88
89/* Software Carrier, keeps track of the driver state
90 * associated with an instance of a device */
91struct ath5k_softc {
92 struct pci_dev *pdev; /* for dma mapping */
93 void __iomem *iobase; /* address of the device */
94 struct mutex lock; /* dev-level lock */
Johannes Berg57ffc582008-04-29 17:18:59 +020095 /* FIXME: how many does it really need? */
96 struct ieee80211_tx_queue_stats tx_stats[16];
Jiri Slabyfa1c1142007-08-12 17:33:16 +020097 struct ieee80211_low_level_stats ll_stats;
98 struct ieee80211_hw *hw; /* IEEE 802.11 common */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -050099 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200100 struct ieee80211_channel channels[ATH_CHAN_MAX];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500101 struct ieee80211_rate rates[AR5K_MAX_RATES * IEEE80211_NUM_BANDS];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200102 enum ieee80211_if_types opmode;
103 struct ath5k_hw *ah; /* Atheros HW */
104
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500105 struct ieee80211_supported_band *curband;
106
107 u8 a_rates;
108 u8 b_rates;
109 u8 g_rates;
110 u8 xr_rates;
111
Luis R. Rodriguezb4461972008-02-04 10:03:54 -0500112#ifdef CONFIG_ATH5K_DEBUG
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200113 struct ath5k_dbg_info debug; /* debug info */
Luis R. Rodriguezb4461972008-02-04 10:03:54 -0500114#endif /* CONFIG_ATH5K_DEBUG */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200115
116 struct ath5k_buf *bufptr; /* allocated buffer ptr */
117 struct ath5k_desc *desc; /* TX/RX descriptors */
118 dma_addr_t desc_daddr; /* DMA (physical) address */
119 size_t desc_len; /* size of TX/RX descriptors */
120 u16 cachelsz; /* cache line size */
121
122 DECLARE_BITMAP(status, 6);
123#define ATH_STAT_INVALID 0 /* disable hardware accesses */
124#define ATH_STAT_MRRETRY 1 /* multi-rate retry support */
125#define ATH_STAT_PROMISC 2
126#define ATH_STAT_LEDBLINKING 3 /* LED blink operation active */
127#define ATH_STAT_LEDENDBLINK 4 /* finish LED blink operation */
128#define ATH_STAT_LEDSOFT 5 /* enable LED gpio status */
129
130 unsigned int filter_flags; /* HW flags, AR5K_RX_FILTER_* */
131 unsigned int curmode; /* current phy mode */
132 struct ieee80211_channel *curchan; /* current h/w channel */
133
Johannes Berg32bfd352007-12-19 01:31:26 +0100134 struct ieee80211_vif *vif;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200135
136 struct {
137 u8 rxflags; /* radiotap rx flags */
138 u8 txflags; /* radiotap tx flags */
139 u16 ledon; /* softled on time */
140 u16 ledoff; /* softled off time */
141 } hwmap[32]; /* h/w rate ix mappings */
142
143 enum ath5k_int imask; /* interrupt mask copy */
144
145 DECLARE_BITMAP(keymap, AR5K_KEYCACHE_SIZE); /* key use bit map */
146
147 u8 bssidmask[ETH_ALEN];
148
149 unsigned int led_pin, /* GPIO pin for driving LED */
150 led_on, /* pin setting for LED on */
151 led_off; /* off time for current blink */
152 struct timer_list led_tim; /* led off timer */
153 u8 led_rxrate; /* current rx rate for LED */
154 u8 led_txrate; /* current tx rate for LED */
155
156 struct tasklet_struct restq; /* reset tasklet */
157
158 unsigned int rxbufsize; /* rx size based on mtu */
159 struct list_head rxbuf; /* receive buffer */
160 spinlock_t rxbuflock;
161 u32 *rxlink; /* link ptr in last RX desc */
162 struct tasklet_struct rxtq; /* rx intr tasklet */
163
164 struct list_head txbuf; /* transmit buffer */
165 spinlock_t txbuflock;
166 unsigned int txbuf_len; /* buf count in txbuf list */
167 struct ath5k_txq txqs[2]; /* beacon and tx */
168
169 struct ath5k_txq *txq; /* beacon and tx*/
170 struct tasklet_struct txtq; /* tx intr tasklet */
171
172 struct ath5k_buf *bbuf; /* beacon buffer */
173 unsigned int bhalq, /* SW q for outgoing beacons */
174 bmisscount, /* missed beacon transmits */
Bruno Randolfe535c1a2008-01-18 21:51:40 +0900175 bintval, /* beacon interval in TU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200176 bsent;
Bruno Randolf036cd1e2008-01-19 18:18:21 +0900177 unsigned int nexttbtt; /* next beacon time in TU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200178
179 struct timer_list calib_tim; /* calibration timer */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500180 int power_level; /* Requested tx power in dbm */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200181};
182
183#define ath5k_hw_hasbssidmask(_ah) \
184 (ath5k_hw_get_capability(_ah, AR5K_CAP_BSSIDMASK, 0, NULL) == 0)
185#define ath5k_hw_hasveol(_ah) \
186 (ath5k_hw_get_capability(_ah, AR5K_CAP_VEOL, 0, NULL) == 0)
187
188#endif