blob: 4e2c1e517f0652fb1877c378f760fdb03fe6e8bb [file] [log] [blame]
Thomas Gleixner67c5fc52008-01-30 13:30:15 +01001#ifndef _ASM_X86_APIC_H
2#define _ASM_X86_APIC_H
3
4#include <linux/pm.h>
5#include <linux/delay.h>
6#include <asm/fixmap.h>
7#include <asm/apicdef.h>
8#include <asm/processor.h>
9#include <asm/system.h>
10
11#define ARCH_APICTIMER_STOPS_ON_C3 1
12
13#define Dprintk(x...)
14
15/*
16 * Debugging macros
17 */
18#define APIC_QUIET 0
19#define APIC_VERBOSE 1
20#define APIC_DEBUG 2
21
22/*
23 * Define the default level of output to be very little
24 * This can be turned up by using apic=verbose for more
25 * information and apic=debug for _lots_ of information.
26 * apic_verbosity is defined in apic.c
27 */
28#define apic_printk(v, s, a...) do { \
29 if ((v) <= apic_verbosity) \
30 printk(s, ##a); \
31 } while (0)
32
33
34extern void generic_apic_probe(void);
35
36#ifdef CONFIG_X86_LOCAL_APIC
37
38extern int apic_verbosity;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010039extern int local_apic_timer_c2_ok;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010040
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010041extern int ioapic_force;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010042
Yinghai Lu3c999f12008-06-20 16:11:20 -070043extern int disable_apic;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010044/*
45 * Basic functions accessing APICs.
46 */
47#ifdef CONFIG_PARAVIRT
48#include <asm/paravirt.h>
Thomas Gleixner96a388d2007-10-11 11:20:03 +020049#else
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010050#define apic_write native_apic_write
51#define apic_write_atomic native_apic_write_atomic
52#define apic_read native_apic_read
53#define setup_boot_clock setup_boot_APIC_clock
54#define setup_secondary_clock setup_secondary_APIC_clock
Thomas Gleixner96a388d2007-10-11 11:20:03 +020055#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010056
Ravikiran G Thirumalaiaa7d8e25e2008-03-20 00:41:16 -070057extern int is_vsmp_box(void);
58
Harvey Harrison341d8852008-01-30 13:31:17 +010059static inline void native_apic_write(unsigned long reg, u32 v)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010060{
61 *((volatile u32 *)(APIC_BASE + reg)) = v;
62}
63
Harvey Harrison341d8852008-01-30 13:31:17 +010064static inline void native_apic_write_atomic(unsigned long reg, u32 v)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010065{
Joe Perches3c311fe2008-03-23 01:01:40 -070066 (void)xchg((u32 *)(APIC_BASE + reg), v);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010067}
68
Harvey Harrison341d8852008-01-30 13:31:17 +010069static inline u32 native_apic_read(unsigned long reg)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010070{
71 return *((volatile u32 *)(APIC_BASE + reg));
72}
73
74extern void apic_wait_icr_idle(void);
75extern u32 safe_apic_wait_icr_idle(void);
76extern int get_physical_broadcast(void);
77
78#ifdef CONFIG_X86_GOOD_APIC
79# define FORCE_READ_AROUND_WRITE 0
80# define apic_read_around(x)
81# define apic_write_around(x, y) apic_write((x), (y))
82#else
83# define FORCE_READ_AROUND_WRITE 1
84# define apic_read_around(x) apic_read(x)
85# define apic_write_around(x, y) apic_write_atomic((x), (y))
86#endif
87
88static inline void ack_APIC_irq(void)
89{
90 /*
91 * ack_APIC_irq() actually gets compiled as a single instruction:
92 * - a single rmw on Pentium/82489DX
93 * - a single write on P6+ cores (CONFIG_X86_GOOD_APIC)
94 * ... yummie.
95 */
96
97 /* Docs say use 0 for future compatibility */
98 apic_write_around(APIC_EOI, 0);
99}
100
101extern int lapic_get_maxlvt(void);
102extern void clear_local_APIC(void);
103extern void connect_bsp_APIC(void);
104extern void disconnect_bsp_APIC(int virt_wire_setup);
105extern void disable_local_APIC(void);
106extern void lapic_shutdown(void);
107extern int verify_local_APIC(void);
108extern void cache_APIC_registers(void);
109extern void sync_Arb_IDs(void);
110extern void init_bsp_APIC(void);
111extern void setup_local_APIC(void);
Andi Kleen739f33b2008-01-30 13:30:40 +0100112extern void end_local_APIC_setup(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100113extern void init_apic_mappings(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100114extern void setup_boot_APIC_clock(void);
115extern void setup_secondary_APIC_clock(void);
116extern int APIC_init_uniprocessor(void);
Jan Beuliche9427102008-01-30 13:31:24 +0100117extern void enable_NMI_through_LVT0(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100118
119/*
120 * On 32bit this is mach-xxx local
121 */
122#ifdef CONFIG_X86_64
Yinghai Lu8643f9d2008-02-19 03:21:06 -0800123extern void early_init_lapic_mapping(void);
Alok Kataria8fbbc4b2008-07-01 11:43:34 -0700124extern int apic_is_clustered_box(void);
125#else
126static inline int apic_is_clustered_box(void)
127{
128 return 0;
129}
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100130#endif
131
Robert Richter7b83dae2008-01-30 13:30:40 +0100132extern u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask);
133extern u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100134
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100135
136#else /* !CONFIG_X86_LOCAL_APIC */
137static inline void lapic_shutdown(void) { }
138#define local_apic_timer_c2_ok 1
Yinghai Luf3294a32008-06-27 01:41:56 -0700139static inline void init_apic_mappings(void) { }
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100140
141#endif /* !CONFIG_X86_LOCAL_APIC */
142
143#endif /* __ASM_APIC_H */