blob: e61dc4d4741c973d59ce4c33c7d332eb0a5fa6fa [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2007-2008 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published
7 * by the Free Software Foundation, incorporated herein by reference.
8 */
9
10#include <linux/delay.h>
Herbert Xuda3bc072009-01-18 21:50:16 -080011#include <linux/rtnetlink.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010012#include <linux/seq_file.h>
13#include "efx.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010014#include "mdio_10g.h"
15#include "falcon.h"
16#include "phy.h"
17#include "falcon_hwdefs.h"
18#include "boards.h"
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080019#include "workarounds.h"
20#include "selftest.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010021
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080022/* We expect these MMDs to be in the package. SFT9001 also has a
23 * clause 22 extension MMD, but since it doesn't have all the generic
24 * MMD registers it is pointless to include it here.
25 */
Ben Hutchings27dd2ca2008-12-12 21:44:14 -080026#define TENXPRESS_REQUIRED_DEVS (MDIO_MMDREG_DEVS_PMAPMD | \
27 MDIO_MMDREG_DEVS_PCS | \
Ben Hutchings04cc8ca2008-12-12 21:50:46 -080028 MDIO_MMDREG_DEVS_PHYXS | \
29 MDIO_MMDREG_DEVS_AN)
Ben Hutchings8ceee662008-04-27 12:55:59 +010030
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080031#define SFX7101_LOOPBACKS ((1 << LOOPBACK_PHYXS) | \
32 (1 << LOOPBACK_PCS) | \
33 (1 << LOOPBACK_PMAPMD) | \
34 (1 << LOOPBACK_NETWORK))
35
36#define SFT9001_LOOPBACKS ((1 << LOOPBACK_GPHY) | \
37 (1 << LOOPBACK_PHYXS) | \
38 (1 << LOOPBACK_PCS) | \
39 (1 << LOOPBACK_PMAPMD) | \
40 (1 << LOOPBACK_NETWORK))
Ben Hutchings3273c2e2008-05-07 13:36:19 +010041
Ben Hutchings8ceee662008-04-27 12:55:59 +010042/* We complain if we fail to see the link partner as 10G capable this many
43 * times in a row (must be > 1 as sampling the autoneg. registers is racy)
44 */
45#define MAX_BAD_LP_TRIES (5)
46
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080047/* LASI Control */
48#define PMA_PMD_LASI_CTRL 36866
49#define PMA_PMD_LASI_STATUS 36869
50#define PMA_PMD_LS_ALARM_LBN 0
51#define PMA_PMD_LS_ALARM_WIDTH 1
52#define PMA_PMD_TX_ALARM_LBN 1
53#define PMA_PMD_TX_ALARM_WIDTH 1
54#define PMA_PMD_RX_ALARM_LBN 2
55#define PMA_PMD_RX_ALARM_WIDTH 1
56#define PMA_PMD_AN_ALARM_LBN 3
57#define PMA_PMD_AN_ALARM_WIDTH 1
58
Ben Hutchings8ceee662008-04-27 12:55:59 +010059/* Extended control register */
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080060#define PMA_PMD_XCONTROL_REG 49152
61#define PMA_PMD_EXT_GMII_EN_LBN 1
62#define PMA_PMD_EXT_GMII_EN_WIDTH 1
63#define PMA_PMD_EXT_CLK_OUT_LBN 2
64#define PMA_PMD_EXT_CLK_OUT_WIDTH 1
65#define PMA_PMD_LNPGA_POWERDOWN_LBN 8 /* SFX7101 only */
66#define PMA_PMD_LNPGA_POWERDOWN_WIDTH 1
67#define PMA_PMD_EXT_CLK312_LBN 8 /* SFT9001 only */
68#define PMA_PMD_EXT_CLK312_WIDTH 1
69#define PMA_PMD_EXT_LPOWER_LBN 12
70#define PMA_PMD_EXT_LPOWER_WIDTH 1
Steve Hodgson869b5b32009-01-29 17:48:10 +000071#define PMA_PMD_EXT_ROBUST_LBN 14
72#define PMA_PMD_EXT_ROBUST_WIDTH 1
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080073#define PMA_PMD_EXT_SSR_LBN 15
74#define PMA_PMD_EXT_SSR_WIDTH 1
Ben Hutchings8ceee662008-04-27 12:55:59 +010075
76/* extended status register */
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080077#define PMA_PMD_XSTATUS_REG 49153
Ben Hutchings8ceee662008-04-27 12:55:59 +010078#define PMA_PMD_XSTAT_FLP_LBN (12)
79
80/* LED control register */
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080081#define PMA_PMD_LED_CTRL_REG 49159
Ben Hutchings8ceee662008-04-27 12:55:59 +010082#define PMA_PMA_LED_ACTIVITY_LBN (3)
83
84/* LED function override register */
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080085#define PMA_PMD_LED_OVERR_REG 49161
Ben Hutchings8ceee662008-04-27 12:55:59 +010086/* Bit positions for different LEDs (there are more but not wired on SFE4001)*/
87#define PMA_PMD_LED_LINK_LBN (0)
88#define PMA_PMD_LED_SPEED_LBN (2)
89#define PMA_PMD_LED_TX_LBN (4)
90#define PMA_PMD_LED_RX_LBN (6)
91/* Override settings */
92#define PMA_PMD_LED_AUTO (0) /* H/W control */
93#define PMA_PMD_LED_ON (1)
94#define PMA_PMD_LED_OFF (2)
95#define PMA_PMD_LED_FLASH (3)
Ben Hutchings04cc8ca2008-12-12 21:50:46 -080096#define PMA_PMD_LED_MASK 3
Ben Hutchings8ceee662008-04-27 12:55:59 +010097/* All LEDs under hardware control */
98#define PMA_PMD_LED_FULL_AUTO (0)
99/* Green and Amber under hardware control, Red off */
100#define PMA_PMD_LED_DEFAULT (PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN)
101
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800102#define PMA_PMD_SPEED_ENABLE_REG 49192
103#define PMA_PMD_100TX_ADV_LBN 1
104#define PMA_PMD_100TX_ADV_WIDTH 1
105#define PMA_PMD_1000T_ADV_LBN 2
106#define PMA_PMD_1000T_ADV_WIDTH 1
107#define PMA_PMD_10000T_ADV_LBN 3
108#define PMA_PMD_10000T_ADV_WIDTH 1
109#define PMA_PMD_SPEED_LBN 4
110#define PMA_PMD_SPEED_WIDTH 4
Ben Hutchings8ceee662008-04-27 12:55:59 +0100111
Ben Hutchings307505e2008-12-26 13:48:00 -0800112/* Cable diagnostics - SFT9001 only */
113#define PMA_PMD_CDIAG_CTRL_REG 49213
114#define CDIAG_CTRL_IMMED_LBN 15
115#define CDIAG_CTRL_BRK_LINK_LBN 12
116#define CDIAG_CTRL_IN_PROG_LBN 11
117#define CDIAG_CTRL_LEN_UNIT_LBN 10
118#define CDIAG_CTRL_LEN_METRES 1
119#define PMA_PMD_CDIAG_RES_REG 49174
120#define CDIAG_RES_A_LBN 12
121#define CDIAG_RES_B_LBN 8
122#define CDIAG_RES_C_LBN 4
123#define CDIAG_RES_D_LBN 0
124#define CDIAG_RES_WIDTH 4
125#define CDIAG_RES_OPEN 2
126#define CDIAG_RES_OK 1
127#define CDIAG_RES_INVALID 0
128/* Set of 4 registers for pairs A-D */
129#define PMA_PMD_CDIAG_LEN_REG 49175
130
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800131/* Serdes control registers - SFT9001 only */
132#define PMA_PMD_CSERDES_CTRL_REG 64258
133/* Set the 156.25 MHz output to 312.5 MHz to drive Falcon's XMAC */
134#define PMA_PMD_CSERDES_DEFAULT 0x000f
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100135
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800136/* Misc register defines - SFX7101 only */
137#define PCS_CLOCK_CTRL_REG 55297
Ben Hutchings8ceee662008-04-27 12:55:59 +0100138#define PLL312_RST_N_LBN 2
139
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800140#define PCS_SOFT_RST2_REG 55302
Ben Hutchings8ceee662008-04-27 12:55:59 +0100141#define SERDES_RST_N_LBN 13
142#define XGXS_RST_N_LBN 12
143
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800144#define PCS_TEST_SELECT_REG 55303 /* PRM 10.5.8 */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100145#define CLK312_EN_LBN 3
146
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100147/* PHYXS registers */
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800148#define PHYXS_XCONTROL_REG 49152
149#define PHYXS_RESET_LBN 15
150#define PHYXS_RESET_WIDTH 1
151
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100152#define PHYXS_TEST1 (49162)
153#define LOOPBACK_NEAR_LBN (8)
154#define LOOPBACK_NEAR_WIDTH (1)
155
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800156#define PCS_10GBASET_STAT1 32
157#define PCS_10GBASET_BLKLK_LBN 0
158#define PCS_10GBASET_BLKLK_WIDTH 1
159
Ben Hutchings8ceee662008-04-27 12:55:59 +0100160/* Boot status register */
Ben Hutchings190dbcf2009-02-27 13:06:45 +0000161#define PCS_BOOT_STATUS_REG 53248
162#define PCS_BOOT_FATAL_ERROR_LBN 0
163#define PCS_BOOT_PROGRESS_LBN 1
164#define PCS_BOOT_PROGRESS_WIDTH 2
165#define PCS_BOOT_PROGRESS_INIT 0
166#define PCS_BOOT_PROGRESS_WAIT_MDIO 1
167#define PCS_BOOT_PROGRESS_CHECKSUM 2
168#define PCS_BOOT_PROGRESS_JUMP 3
169#define PCS_BOOT_DOWNLOAD_WAIT_LBN 3
170#define PCS_BOOT_CODE_STARTED_LBN 4
Ben Hutchings8ceee662008-04-27 12:55:59 +0100171
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800172/* 100M/1G PHY registers */
173#define GPHY_XCONTROL_REG 49152
174#define GPHY_ISOLATE_LBN 10
175#define GPHY_ISOLATE_WIDTH 1
176#define GPHY_DUPLEX_LBN 8
177#define GPHY_DUPLEX_WIDTH 1
178#define GPHY_LOOPBACK_NEAR_LBN 14
179#define GPHY_LOOPBACK_NEAR_WIDTH 1
180
181#define C22EXT_STATUS_REG 49153
182#define C22EXT_STATUS_LINK_LBN 2
183#define C22EXT_STATUS_LINK_WIDTH 1
184
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000185#define C22EXT_MSTSLV_CTRL 49161
186#define C22EXT_MSTSLV_CTRL_ADV_1000_HD_LBN 8
187#define C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN 9
188
189#define C22EXT_MSTSLV_STATUS 49162
190#define C22EXT_MSTSLV_STATUS_LP_1000_HD_LBN 10
191#define C22EXT_MSTSLV_STATUS_LP_1000_FD_LBN 11
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800192
Ben Hutchings8ceee662008-04-27 12:55:59 +0100193/* Time to wait between powering down the LNPGA and turning off the power
194 * rails */
195#define LNPGA_PDOWN_WAIT (HZ / 5)
196
Ben Hutchings8ceee662008-04-27 12:55:59 +0100197struct tenxpress_phy_data {
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100198 enum efx_loopback_mode loopback_mode;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100199 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100200 int bad_lp_tries;
201};
202
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800203static ssize_t show_phy_short_reach(struct device *dev,
204 struct device_attribute *attr, char *buf)
205{
206 struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
207 int reg;
208
209 reg = mdio_clause45_read(efx, efx->mii.phy_id, MDIO_MMD_PMAPMD,
210 MDIO_PMAPMD_10GBT_TXPWR);
211 return sprintf(buf, "%d\n",
212 !!(reg & (1 << MDIO_PMAPMD_10GBT_TXPWR_SHORT_LBN)));
213}
214
215static ssize_t set_phy_short_reach(struct device *dev,
216 struct device_attribute *attr,
217 const char *buf, size_t count)
218{
219 struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
220
221 rtnl_lock();
222 mdio_clause45_set_flag(efx, efx->mii.phy_id, MDIO_MMD_PMAPMD,
223 MDIO_PMAPMD_10GBT_TXPWR,
224 MDIO_PMAPMD_10GBT_TXPWR_SHORT_LBN,
225 count != 0 && *buf != '0');
226 efx_reconfigure_port(efx);
227 rtnl_unlock();
228
229 return count;
230}
231
232static DEVICE_ATTR(phy_short_reach, 0644, show_phy_short_reach,
233 set_phy_short_reach);
234
Ben Hutchings190dbcf2009-02-27 13:06:45 +0000235int sft9001_wait_boot(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100236{
Ben Hutchings190dbcf2009-02-27 13:06:45 +0000237 unsigned long timeout = jiffies + HZ + 1;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100238 int boot_stat;
239
Ben Hutchings190dbcf2009-02-27 13:06:45 +0000240 for (;;) {
241 boot_stat = mdio_clause45_read(efx, efx->mii.phy_id,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100242 MDIO_MMD_PCS,
243 PCS_BOOT_STATUS_REG);
Ben Hutchings190dbcf2009-02-27 13:06:45 +0000244 if (boot_stat >= 0) {
245 EFX_LOG(efx, "PHY boot status = %#x\n", boot_stat);
246 switch (boot_stat &
247 ((1 << PCS_BOOT_FATAL_ERROR_LBN) |
248 (3 << PCS_BOOT_PROGRESS_LBN) |
249 (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN) |
250 (1 << PCS_BOOT_CODE_STARTED_LBN))) {
251 case ((1 << PCS_BOOT_FATAL_ERROR_LBN) |
252 (PCS_BOOT_PROGRESS_CHECKSUM <<
253 PCS_BOOT_PROGRESS_LBN)):
254 case ((1 << PCS_BOOT_FATAL_ERROR_LBN) |
255 (PCS_BOOT_PROGRESS_INIT <<
256 PCS_BOOT_PROGRESS_LBN) |
257 (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN)):
258 return -EINVAL;
259 case ((PCS_BOOT_PROGRESS_WAIT_MDIO <<
260 PCS_BOOT_PROGRESS_LBN) |
261 (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN)):
262 return (efx->phy_mode & PHY_MODE_SPECIAL) ?
263 0 : -EIO;
264 case ((PCS_BOOT_PROGRESS_JUMP <<
265 PCS_BOOT_PROGRESS_LBN) |
266 (1 << PCS_BOOT_CODE_STARTED_LBN)):
267 case ((PCS_BOOT_PROGRESS_JUMP <<
268 PCS_BOOT_PROGRESS_LBN) |
269 (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN) |
270 (1 << PCS_BOOT_CODE_STARTED_LBN)):
271 return (efx->phy_mode & PHY_MODE_SPECIAL) ?
272 -EIO : 0;
273 default:
274 if (boot_stat & (1 << PCS_BOOT_FATAL_ERROR_LBN))
275 return -EIO;
276 break;
277 }
278 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100279
Ben Hutchings190dbcf2009-02-27 13:06:45 +0000280 if (time_after_eq(jiffies, timeout))
281 return -ETIMEDOUT;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100282
Ben Hutchings190dbcf2009-02-27 13:06:45 +0000283 msleep(50);
284 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100285}
286
Ben Hutchings8ceee662008-04-27 12:55:59 +0100287static int tenxpress_init(struct efx_nic *efx)
288{
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800289 int phy_id = efx->mii.phy_id;
290 int reg;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100291
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800292 if (efx->phy_type == PHY_TYPE_SFX7101) {
293 /* Enable 312.5 MHz clock */
294 mdio_clause45_write(efx, phy_id,
295 MDIO_MMD_PCS, PCS_TEST_SELECT_REG,
296 1 << CLK312_EN_LBN);
297 } else {
298 /* Enable 312.5 MHz clock and GMII */
299 reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_PMAPMD,
300 PMA_PMD_XCONTROL_REG);
301 reg |= ((1 << PMA_PMD_EXT_GMII_EN_LBN) |
302 (1 << PMA_PMD_EXT_CLK_OUT_LBN) |
Steve Hodgson869b5b32009-01-29 17:48:10 +0000303 (1 << PMA_PMD_EXT_CLK312_LBN) |
304 (1 << PMA_PMD_EXT_ROBUST_LBN));
305
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800306 mdio_clause45_write(efx, phy_id, MDIO_MMD_PMAPMD,
307 PMA_PMD_XCONTROL_REG, reg);
308 mdio_clause45_set_flag(efx, phy_id, MDIO_MMD_C22EXT,
309 GPHY_XCONTROL_REG, GPHY_ISOLATE_LBN,
310 false);
311 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100312
Ben Hutchings8ceee662008-04-27 12:55:59 +0100313 /* Set the LEDs up as: Green = Link, Amber = Link/Act, Red = Off */
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800314 if (efx->phy_type == PHY_TYPE_SFX7101) {
315 mdio_clause45_set_flag(efx, phy_id, MDIO_MMD_PMAPMD,
316 PMA_PMD_LED_CTRL_REG,
317 PMA_PMA_LED_ACTIVITY_LBN,
318 true);
319 mdio_clause45_write(efx, phy_id, MDIO_MMD_PMAPMD,
320 PMA_PMD_LED_OVERR_REG, PMA_PMD_LED_DEFAULT);
321 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100322
Ben Hutchings190dbcf2009-02-27 13:06:45 +0000323 return 0;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100324}
325
326static int tenxpress_phy_init(struct efx_nic *efx)
327{
328 struct tenxpress_phy_data *phy_data;
329 int rc = 0;
330
331 phy_data = kzalloc(sizeof(*phy_data), GFP_KERNEL);
Ben Hutchings9b7bfc42008-05-16 21:20:20 +0100332 if (!phy_data)
333 return -ENOMEM;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100334 efx->phy_data = phy_data;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100335 phy_data->phy_mode = efx->phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100336
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800337 if (!(efx->phy_mode & PHY_MODE_SPECIAL)) {
338 if (efx->phy_type == PHY_TYPE_SFT9001A) {
339 int reg;
340 reg = mdio_clause45_read(efx, efx->mii.phy_id,
341 MDIO_MMD_PMAPMD,
342 PMA_PMD_XCONTROL_REG);
343 reg |= (1 << PMA_PMD_EXT_SSR_LBN);
344 mdio_clause45_write(efx, efx->mii.phy_id,
345 MDIO_MMD_PMAPMD,
346 PMA_PMD_XCONTROL_REG, reg);
347 mdelay(200);
348 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100349
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800350 rc = mdio_clause45_wait_reset_mmds(efx,
351 TENXPRESS_REQUIRED_DEVS);
352 if (rc < 0)
353 goto fail;
354
355 rc = mdio_clause45_check_mmds(efx, TENXPRESS_REQUIRED_DEVS, 0);
356 if (rc < 0)
357 goto fail;
358 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100359
360 rc = tenxpress_init(efx);
361 if (rc < 0)
362 goto fail;
Steve Hodgson4b988282009-01-29 17:50:51 +0000363 mdio_clause45_set_pause(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100364
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800365 if (efx->phy_type == PHY_TYPE_SFT9001B) {
366 rc = device_create_file(&efx->pci_dev->dev,
367 &dev_attr_phy_short_reach);
368 if (rc)
369 goto fail;
370 }
371
Ben Hutchings8ceee662008-04-27 12:55:59 +0100372 schedule_timeout_uninterruptible(HZ / 5); /* 200ms */
373
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800374 /* Let XGXS and SerDes out of reset */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100375 falcon_reset_xaui(efx);
376
377 return 0;
378
379 fail:
380 kfree(efx->phy_data);
381 efx->phy_data = NULL;
382 return rc;
383}
384
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800385/* Perform a "special software reset" on the PHY. The caller is
386 * responsible for saving and restoring the PHY hardware registers
387 * properly, and masking/unmasking LASI */
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100388static int tenxpress_special_reset(struct efx_nic *efx)
389{
390 int rc, reg;
391
Ben Hutchingsc8fcc492008-09-01 12:49:25 +0100392 /* The XGMAC clock is driven from the SFC7101/SFT9001 312MHz clock, so
393 * a special software reset can glitch the XGMAC sufficiently for stats
Ben Hutchings1974cc22009-01-29 18:00:07 +0000394 * requests to fail. */
395 efx_stats_disable(efx);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100396
397 /* Initiate reset */
398 reg = mdio_clause45_read(efx, efx->mii.phy_id,
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800399 MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100400 reg |= (1 << PMA_PMD_EXT_SSR_LBN);
401 mdio_clause45_write(efx, efx->mii.phy_id, MDIO_MMD_PMAPMD,
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800402 PMA_PMD_XCONTROL_REG, reg);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100403
Ben Hutchingsc8fcc492008-09-01 12:49:25 +0100404 mdelay(200);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100405
406 /* Wait for the blocks to come out of reset */
407 rc = mdio_clause45_wait_reset_mmds(efx,
408 TENXPRESS_REQUIRED_DEVS);
409 if (rc < 0)
Ben Hutchings1974cc22009-01-29 18:00:07 +0000410 goto out;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100411
412 /* Try and reconfigure the device */
413 rc = tenxpress_init(efx);
414 if (rc < 0)
Ben Hutchings1974cc22009-01-29 18:00:07 +0000415 goto out;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100416
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800417 /* Wait for the XGXS state machine to churn */
418 mdelay(10);
Ben Hutchings1974cc22009-01-29 18:00:07 +0000419out:
420 efx_stats_enable(efx);
Ben Hutchingsc8fcc492008-09-01 12:49:25 +0100421 return rc;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100422}
423
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800424static void sfx7101_check_bad_lp(struct efx_nic *efx, bool link_ok)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100425{
426 struct tenxpress_phy_data *pd = efx->phy_data;
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800427 int phy_id = efx->mii.phy_id;
428 bool bad_lp;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100429 int reg;
430
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800431 if (link_ok) {
432 bad_lp = false;
433 } else {
434 /* Check that AN has started but not completed. */
435 reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_AN,
436 MDIO_AN_STATUS);
437 if (!(reg & (1 << MDIO_AN_STATUS_LP_AN_CAP_LBN)))
438 return; /* LP status is unknown */
439 bad_lp = !(reg & (1 << MDIO_AN_STATUS_AN_DONE_LBN));
440 if (bad_lp)
441 pd->bad_lp_tries++;
442 }
443
Ben Hutchings8ceee662008-04-27 12:55:59 +0100444 /* Nothing to do if all is well and was previously so. */
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800445 if (!pd->bad_lp_tries)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100446 return;
447
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800448 /* Use the RX (red) LED as an error indicator once we've seen AN
449 * failure several times in a row, and also log a message. */
450 if (!bad_lp || pd->bad_lp_tries == MAX_BAD_LP_TRIES) {
451 reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_PMAPMD,
452 PMA_PMD_LED_OVERR_REG);
453 reg &= ~(PMA_PMD_LED_MASK << PMA_PMD_LED_RX_LBN);
454 if (!bad_lp) {
455 reg |= PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN;
456 } else {
457 reg |= PMA_PMD_LED_FLASH << PMA_PMD_LED_RX_LBN;
458 EFX_ERR(efx, "appears to be plugged into a port"
459 " that is not 10GBASE-T capable. The PHY"
460 " supports 10GBASE-T ONLY, so no link can"
461 " be established\n");
462 }
463 mdio_clause45_write(efx, phy_id, MDIO_MMD_PMAPMD,
464 PMA_PMD_LED_OVERR_REG, reg);
465 pd->bad_lp_tries = bad_lp;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100466 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100467}
468
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800469static bool sfx7101_link_ok(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100470{
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800471 return mdio_clause45_links_ok(efx,
472 MDIO_MMDREG_DEVS_PMAPMD |
473 MDIO_MMDREG_DEVS_PCS |
474 MDIO_MMDREG_DEVS_PHYXS);
475}
476
477static bool sft9001_link_ok(struct efx_nic *efx, struct ethtool_cmd *ecmd)
478{
479 int phy_id = efx->mii.phy_id;
480 u32 reg;
481
Ben Hutchingscaa8d8b2008-12-26 13:46:12 -0800482 if (efx_phy_mode_disabled(efx->phy_mode))
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800483 return false;
Ben Hutchingscaa8d8b2008-12-26 13:46:12 -0800484 else if (efx->loopback_mode == LOOPBACK_GPHY)
485 return true;
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800486 else if (efx->loopback_mode)
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800487 return mdio_clause45_links_ok(efx,
488 MDIO_MMDREG_DEVS_PMAPMD |
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800489 MDIO_MMDREG_DEVS_PHYXS);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800490
491 /* We must use the same definition of link state as LASI,
492 * otherwise we can miss a link state transition
493 */
494 if (ecmd->speed == 10000) {
495 reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_PCS,
496 PCS_10GBASET_STAT1);
497 return reg & (1 << PCS_10GBASET_BLKLK_LBN);
498 } else {
499 reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_C22EXT,
500 C22EXT_STATUS_REG);
501 return reg & (1 << C22EXT_STATUS_LINK_LBN);
502 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100503}
504
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800505static void tenxpress_ext_loopback(struct efx_nic *efx)
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100506{
507 int phy_id = efx->mii.phy_id;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100508
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800509 mdio_clause45_set_flag(efx, phy_id, MDIO_MMD_PHYXS,
510 PHYXS_TEST1, LOOPBACK_NEAR_LBN,
511 efx->loopback_mode == LOOPBACK_PHYXS);
512 if (efx->phy_type != PHY_TYPE_SFX7101)
513 mdio_clause45_set_flag(efx, phy_id, MDIO_MMD_C22EXT,
514 GPHY_XCONTROL_REG,
515 GPHY_LOOPBACK_NEAR_LBN,
516 efx->loopback_mode == LOOPBACK_GPHY);
517}
518
519static void tenxpress_low_power(struct efx_nic *efx)
520{
521 int phy_id = efx->mii.phy_id;
522
523 if (efx->phy_type == PHY_TYPE_SFX7101)
524 mdio_clause45_set_mmds_lpower(
525 efx, !!(efx->phy_mode & PHY_MODE_LOW_POWER),
526 TENXPRESS_REQUIRED_DEVS);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100527 else
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800528 mdio_clause45_set_flag(
529 efx, phy_id, MDIO_MMD_PMAPMD,
530 PMA_PMD_XCONTROL_REG, PMA_PMD_EXT_LPOWER_LBN,
531 !!(efx->phy_mode & PHY_MODE_LOW_POWER));
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100532}
533
Ben Hutchings8ceee662008-04-27 12:55:59 +0100534static void tenxpress_phy_reconfigure(struct efx_nic *efx)
535{
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100536 struct tenxpress_phy_data *phy_data = efx->phy_data;
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800537 struct ethtool_cmd ecmd;
Steve Hodgson8b9dc8d2009-01-29 17:49:09 +0000538 bool phy_mode_change, loop_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100539
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800540 if (efx->phy_mode & (PHY_MODE_OFF | PHY_MODE_SPECIAL)) {
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100541 phy_data->phy_mode = efx->phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100542 return;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100543 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100544
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800545 tenxpress_low_power(efx);
546
547 phy_mode_change = (efx->phy_mode == PHY_MODE_NORMAL &&
548 phy_data->phy_mode != PHY_MODE_NORMAL);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800549 loop_reset = (LOOPBACK_OUT_OF(phy_data, efx, efx->phy_op->loopbacks) ||
550 LOOPBACK_CHANGED(phy_data, efx, 1 << LOOPBACK_GPHY));
551
Steve Hodgson8b9dc8d2009-01-29 17:49:09 +0000552 if (loop_reset || phy_mode_change) {
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800553 int rc;
554
555 efx->phy_op->get_settings(efx, &ecmd);
556
557 if (loop_reset || phy_mode_change) {
558 tenxpress_special_reset(efx);
559
560 /* Reset XAUI if we were in 10G, and are staying
561 * in 10G. If we're moving into and out of 10G
562 * then xaui will be reset anyway */
563 if (EFX_IS10G(efx))
564 falcon_reset_xaui(efx);
565 }
566
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800567 rc = efx->phy_op->set_settings(efx, &ecmd);
568 WARN_ON(rc);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100569 }
570
571 mdio_clause45_transmit_disable(efx);
572 mdio_clause45_phy_reconfigure(efx);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800573 tenxpress_ext_loopback(efx);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100574
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100575 phy_data->loopback_mode = efx->loopback_mode;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100576 phy_data->phy_mode = efx->phy_mode;
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800577
578 if (efx->phy_type == PHY_TYPE_SFX7101) {
579 efx->link_speed = 10000;
580 efx->link_fd = true;
581 efx->link_up = sfx7101_link_ok(efx);
582 } else {
583 efx->phy_op->get_settings(efx, &ecmd);
584 efx->link_speed = ecmd.speed;
585 efx->link_fd = ecmd.duplex == DUPLEX_FULL;
586 efx->link_up = sft9001_link_ok(efx, &ecmd);
587 }
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800588 efx->link_fc = mdio_clause45_get_pause(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100589}
590
Ben Hutchings8ceee662008-04-27 12:55:59 +0100591/* Poll PHY for interrupt */
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800592static void tenxpress_phy_poll(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100593{
594 struct tenxpress_phy_data *phy_data = efx->phy_data;
Hannes Eder37d37692009-02-14 11:41:03 +0000595 bool change = false;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100596
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800597 if (efx->phy_type == PHY_TYPE_SFX7101) {
Hannes Eder37d37692009-02-14 11:41:03 +0000598 bool link_ok = sfx7101_link_ok(efx);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800599 if (link_ok != efx->link_up) {
600 change = true;
601 } else {
Hannes Eder37d37692009-02-14 11:41:03 +0000602 unsigned int link_fc = mdio_clause45_get_pause(efx);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800603 if (link_fc != efx->link_fc)
604 change = true;
605 }
606 sfx7101_check_bad_lp(efx, link_ok);
Ben Hutchingscaa8d8b2008-12-26 13:46:12 -0800607 } else if (efx->loopback_mode) {
608 bool link_ok = sft9001_link_ok(efx, NULL);
609 if (link_ok != efx->link_up)
610 change = true;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800611 } else {
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800612 u32 status = mdio_clause45_read(efx, efx->mii.phy_id,
613 MDIO_MMD_PMAPMD,
614 PMA_PMD_LASI_STATUS);
615 if (status & (1 << PMA_PMD_LS_ALARM_LBN))
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800616 change = true;
617 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100618
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800619 if (change)
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800620 falcon_sim_phy_event(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100621
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100622 if (phy_data->phy_mode != PHY_MODE_NORMAL)
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800623 return;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100624}
625
626static void tenxpress_phy_fini(struct efx_nic *efx)
627{
628 int reg;
629
Ben Hutchings2a7e6372009-01-11 00:18:13 -0800630 if (efx->phy_type == PHY_TYPE_SFT9001B)
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800631 device_remove_file(&efx->pci_dev->dev,
632 &dev_attr_phy_short_reach);
Ben Hutchings2a7e6372009-01-11 00:18:13 -0800633
634 if (efx->phy_type == PHY_TYPE_SFX7101) {
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800635 /* Power down the LNPGA */
636 reg = (1 << PMA_PMD_LNPGA_POWERDOWN_LBN);
637 mdio_clause45_write(efx, efx->mii.phy_id, MDIO_MMD_PMAPMD,
638 PMA_PMD_XCONTROL_REG, reg);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100639
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800640 /* Waiting here ensures that the board fini, which can turn
641 * off the power to the PHY, won't get run until the LNPGA
642 * powerdown has been given long enough to complete. */
643 schedule_timeout_uninterruptible(LNPGA_PDOWN_WAIT); /* 200 ms */
644 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100645
646 kfree(efx->phy_data);
647 efx->phy_data = NULL;
648}
649
650
651/* Set the RX and TX LEDs and Link LED flashing. The other LEDs
652 * (which probably aren't wired anyway) are left in AUTO mode */
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100653void tenxpress_phy_blink(struct efx_nic *efx, bool blink)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100654{
655 int reg;
656
657 if (blink)
658 reg = (PMA_PMD_LED_FLASH << PMA_PMD_LED_TX_LBN) |
659 (PMA_PMD_LED_FLASH << PMA_PMD_LED_RX_LBN) |
660 (PMA_PMD_LED_FLASH << PMA_PMD_LED_LINK_LBN);
661 else
662 reg = PMA_PMD_LED_DEFAULT;
663
664 mdio_clause45_write(efx, efx->mii.phy_id, MDIO_MMD_PMAPMD,
665 PMA_PMD_LED_OVERR_REG, reg);
666}
667
Ben Hutchings307505e2008-12-26 13:48:00 -0800668static const char *const sfx7101_test_names[] = {
Ben Hutchings17967212008-12-26 13:47:25 -0800669 "bist"
670};
671
672static int
Ben Hutchings307505e2008-12-26 13:48:00 -0800673sfx7101_run_tests(struct efx_nic *efx, int *results, unsigned flags)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100674{
Ben Hutchings17967212008-12-26 13:47:25 -0800675 int rc;
676
677 if (!(flags & ETH_TEST_FL_OFFLINE))
678 return 0;
679
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100680 /* BIST is automatically run after a special software reset */
Ben Hutchings17967212008-12-26 13:47:25 -0800681 rc = tenxpress_special_reset(efx);
682 results[0] = rc ? -1 : 1;
683 return rc;
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100684}
685
Ben Hutchings307505e2008-12-26 13:48:00 -0800686static const char *const sft9001_test_names[] = {
687 "bist",
688 "cable.pairA.status",
689 "cable.pairB.status",
690 "cable.pairC.status",
691 "cable.pairD.status",
692 "cable.pairA.length",
693 "cable.pairB.length",
694 "cable.pairC.length",
695 "cable.pairD.length",
696};
697
698static int sft9001_run_tests(struct efx_nic *efx, int *results, unsigned flags)
699{
700 struct ethtool_cmd ecmd;
701 int phy_id = efx->mii.phy_id;
Ben Hutchings22ef02c2009-02-27 13:04:07 +0000702 int rc = 0, rc2, i, ctrl_reg, res_reg;
Ben Hutchings307505e2008-12-26 13:48:00 -0800703
Ben Hutchings22ef02c2009-02-27 13:04:07 +0000704 if (flags & ETH_TEST_FL_OFFLINE)
705 efx->phy_op->get_settings(efx, &ecmd);
Ben Hutchings307505e2008-12-26 13:48:00 -0800706
707 /* Initialise cable diagnostic results to unknown failure */
708 for (i = 1; i < 9; ++i)
709 results[i] = -1;
710
711 /* Run cable diagnostics; wait up to 5 seconds for them to complete.
712 * A cable fault is not a self-test failure, but a timeout is. */
Ben Hutchings22ef02c2009-02-27 13:04:07 +0000713 ctrl_reg = ((1 << CDIAG_CTRL_IMMED_LBN) |
714 (CDIAG_CTRL_LEN_METRES << CDIAG_CTRL_LEN_UNIT_LBN));
715 if (flags & ETH_TEST_FL_OFFLINE) {
716 /* Break the link in order to run full diagnostics. We
717 * must reset the PHY to resume normal service. */
718 ctrl_reg |= (1 << CDIAG_CTRL_BRK_LINK_LBN);
719 }
Ben Hutchings307505e2008-12-26 13:48:00 -0800720 mdio_clause45_write(efx, phy_id, MDIO_MMD_PMAPMD,
Ben Hutchings22ef02c2009-02-27 13:04:07 +0000721 PMA_PMD_CDIAG_CTRL_REG, ctrl_reg);
Ben Hutchings307505e2008-12-26 13:48:00 -0800722 i = 0;
723 while (mdio_clause45_read(efx, phy_id, MDIO_MMD_PMAPMD,
724 PMA_PMD_CDIAG_CTRL_REG) &
725 (1 << CDIAG_CTRL_IN_PROG_LBN)) {
726 if (++i == 50) {
727 rc = -ETIMEDOUT;
Ben Hutchings22ef02c2009-02-27 13:04:07 +0000728 goto out;
Ben Hutchings307505e2008-12-26 13:48:00 -0800729 }
730 msleep(100);
731 }
732 res_reg = mdio_clause45_read(efx, efx->mii.phy_id, MDIO_MMD_PMAPMD,
733 PMA_PMD_CDIAG_RES_REG);
734 for (i = 0; i < 4; i++) {
735 int pair_res =
736 (res_reg >> (CDIAG_RES_A_LBN - i * CDIAG_RES_WIDTH))
737 & ((1 << CDIAG_RES_WIDTH) - 1);
738 int len_reg = mdio_clause45_read(efx, efx->mii.phy_id,
739 MDIO_MMD_PMAPMD,
740 PMA_PMD_CDIAG_LEN_REG + i);
741 if (pair_res == CDIAG_RES_OK)
742 results[1 + i] = 1;
743 else if (pair_res == CDIAG_RES_INVALID)
744 results[1 + i] = -1;
745 else
746 results[1 + i] = -pair_res;
747 if (pair_res != CDIAG_RES_INVALID &&
748 pair_res != CDIAG_RES_OPEN &&
749 len_reg != 0xffff)
750 results[5 + i] = len_reg;
751 }
752
Ben Hutchings22ef02c2009-02-27 13:04:07 +0000753out:
754 if (flags & ETH_TEST_FL_OFFLINE) {
755 /* Reset, running the BIST and then resuming normal service. */
756 rc2 = tenxpress_special_reset(efx);
757 results[0] = rc2 ? -1 : 1;
758 if (!rc)
759 rc = rc2;
Ben Hutchings307505e2008-12-26 13:48:00 -0800760
Ben Hutchings22ef02c2009-02-27 13:04:07 +0000761 rc2 = efx->phy_op->set_settings(efx, &ecmd);
762 if (!rc)
763 rc = rc2;
764 }
Ben Hutchings307505e2008-12-26 13:48:00 -0800765
766 return rc;
767}
768
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000769static void
770tenxpress_get_settings(struct efx_nic *efx, struct ethtool_cmd *ecmd)
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800771{
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000772 int phy_id = efx->mii.phy_id;
773 u32 adv = 0, lpa = 0;
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800774 int reg;
775
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800776 if (efx->phy_type != PHY_TYPE_SFX7101) {
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000777 reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_C22EXT,
778 C22EXT_MSTSLV_CTRL);
779 if (reg & (1 << C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN))
780 adv |= ADVERTISED_1000baseT_Full;
781 reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_C22EXT,
782 C22EXT_MSTSLV_STATUS);
783 if (reg & (1 << C22EXT_MSTSLV_STATUS_LP_1000_HD_LBN))
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800784 lpa |= ADVERTISED_1000baseT_Half;
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000785 if (reg & (1 << C22EXT_MSTSLV_STATUS_LP_1000_FD_LBN))
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800786 lpa |= ADVERTISED_1000baseT_Full;
787 }
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000788 reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_AN,
789 MDIO_AN_10GBT_CTRL);
790 if (reg & (1 << MDIO_AN_10GBT_CTRL_ADV_10G_LBN))
791 adv |= ADVERTISED_10000baseT_Full;
792 reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_AN,
793 MDIO_AN_10GBT_STATUS);
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800794 if (reg & (1 << MDIO_AN_10GBT_STATUS_LP_10G_LBN))
795 lpa |= ADVERTISED_10000baseT_Full;
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800796
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000797 mdio_clause45_get_settings_ext(efx, ecmd, adv, lpa);
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800798
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000799 if (efx->phy_type != PHY_TYPE_SFX7101)
800 ecmd->supported |= (SUPPORTED_100baseT_Full |
801 SUPPORTED_1000baseT_Full);
Steve Hodgson8b9dc8d2009-01-29 17:49:09 +0000802
803 /* In loopback, the PHY automatically brings up the correct interface,
804 * but doesn't advertise the correct speed. So override it */
805 if (efx->loopback_mode == LOOPBACK_GPHY)
806 ecmd->speed = SPEED_1000;
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000807 else if (LOOPBACK_MASK(efx) & efx->phy_op->loopbacks)
Steve Hodgson8b9dc8d2009-01-29 17:49:09 +0000808 ecmd->speed = SPEED_10000;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100809}
810
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000811static int tenxpress_set_settings(struct efx_nic *efx, struct ethtool_cmd *ecmd)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100812{
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000813 if (!ecmd->autoneg)
814 return -EINVAL;
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800815
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000816 return mdio_clause45_set_settings(efx, ecmd);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100817}
818
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000819static void sfx7101_set_npage_adv(struct efx_nic *efx, u32 advertising)
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800820{
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000821 mdio_clause45_set_flag(efx, efx->mii.phy_id, MDIO_MMD_AN,
822 MDIO_AN_10GBT_CTRL,
823 MDIO_AN_10GBT_CTRL_ADV_10G_LBN,
824 advertising & ADVERTISED_10000baseT_Full);
825}
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800826
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000827static void sft9001_set_npage_adv(struct efx_nic *efx, u32 advertising)
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800828{
829 int phy_id = efx->mii.phy_id;
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800830
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000831 mdio_clause45_set_flag(efx, phy_id, MDIO_MMD_C22EXT,
832 C22EXT_MSTSLV_CTRL,
833 C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN,
834 advertising & ADVERTISED_1000baseT_Full);
835 mdio_clause45_set_flag(efx, phy_id, MDIO_MMD_AN,
836 MDIO_AN_10GBT_CTRL,
837 MDIO_AN_10GBT_CTRL_ADV_10G_LBN,
838 advertising & ADVERTISED_10000baseT_Full);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800839}
840
841struct efx_phy_operations falcon_sfx7101_phy_ops = {
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800842 .macs = EFX_XMAC,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100843 .init = tenxpress_phy_init,
844 .reconfigure = tenxpress_phy_reconfigure,
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800845 .poll = tenxpress_phy_poll,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100846 .fini = tenxpress_phy_fini,
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800847 .clear_interrupt = efx_port_dummy_op_void,
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000848 .get_settings = tenxpress_get_settings,
849 .set_settings = tenxpress_set_settings,
850 .set_npage_adv = sfx7101_set_npage_adv,
Ben Hutchings307505e2008-12-26 13:48:00 -0800851 .num_tests = ARRAY_SIZE(sfx7101_test_names),
852 .test_names = sfx7101_test_names,
853 .run_tests = sfx7101_run_tests,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100854 .mmds = TENXPRESS_REQUIRED_DEVS,
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800855 .loopbacks = SFX7101_LOOPBACKS,
856};
857
858struct efx_phy_operations falcon_sft9001_phy_ops = {
859 .macs = EFX_GMAC | EFX_XMAC,
860 .init = tenxpress_phy_init,
861 .reconfigure = tenxpress_phy_reconfigure,
862 .poll = tenxpress_phy_poll,
863 .fini = tenxpress_phy_fini,
864 .clear_interrupt = efx_port_dummy_op_void,
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000865 .get_settings = tenxpress_get_settings,
866 .set_settings = tenxpress_set_settings,
867 .set_npage_adv = sft9001_set_npage_adv,
Ben Hutchings307505e2008-12-26 13:48:00 -0800868 .num_tests = ARRAY_SIZE(sft9001_test_names),
869 .test_names = sft9001_test_names,
870 .run_tests = sft9001_run_tests,
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800871 .mmds = TENXPRESS_REQUIRED_DEVS,
872 .loopbacks = SFT9001_LOOPBACKS,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100873};