blob: 1ac8318d82a397a6fcf51371407ca50e98d4bb1d [file] [log] [blame]
Sujith55624202010-01-08 10:36:02 +05301/*
2 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090017#include <linux/slab.h>
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +010018#include <linux/ath9k_platform.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019
Sujith55624202010-01-08 10:36:02 +053020#include "ath9k.h"
21
22static char *dev_info = "ath9k";
23
24MODULE_AUTHOR("Atheros Communications");
25MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
26MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
27MODULE_LICENSE("Dual BSD/GPL");
28
29static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
30module_param_named(debug, ath9k_debug, uint, 0);
31MODULE_PARM_DESC(debug, "Debugging mask");
32
John W. Linville3e6109c2011-01-05 09:39:17 -050033int ath9k_modparam_nohwcrypt;
34module_param_named(nohwcrypt, ath9k_modparam_nohwcrypt, int, 0444);
Sujith55624202010-01-08 10:36:02 +053035MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
36
Vivek Natarajan93dbbcc2010-08-25 19:34:52 +053037int led_blink;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +053038module_param_named(blink, led_blink, int, 0444);
39MODULE_PARM_DESC(blink, "Enable LED blink on activity");
40
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -080041static int ath9k_btcoex_enable;
42module_param_named(btcoex_enable, ath9k_btcoex_enable, int, 0444);
43MODULE_PARM_DESC(btcoex_enable, "Enable wifi-BT coexistence");
44
Rajkumar Manoharand5847472010-12-20 14:39:51 +053045bool is_ath9k_unloaded;
Sujith55624202010-01-08 10:36:02 +053046/* We use the hw_value as an index into our private channel structure */
47
48#define CHAN2G(_freq, _idx) { \
Mohammed Shafi Shajakhanb1c1d002010-12-17 20:44:36 +053049 .band = IEEE80211_BAND_2GHZ, \
Sujith55624202010-01-08 10:36:02 +053050 .center_freq = (_freq), \
51 .hw_value = (_idx), \
52 .max_power = 20, \
53}
54
55#define CHAN5G(_freq, _idx) { \
56 .band = IEEE80211_BAND_5GHZ, \
57 .center_freq = (_freq), \
58 .hw_value = (_idx), \
59 .max_power = 20, \
60}
61
62/* Some 2 GHz radios are actually tunable on 2312-2732
63 * on 5 MHz steps, we support the channels which we know
64 * we have calibration data for all cards though to make
65 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020066static const struct ieee80211_channel ath9k_2ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053067 CHAN2G(2412, 0), /* Channel 1 */
68 CHAN2G(2417, 1), /* Channel 2 */
69 CHAN2G(2422, 2), /* Channel 3 */
70 CHAN2G(2427, 3), /* Channel 4 */
71 CHAN2G(2432, 4), /* Channel 5 */
72 CHAN2G(2437, 5), /* Channel 6 */
73 CHAN2G(2442, 6), /* Channel 7 */
74 CHAN2G(2447, 7), /* Channel 8 */
75 CHAN2G(2452, 8), /* Channel 9 */
76 CHAN2G(2457, 9), /* Channel 10 */
77 CHAN2G(2462, 10), /* Channel 11 */
78 CHAN2G(2467, 11), /* Channel 12 */
79 CHAN2G(2472, 12), /* Channel 13 */
80 CHAN2G(2484, 13), /* Channel 14 */
81};
82
83/* Some 5 GHz radios are actually tunable on XXXX-YYYY
84 * on 5 MHz steps, we support the channels which we know
85 * we have calibration data for all cards though to make
86 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020087static const struct ieee80211_channel ath9k_5ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053088 /* _We_ call this UNII 1 */
89 CHAN5G(5180, 14), /* Channel 36 */
90 CHAN5G(5200, 15), /* Channel 40 */
91 CHAN5G(5220, 16), /* Channel 44 */
92 CHAN5G(5240, 17), /* Channel 48 */
93 /* _We_ call this UNII 2 */
94 CHAN5G(5260, 18), /* Channel 52 */
95 CHAN5G(5280, 19), /* Channel 56 */
96 CHAN5G(5300, 20), /* Channel 60 */
97 CHAN5G(5320, 21), /* Channel 64 */
98 /* _We_ call this "Middle band" */
99 CHAN5G(5500, 22), /* Channel 100 */
100 CHAN5G(5520, 23), /* Channel 104 */
101 CHAN5G(5540, 24), /* Channel 108 */
102 CHAN5G(5560, 25), /* Channel 112 */
103 CHAN5G(5580, 26), /* Channel 116 */
104 CHAN5G(5600, 27), /* Channel 120 */
105 CHAN5G(5620, 28), /* Channel 124 */
106 CHAN5G(5640, 29), /* Channel 128 */
107 CHAN5G(5660, 30), /* Channel 132 */
108 CHAN5G(5680, 31), /* Channel 136 */
109 CHAN5G(5700, 32), /* Channel 140 */
110 /* _We_ call this UNII 3 */
111 CHAN5G(5745, 33), /* Channel 149 */
112 CHAN5G(5765, 34), /* Channel 153 */
113 CHAN5G(5785, 35), /* Channel 157 */
114 CHAN5G(5805, 36), /* Channel 161 */
115 CHAN5G(5825, 37), /* Channel 165 */
116};
117
118/* Atheros hardware rate code addition for short premble */
119#define SHPCHECK(__hw_rate, __flags) \
120 ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)
121
122#define RATE(_bitrate, _hw_rate, _flags) { \
123 .bitrate = (_bitrate), \
124 .flags = (_flags), \
125 .hw_value = (_hw_rate), \
126 .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
127}
128
129static struct ieee80211_rate ath9k_legacy_rates[] = {
130 RATE(10, 0x1b, 0),
131 RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
132 RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
133 RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
134 RATE(60, 0x0b, 0),
135 RATE(90, 0x0f, 0),
136 RATE(120, 0x0a, 0),
137 RATE(180, 0x0e, 0),
138 RATE(240, 0x09, 0),
139 RATE(360, 0x0d, 0),
140 RATE(480, 0x08, 0),
141 RATE(540, 0x0c, 0),
142};
143
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100144#ifdef CONFIG_MAC80211_LEDS
145static const struct ieee80211_tpt_blink ath9k_tpt_blink[] = {
146 { .throughput = 0 * 1024, .blink_time = 334 },
147 { .throughput = 1 * 1024, .blink_time = 260 },
148 { .throughput = 5 * 1024, .blink_time = 220 },
149 { .throughput = 10 * 1024, .blink_time = 190 },
150 { .throughput = 20 * 1024, .blink_time = 170 },
151 { .throughput = 50 * 1024, .blink_time = 150 },
152 { .throughput = 70 * 1024, .blink_time = 130 },
153 { .throughput = 100 * 1024, .blink_time = 110 },
154 { .throughput = 200 * 1024, .blink_time = 80 },
155 { .throughput = 300 * 1024, .blink_time = 50 },
156};
157#endif
158
Sujith285f2dd2010-01-08 10:36:07 +0530159static void ath9k_deinit_softc(struct ath_softc *sc);
Sujith55624202010-01-08 10:36:02 +0530160
161/*
162 * Read and write, they both share the same lock. We do this to serialize
163 * reads and writes on Atheros 802.11n PCI devices only. This is required
164 * as the FIFO on these devices can only accept sanely 2 requests.
165 */
166
167static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
168{
169 struct ath_hw *ah = (struct ath_hw *) hw_priv;
170 struct ath_common *common = ath9k_hw_common(ah);
171 struct ath_softc *sc = (struct ath_softc *) common->priv;
172
173 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
174 unsigned long flags;
175 spin_lock_irqsave(&sc->sc_serial_rw, flags);
176 iowrite32(val, sc->mem + reg_offset);
177 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
178 } else
179 iowrite32(val, sc->mem + reg_offset);
180}
181
182static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
183{
184 struct ath_hw *ah = (struct ath_hw *) hw_priv;
185 struct ath_common *common = ath9k_hw_common(ah);
186 struct ath_softc *sc = (struct ath_softc *) common->priv;
187 u32 val;
188
189 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
190 unsigned long flags;
191 spin_lock_irqsave(&sc->sc_serial_rw, flags);
192 val = ioread32(sc->mem + reg_offset);
193 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
194 } else
195 val = ioread32(sc->mem + reg_offset);
196 return val;
197}
198
Felix Fietkau845e03c2011-03-23 20:57:25 +0100199static unsigned int ath9k_reg_rmw(void *hw_priv, u32 reg_offset, u32 set, u32 clr)
200{
201 struct ath_hw *ah = (struct ath_hw *) hw_priv;
202 struct ath_common *common = ath9k_hw_common(ah);
203 struct ath_softc *sc = (struct ath_softc *) common->priv;
204 unsigned long uninitialized_var(flags);
205 u32 val;
206
207 if (ah->config.serialize_regmode == SER_REG_MODE_ON)
208 spin_lock_irqsave(&sc->sc_serial_rw, flags);
209
210 val = ioread32(sc->mem + reg_offset);
211 val &= ~clr;
212 val |= set;
213 iowrite32(val, sc->mem + reg_offset);
214
215 if (ah->config.serialize_regmode == SER_REG_MODE_ON)
216 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
217
218 return val;
219}
220
Sujith55624202010-01-08 10:36:02 +0530221/**************************/
222/* Initialization */
223/**************************/
224
225static void setup_ht_cap(struct ath_softc *sc,
226 struct ieee80211_sta_ht_cap *ht_info)
227{
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200228 struct ath_hw *ah = sc->sc_ah;
229 struct ath_common *common = ath9k_hw_common(ah);
Sujith55624202010-01-08 10:36:02 +0530230 u8 tx_streams, rx_streams;
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200231 int i, max_streams;
Sujith55624202010-01-08 10:36:02 +0530232
233 ht_info->ht_supported = true;
234 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
235 IEEE80211_HT_CAP_SM_PS |
236 IEEE80211_HT_CAP_SGI_40 |
237 IEEE80211_HT_CAP_DSSSCCK40;
238
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -0400239 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_LDPC)
240 ht_info->cap |= IEEE80211_HT_CAP_LDPC_CODING;
241
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -0700242 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
243 ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
244
Sujith55624202010-01-08 10:36:02 +0530245 ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
246 ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
247
Vasanthakumar Thiagarajan7f1c7a62010-12-06 04:27:41 -0800248 if (AR_SREV_9485(ah))
249 max_streams = 1;
250 else if (AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200251 max_streams = 3;
252 else
253 max_streams = 2;
254
Felix Fietkau7a370812010-09-22 12:34:52 +0200255 if (AR_SREV_9280_20_OR_LATER(ah)) {
Felix Fietkau074a8c02010-04-19 19:57:36 +0200256 if (max_streams >= 2)
257 ht_info->cap |= IEEE80211_HT_CAP_TX_STBC;
258 ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
259 }
260
Sujith55624202010-01-08 10:36:02 +0530261 /* set up supported mcs set */
262 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Sujith61389f32010-06-02 15:53:37 +0530263 tx_streams = ath9k_cmn_count_streams(common->tx_chainmask, max_streams);
264 rx_streams = ath9k_cmn_count_streams(common->rx_chainmask, max_streams);
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200265
Joe Perches226afe62010-12-02 19:12:37 -0800266 ath_dbg(common, ATH_DBG_CONFIG,
267 "TX streams %d, RX streams: %d\n",
268 tx_streams, rx_streams);
Sujith55624202010-01-08 10:36:02 +0530269
270 if (tx_streams != rx_streams) {
Sujith55624202010-01-08 10:36:02 +0530271 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
272 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
273 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
274 }
275
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200276 for (i = 0; i < rx_streams; i++)
277 ht_info->mcs.rx_mask[i] = 0xff;
Sujith55624202010-01-08 10:36:02 +0530278
279 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
280}
281
282static int ath9k_reg_notifier(struct wiphy *wiphy,
283 struct regulatory_request *request)
284{
285 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Felix Fietkau9ac58612011-01-24 19:23:18 +0100286 struct ath_softc *sc = hw->priv;
Sujith55624202010-01-08 10:36:02 +0530287 struct ath_regulatory *reg = ath9k_hw_regulatory(sc->sc_ah);
288
289 return ath_reg_notifier_apply(wiphy, request, reg);
290}
291
292/*
293 * This function will allocate both the DMA descriptor structure, and the
294 * buffers it contains. These are used to contain the descriptors used
295 * by the system.
296*/
297int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
298 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400299 int nbuf, int ndesc, bool is_tx)
Sujith55624202010-01-08 10:36:02 +0530300{
301#define DS2PHYS(_dd, _ds) \
302 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
303#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
304#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
305 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400306 u8 *ds;
Sujith55624202010-01-08 10:36:02 +0530307 struct ath_buf *bf;
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400308 int i, bsize, error, desc_len;
Sujith55624202010-01-08 10:36:02 +0530309
Joe Perches226afe62010-12-02 19:12:37 -0800310 ath_dbg(common, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
311 name, nbuf, ndesc);
Sujith55624202010-01-08 10:36:02 +0530312
313 INIT_LIST_HEAD(head);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400314
315 if (is_tx)
316 desc_len = sc->sc_ah->caps.tx_desc_len;
317 else
318 desc_len = sizeof(struct ath_desc);
319
Sujith55624202010-01-08 10:36:02 +0530320 /* ath_desc must be a multiple of DWORDs */
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400321 if ((desc_len % 4) != 0) {
Joe Perches38002762010-12-02 19:12:36 -0800322 ath_err(common, "ath_desc not DWORD aligned\n");
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400323 BUG_ON((desc_len % 4) != 0);
Sujith55624202010-01-08 10:36:02 +0530324 error = -ENOMEM;
325 goto fail;
326 }
327
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400328 dd->dd_desc_len = desc_len * nbuf * ndesc;
Sujith55624202010-01-08 10:36:02 +0530329
330 /*
331 * Need additional DMA memory because we can't use
332 * descriptors that cross the 4K page boundary. Assume
333 * one skipped descriptor per 4K page.
334 */
335 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
336 u32 ndesc_skipped =
337 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
338 u32 dma_len;
339
340 while (ndesc_skipped) {
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400341 dma_len = ndesc_skipped * desc_len;
Sujith55624202010-01-08 10:36:02 +0530342 dd->dd_desc_len += dma_len;
343
344 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
Joe Perchesee289b62010-05-17 22:47:34 -0700345 }
Sujith55624202010-01-08 10:36:02 +0530346 }
347
348 /* allocate descriptors */
349 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
350 &dd->dd_desc_paddr, GFP_KERNEL);
351 if (dd->dd_desc == NULL) {
352 error = -ENOMEM;
353 goto fail;
354 }
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400355 ds = (u8 *) dd->dd_desc;
Joe Perches226afe62010-12-02 19:12:37 -0800356 ath_dbg(common, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
357 name, ds, (u32) dd->dd_desc_len,
358 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
Sujith55624202010-01-08 10:36:02 +0530359
360 /* allocate buffers */
361 bsize = sizeof(struct ath_buf) * nbuf;
362 bf = kzalloc(bsize, GFP_KERNEL);
363 if (bf == NULL) {
364 error = -ENOMEM;
365 goto fail2;
366 }
367 dd->dd_bufptr = bf;
368
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400369 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
Sujith55624202010-01-08 10:36:02 +0530370 bf->bf_desc = ds;
371 bf->bf_daddr = DS2PHYS(dd, ds);
372
373 if (!(sc->sc_ah->caps.hw_caps &
374 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
375 /*
376 * Skip descriptor addresses which can cause 4KB
377 * boundary crossing (addr + length) with a 32 dword
378 * descriptor fetch.
379 */
380 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
381 BUG_ON((caddr_t) bf->bf_desc >=
382 ((caddr_t) dd->dd_desc +
383 dd->dd_desc_len));
384
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400385 ds += (desc_len * ndesc);
Sujith55624202010-01-08 10:36:02 +0530386 bf->bf_desc = ds;
387 bf->bf_daddr = DS2PHYS(dd, ds);
388 }
389 }
390 list_add_tail(&bf->list, head);
391 }
392 return 0;
393fail2:
394 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
395 dd->dd_desc_paddr);
396fail:
397 memset(dd, 0, sizeof(*dd));
398 return error;
399#undef ATH_DESC_4KB_BOUND_CHECK
400#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
401#undef DS2PHYS
402}
403
Mohammed Shafi Shajakhandb7ec382010-12-22 12:20:12 +0530404void ath9k_init_crypto(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530405{
Sujith285f2dd2010-01-08 10:36:07 +0530406 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
407 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530408
409 /* Get the hardware key cache size. */
Felix Fietkau6de12a12011-03-23 20:57:31 +0100410 common->keymax = AR_KEYTABLE_SIZE;
Sujith55624202010-01-08 10:36:02 +0530411
412 /*
413 * Reset the key cache since some parts do not
414 * reset the contents on initial power up.
415 */
416 for (i = 0; i < common->keymax; i++)
Bruno Randolf040e5392010-09-08 16:05:04 +0900417 ath_hw_keyreset(common, (u16) i);
Sujith55624202010-01-08 10:36:02 +0530418
Felix Fietkau716f7fc2010-06-12 17:22:28 +0200419 /*
Sujith55624202010-01-08 10:36:02 +0530420 * Check whether the separate key cache entries
421 * are required to handle both tx+rx MIC keys.
422 * With split mic keys the number of stations is limited
423 * to 27 otherwise 59.
424 */
Bruno Randolf117675d2010-09-08 16:04:54 +0900425 if (sc->sc_ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA)
426 common->crypt_caps |= ATH_CRYPT_CAP_MIC_COMBINED;
Sujith285f2dd2010-01-08 10:36:07 +0530427}
Sujith55624202010-01-08 10:36:02 +0530428
Sujith285f2dd2010-01-08 10:36:07 +0530429static int ath9k_init_btcoex(struct ath_softc *sc)
430{
Felix Fietkau066dae92010-11-07 14:59:39 +0100431 struct ath_txq *txq;
432 int r;
Sujith285f2dd2010-01-08 10:36:07 +0530433
434 switch (sc->sc_ah->btcoex_hw.scheme) {
435 case ATH_BTCOEX_CFG_NONE:
436 break;
437 case ATH_BTCOEX_CFG_2WIRE:
438 ath9k_hw_btcoex_init_2wire(sc->sc_ah);
439 break;
440 case ATH_BTCOEX_CFG_3WIRE:
441 ath9k_hw_btcoex_init_3wire(sc->sc_ah);
442 r = ath_init_btcoex_timer(sc);
443 if (r)
444 return -1;
Felix Fietkau066dae92010-11-07 14:59:39 +0100445 txq = sc->tx.txq_map[WME_AC_BE];
446 ath9k_hw_init_btcoex_hw(sc->sc_ah, txq->axq_qnum);
Sujith285f2dd2010-01-08 10:36:07 +0530447 sc->btcoex.bt_stomp_type = ATH_BTCOEX_STOMP_LOW;
448 break;
449 default:
450 WARN_ON(1);
451 break;
Sujith55624202010-01-08 10:36:02 +0530452 }
453
Sujith285f2dd2010-01-08 10:36:07 +0530454 return 0;
455}
Sujith55624202010-01-08 10:36:02 +0530456
Sujith285f2dd2010-01-08 10:36:07 +0530457static int ath9k_init_queues(struct ath_softc *sc)
458{
Sujith285f2dd2010-01-08 10:36:07 +0530459 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530460
Sujith285f2dd2010-01-08 10:36:07 +0530461 sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530462 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
Sujith55624202010-01-08 10:36:02 +0530463
Sujith285f2dd2010-01-08 10:36:07 +0530464 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
465 ath_cabq_update(sc);
466
Ben Greear60f2d1d2011-01-09 23:11:52 -0800467 for (i = 0; i < WME_NUM_AC; i++) {
Felix Fietkau066dae92010-11-07 14:59:39 +0100468 sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
Ben Greear60f2d1d2011-01-09 23:11:52 -0800469 sc->tx.txq_map[i]->mac80211_qnum = i;
470 }
Sujith285f2dd2010-01-08 10:36:07 +0530471 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530472}
473
Felix Fietkauf209f522010-10-01 01:06:53 +0200474static int ath9k_init_channels_rates(struct ath_softc *sc)
Sujith285f2dd2010-01-08 10:36:07 +0530475{
Felix Fietkauf209f522010-10-01 01:06:53 +0200476 void *channels;
477
Felix Fietkaucac42202010-10-09 02:39:30 +0200478 BUILD_BUG_ON(ARRAY_SIZE(ath9k_2ghz_chantable) +
479 ARRAY_SIZE(ath9k_5ghz_chantable) !=
480 ATH9K_NUM_CHANNELS);
481
Felix Fietkaud4659912010-10-14 16:02:39 +0200482 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200483 channels = kmemdup(ath9k_2ghz_chantable,
484 sizeof(ath9k_2ghz_chantable), GFP_KERNEL);
485 if (!channels)
486 return -ENOMEM;
487
488 sc->sbands[IEEE80211_BAND_2GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530489 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
490 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
491 ARRAY_SIZE(ath9k_2ghz_chantable);
492 sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
493 sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
494 ARRAY_SIZE(ath9k_legacy_rates);
495 }
496
Felix Fietkaud4659912010-10-14 16:02:39 +0200497 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200498 channels = kmemdup(ath9k_5ghz_chantable,
499 sizeof(ath9k_5ghz_chantable), GFP_KERNEL);
500 if (!channels) {
501 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
502 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
503 return -ENOMEM;
504 }
505
506 sc->sbands[IEEE80211_BAND_5GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530507 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
508 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
509 ARRAY_SIZE(ath9k_5ghz_chantable);
510 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
511 ath9k_legacy_rates + 4;
512 sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
513 ARRAY_SIZE(ath9k_legacy_rates) - 4;
514 }
Felix Fietkauf209f522010-10-01 01:06:53 +0200515 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530516}
Sujith55624202010-01-08 10:36:02 +0530517
Sujith285f2dd2010-01-08 10:36:07 +0530518static void ath9k_init_misc(struct ath_softc *sc)
519{
520 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
521 int i = 0;
522
Sujith285f2dd2010-01-08 10:36:07 +0530523 setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
524
525 sc->config.txpowlimit = ATH_TXPOWER_MAX;
526
527 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
528 sc->sc_flags |= SC_OP_TXAGGR;
529 sc->sc_flags |= SC_OP_RXAGGR;
Sujith55624202010-01-08 10:36:02 +0530530 }
531
Sujith285f2dd2010-01-08 10:36:07 +0530532 common->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
533 common->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
534
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400535 ath9k_hw_set_diversity(sc->sc_ah, true);
Sujith285f2dd2010-01-08 10:36:07 +0530536 sc->rx.defant = ath9k_hw_getdefantenna(sc->sc_ah);
537
Felix Fietkau364734f2010-09-14 20:22:44 +0200538 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith285f2dd2010-01-08 10:36:07 +0530539
540 sc->beacon.slottime = ATH9K_SLOT_TIME_9;
541
Felix Fietkau7545daf2011-01-24 19:23:16 +0100542 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
Sujith285f2dd2010-01-08 10:36:07 +0530543 sc->beacon.bslot[i] = NULL;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700544
545 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
546 sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
Sujith285f2dd2010-01-08 10:36:07 +0530547}
548
549static int ath9k_init_softc(u16 devid, struct ath_softc *sc, u16 subsysid,
550 const struct ath_bus_ops *bus_ops)
551{
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100552 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Sujith285f2dd2010-01-08 10:36:07 +0530553 struct ath_hw *ah = NULL;
554 struct ath_common *common;
555 int ret = 0, i;
556 int csz = 0;
557
Sujith285f2dd2010-01-08 10:36:07 +0530558 ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
559 if (!ah)
560 return -ENOMEM;
561
Ben Greear233536e2011-01-09 23:11:44 -0800562 ah->hw = sc->hw;
Sujith285f2dd2010-01-08 10:36:07 +0530563 ah->hw_version.devid = devid;
564 ah->hw_version.subsysid = subsysid;
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100565 ah->reg_ops.read = ath9k_ioread32;
566 ah->reg_ops.write = ath9k_iowrite32;
Felix Fietkau845e03c2011-03-23 20:57:25 +0100567 ah->reg_ops.rmw = ath9k_reg_rmw;
Sujith285f2dd2010-01-08 10:36:07 +0530568 sc->sc_ah = ah;
569
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100570 if (!pdata) {
Felix Fietkaua05b5d42010-11-17 04:25:33 +0100571 ah->ah_flags |= AH_USE_EEPROM;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100572 sc->sc_ah->led_pin = -1;
573 } else {
574 sc->sc_ah->gpio_mask = pdata->gpio_mask;
575 sc->sc_ah->gpio_val = pdata->gpio_val;
576 sc->sc_ah->led_pin = pdata->led_pin;
577 }
Felix Fietkaua05b5d42010-11-17 04:25:33 +0100578
Sujith285f2dd2010-01-08 10:36:07 +0530579 common = ath9k_hw_common(ah);
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100580 common->ops = &ah->reg_ops;
Sujith285f2dd2010-01-08 10:36:07 +0530581 common->bus_ops = bus_ops;
582 common->ah = ah;
583 common->hw = sc->hw;
584 common->priv = sc;
585 common->debug_mask = ath9k_debug;
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -0800586 common->btcoex_enabled = ath9k_btcoex_enable == 1;
Ben Greear20b25742010-10-15 15:04:09 -0700587 spin_lock_init(&common->cc_lock);
Sujith285f2dd2010-01-08 10:36:07 +0530588
Sujith285f2dd2010-01-08 10:36:07 +0530589 spin_lock_init(&sc->sc_serial_rw);
590 spin_lock_init(&sc->sc_pm_lock);
591 mutex_init(&sc->mutex);
Ben Greear7f010c92011-01-09 23:11:49 -0800592#ifdef CONFIG_ATH9K_DEBUGFS
593 spin_lock_init(&sc->nodes_lock);
594 INIT_LIST_HEAD(&sc->nodes);
595#endif
Sujith285f2dd2010-01-08 10:36:07 +0530596 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
597 tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
598 (unsigned long)sc);
599
600 /*
601 * Cache line size is used to size and align various
602 * structures used to communicate with the hardware.
603 */
604 ath_read_cachesize(common, &csz);
605 common->cachelsz = csz << 2; /* convert to bytes */
606
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400607 /* Initializes the hardware for all supported chipsets */
Sujith285f2dd2010-01-08 10:36:07 +0530608 ret = ath9k_hw_init(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400609 if (ret)
Sujith285f2dd2010-01-08 10:36:07 +0530610 goto err_hw;
Sujith285f2dd2010-01-08 10:36:07 +0530611
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100612 if (pdata && pdata->macaddr)
613 memcpy(common->macaddr, pdata->macaddr, ETH_ALEN);
614
Sujith285f2dd2010-01-08 10:36:07 +0530615 ret = ath9k_init_queues(sc);
616 if (ret)
617 goto err_queues;
618
619 ret = ath9k_init_btcoex(sc);
620 if (ret)
621 goto err_btcoex;
622
Felix Fietkauf209f522010-10-01 01:06:53 +0200623 ret = ath9k_init_channels_rates(sc);
624 if (ret)
625 goto err_btcoex;
626
Sujith285f2dd2010-01-08 10:36:07 +0530627 ath9k_init_crypto(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530628 ath9k_init_misc(sc);
629
Sujith55624202010-01-08 10:36:02 +0530630 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530631
632err_btcoex:
Sujith55624202010-01-08 10:36:02 +0530633 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
634 if (ATH_TXQ_SETUP(sc, i))
635 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith285f2dd2010-01-08 10:36:07 +0530636err_queues:
Sujith285f2dd2010-01-08 10:36:07 +0530637 ath9k_hw_deinit(ah);
638err_hw:
Sujith55624202010-01-08 10:36:02 +0530639
Sujith285f2dd2010-01-08 10:36:07 +0530640 kfree(ah);
641 sc->sc_ah = NULL;
642
643 return ret;
Sujith55624202010-01-08 10:36:02 +0530644}
645
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200646static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
647{
648 struct ieee80211_supported_band *sband;
649 struct ieee80211_channel *chan;
650 struct ath_hw *ah = sc->sc_ah;
651 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
652 int i;
653
654 sband = &sc->sbands[band];
655 for (i = 0; i < sband->n_channels; i++) {
656 chan = &sband->channels[i];
657 ah->curchan = &ah->channels[chan->hw_value];
658 ath9k_cmn_update_ichannel(ah->curchan, chan, NL80211_CHAN_HT20);
659 ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
660 chan->max_power = reg->max_power_level / 2;
661 }
662}
663
664static void ath9k_init_txpower_limits(struct ath_softc *sc)
665{
666 struct ath_hw *ah = sc->sc_ah;
667 struct ath9k_channel *curchan = ah->curchan;
668
669 if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
670 ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
671 if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
672 ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);
673
674 ah->curchan = curchan;
675}
676
Sujith285f2dd2010-01-08 10:36:07 +0530677void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Sujith55624202010-01-08 10:36:02 +0530678{
Sujith285f2dd2010-01-08 10:36:07 +0530679 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
680
Sujith55624202010-01-08 10:36:02 +0530681 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
682 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
683 IEEE80211_HW_SIGNAL_DBM |
Sujith55624202010-01-08 10:36:02 +0530684 IEEE80211_HW_SUPPORTS_PS |
685 IEEE80211_HW_PS_NULLFUNC_STACK |
Vivek Natarajan05df4982010-02-09 11:34:50 +0530686 IEEE80211_HW_SPECTRUM_MGMT |
Mohammed Shafi Shajakhanbd8027a2010-12-30 12:18:01 +0530687 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Sujith55624202010-01-08 10:36:02 +0530688
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500689 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
690 hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
691
John W. Linville3e6109c2011-01-05 09:39:17 -0500692 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || ath9k_modparam_nohwcrypt)
Sujith55624202010-01-08 10:36:02 +0530693 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
694
695 hw->wiphy->interface_modes =
Johannes Bergc426ee22010-11-26 11:38:04 +0100696 BIT(NL80211_IFTYPE_P2P_GO) |
697 BIT(NL80211_IFTYPE_P2P_CLIENT) |
Sujith55624202010-01-08 10:36:02 +0530698 BIT(NL80211_IFTYPE_AP) |
Bill Jordane51f3ef2010-10-01 11:20:39 -0400699 BIT(NL80211_IFTYPE_WDS) |
Sujith55624202010-01-08 10:36:02 +0530700 BIT(NL80211_IFTYPE_STATION) |
701 BIT(NL80211_IFTYPE_ADHOC) |
702 BIT(NL80211_IFTYPE_MESH_POINT);
703
Luis R. Rodriguez008443d2010-09-16 15:12:36 -0400704 if (AR_SREV_5416(sc->sc_ah))
705 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
Sujith55624202010-01-08 10:36:02 +0530706
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200707 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
708
Sujith55624202010-01-08 10:36:02 +0530709 hw->queues = 4;
710 hw->max_rates = 4;
711 hw->channel_change_time = 5000;
712 hw->max_listen_interval = 10;
Felix Fietkau65896512010-01-24 03:26:11 +0100713 hw->max_rate_tries = 10;
Sujith55624202010-01-08 10:36:02 +0530714 hw->sta_data_size = sizeof(struct ath_node);
715 hw->vif_data_size = sizeof(struct ath_vif);
716
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200717#ifdef CONFIG_ATH9K_RATE_CONTROL
Sujith55624202010-01-08 10:36:02 +0530718 hw->rate_control_algorithm = "ath9k_rate_control";
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200719#endif
Sujith55624202010-01-08 10:36:02 +0530720
Felix Fietkaud4659912010-10-14 16:02:39 +0200721 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith55624202010-01-08 10:36:02 +0530722 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
723 &sc->sbands[IEEE80211_BAND_2GHZ];
Felix Fietkaud4659912010-10-14 16:02:39 +0200724 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith55624202010-01-08 10:36:02 +0530725 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
726 &sc->sbands[IEEE80211_BAND_5GHZ];
Sujith285f2dd2010-01-08 10:36:07 +0530727
728 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Felix Fietkaud4659912010-10-14 16:02:39 +0200729 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith285f2dd2010-01-08 10:36:07 +0530730 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
Felix Fietkaud4659912010-10-14 16:02:39 +0200731 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith285f2dd2010-01-08 10:36:07 +0530732 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
733 }
734
735 SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
Sujith55624202010-01-08 10:36:02 +0530736}
737
Sujith285f2dd2010-01-08 10:36:07 +0530738int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
Sujith55624202010-01-08 10:36:02 +0530739 const struct ath_bus_ops *bus_ops)
740{
741 struct ieee80211_hw *hw = sc->hw;
742 struct ath_common *common;
743 struct ath_hw *ah;
Sujith285f2dd2010-01-08 10:36:07 +0530744 int error = 0;
Sujith55624202010-01-08 10:36:02 +0530745 struct ath_regulatory *reg;
746
Sujith285f2dd2010-01-08 10:36:07 +0530747 /* Bring up device */
748 error = ath9k_init_softc(devid, sc, subsysid, bus_ops);
Sujith55624202010-01-08 10:36:02 +0530749 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530750 goto error_init;
Sujith55624202010-01-08 10:36:02 +0530751
752 ah = sc->sc_ah;
753 common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530754 ath9k_set_hw_capab(sc, hw);
Sujith55624202010-01-08 10:36:02 +0530755
Sujith285f2dd2010-01-08 10:36:07 +0530756 /* Initialize regulatory */
Sujith55624202010-01-08 10:36:02 +0530757 error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
758 ath9k_reg_notifier);
759 if (error)
Sujith285f2dd2010-01-08 10:36:07 +0530760 goto error_regd;
Sujith55624202010-01-08 10:36:02 +0530761
762 reg = &common->regulatory;
763
Sujith285f2dd2010-01-08 10:36:07 +0530764 /* Setup TX DMA */
Sujith55624202010-01-08 10:36:02 +0530765 error = ath_tx_init(sc, ATH_TXBUF);
766 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530767 goto error_tx;
Sujith55624202010-01-08 10:36:02 +0530768
Sujith285f2dd2010-01-08 10:36:07 +0530769 /* Setup RX DMA */
Sujith55624202010-01-08 10:36:02 +0530770 error = ath_rx_init(sc, ATH_RXBUF);
771 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530772 goto error_rx;
773
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200774 ath9k_init_txpower_limits(sc);
775
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100776#ifdef CONFIG_MAC80211_LEDS
777 /* must be initialized before ieee80211_register_hw */
778 sc->led_cdev.default_trigger = ieee80211_create_tpt_led_trigger(sc->hw,
779 IEEE80211_TPT_LEDTRIG_FL_RADIO, ath9k_tpt_blink,
780 ARRAY_SIZE(ath9k_tpt_blink));
781#endif
782
Sujith285f2dd2010-01-08 10:36:07 +0530783 /* Register with mac80211 */
784 error = ieee80211_register_hw(hw);
785 if (error)
786 goto error_register;
787
Ben Greeareb272442010-11-29 14:13:22 -0800788 error = ath9k_init_debug(ah);
789 if (error) {
Joe Perches38002762010-12-02 19:12:36 -0800790 ath_err(common, "Unable to create debugfs files\n");
Ben Greeareb272442010-11-29 14:13:22 -0800791 goto error_world;
792 }
793
Sujith285f2dd2010-01-08 10:36:07 +0530794 /* Handle world regulatory */
795 if (!ath_is_world_regd(reg)) {
796 error = regulatory_hint(hw->wiphy, reg->alpha2);
797 if (error)
798 goto error_world;
799 }
Sujith55624202010-01-08 10:36:02 +0530800
Felix Fietkau347809f2010-07-02 00:09:52 +0200801 INIT_WORK(&sc->hw_check_work, ath_hw_check);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400802 INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
Felix Fietkau9ac58612011-01-24 19:23:18 +0100803 sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
Sujith55624202010-01-08 10:36:02 +0530804
Sujith55624202010-01-08 10:36:02 +0530805 ath_init_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530806 ath_start_rfkill_poll(sc);
807
808 return 0;
809
Sujith285f2dd2010-01-08 10:36:07 +0530810error_world:
811 ieee80211_unregister_hw(hw);
812error_register:
813 ath_rx_cleanup(sc);
814error_rx:
815 ath_tx_cleanup(sc);
816error_tx:
817 /* Nothing */
818error_regd:
819 ath9k_deinit_softc(sc);
820error_init:
Sujith55624202010-01-08 10:36:02 +0530821 return error;
822}
823
824/*****************************/
825/* De-Initialization */
826/*****************************/
827
Sujith285f2dd2010-01-08 10:36:07 +0530828static void ath9k_deinit_softc(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530829{
Sujith285f2dd2010-01-08 10:36:07 +0530830 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530831
Felix Fietkauf209f522010-10-01 01:06:53 +0200832 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
833 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
834
835 if (sc->sbands[IEEE80211_BAND_5GHZ].channels)
836 kfree(sc->sbands[IEEE80211_BAND_5GHZ].channels);
837
Sujith285f2dd2010-01-08 10:36:07 +0530838 if ((sc->btcoex.no_stomp_timer) &&
839 sc->sc_ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
840 ath_gen_timer_free(sc->sc_ah, sc->btcoex.no_stomp_timer);
Sujith55624202010-01-08 10:36:02 +0530841
Sujith285f2dd2010-01-08 10:36:07 +0530842 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
843 if (ATH_TXQ_SETUP(sc, i))
844 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
845
Sujith285f2dd2010-01-08 10:36:07 +0530846 ath9k_hw_deinit(sc->sc_ah);
847
Sujith736b3a22010-03-17 14:25:24 +0530848 kfree(sc->sc_ah);
849 sc->sc_ah = NULL;
Sujith55624202010-01-08 10:36:02 +0530850}
851
Sujith285f2dd2010-01-08 10:36:07 +0530852void ath9k_deinit_device(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530853{
854 struct ieee80211_hw *hw = sc->hw;
Sujith55624202010-01-08 10:36:02 +0530855
856 ath9k_ps_wakeup(sc);
857
Sujith55624202010-01-08 10:36:02 +0530858 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Sujith285f2dd2010-01-08 10:36:07 +0530859 ath_deinit_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530860
Rajkumar Manoharanc7c18062011-01-27 18:39:38 +0530861 ath9k_ps_restore(sc);
862
Sujith55624202010-01-08 10:36:02 +0530863 ieee80211_unregister_hw(hw);
864 ath_rx_cleanup(sc);
865 ath_tx_cleanup(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530866 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +0530867}
868
869void ath_descdma_cleanup(struct ath_softc *sc,
870 struct ath_descdma *dd,
871 struct list_head *head)
872{
873 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
874 dd->dd_desc_paddr);
875
876 INIT_LIST_HEAD(head);
877 kfree(dd->dd_bufptr);
878 memset(dd, 0, sizeof(*dd));
879}
880
Sujith55624202010-01-08 10:36:02 +0530881/************************/
882/* Module Hooks */
883/************************/
884
885static int __init ath9k_init(void)
886{
887 int error;
888
889 /* Register rate control algorithm */
890 error = ath_rate_control_register();
891 if (error != 0) {
892 printk(KERN_ERR
893 "ath9k: Unable to register rate control "
894 "algorithm: %d\n",
895 error);
896 goto err_out;
897 }
898
Sujith55624202010-01-08 10:36:02 +0530899 error = ath_pci_init();
900 if (error < 0) {
901 printk(KERN_ERR
902 "ath9k: No PCI devices found, driver not installed.\n");
903 error = -ENODEV;
Ben Greeareb272442010-11-29 14:13:22 -0800904 goto err_rate_unregister;
Sujith55624202010-01-08 10:36:02 +0530905 }
906
907 error = ath_ahb_init();
908 if (error < 0) {
909 error = -ENODEV;
910 goto err_pci_exit;
911 }
912
913 return 0;
914
915 err_pci_exit:
916 ath_pci_exit();
917
Sujith55624202010-01-08 10:36:02 +0530918 err_rate_unregister:
919 ath_rate_control_unregister();
920 err_out:
921 return error;
922}
923module_init(ath9k_init);
924
925static void __exit ath9k_exit(void)
926{
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530927 is_ath9k_unloaded = true;
Sujith55624202010-01-08 10:36:02 +0530928 ath_ahb_exit();
929 ath_pci_exit();
Sujith55624202010-01-08 10:36:02 +0530930 ath_rate_control_unregister();
931 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
932}
933module_exit(ath9k_exit);