blob: 3d328bc1f7e019e107bc9f7522042254d1e6201d [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * Support for the interrupt controllers found on Power Macintosh,
3 * currently Apple's "Grand Central" interrupt controller in all
4 * it's incarnations. OpenPIC support used on newer machines is
5 * in a separate file
6 *
7 * Copyright (C) 1997 Paul Mackerras (paulus@samba.org)
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +11008 * Copyright (C) 2005 Benjamin Herrenschmidt (benh@kernel.crashing.org)
9 * IBM, Corp.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100010 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 *
16 */
17
Paul Mackerras14cf11a2005-09-26 16:04:21 +100018#include <linux/stddef.h>
19#include <linux/init.h>
20#include <linux/sched.h>
21#include <linux/signal.h>
22#include <linux/pci.h>
23#include <linux/interrupt.h>
24#include <linux/sysdev.h>
25#include <linux/adb.h>
26#include <linux/pmu.h>
Paul Mackerras3c3f42d2005-10-10 22:58:41 +100027#include <linux/module.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100028
29#include <asm/sections.h>
30#include <asm/io.h>
31#include <asm/smp.h>
32#include <asm/prom.h>
33#include <asm/pci-bridge.h>
34#include <asm/time.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100035#include <asm/pmac_feature.h>
36#include <asm/mpic.h>
37
Paul Mackerras3c3f42d2005-10-10 22:58:41 +100038#include "pmac.h"
Paul Mackerras14cf11a2005-09-26 16:04:21 +100039
40/*
41 * XXX this should be in xmon.h, but putting it there means xmon.h
42 * has to include <linux/interrupt.h> (to get irqreturn_t), which
43 * causes all sorts of problems. -- paulus
44 */
45extern irqreturn_t xmon_irq(int, void *, struct pt_regs *);
46
Paul Mackerras3c3f42d2005-10-10 22:58:41 +100047#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +100048struct pmac_irq_hw {
49 unsigned int event;
50 unsigned int enable;
51 unsigned int ack;
52 unsigned int level;
53};
54
55/* Default addresses */
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +110056static volatile struct pmac_irq_hw __iomem *pmac_irq_hw[4];
Paul Mackerras14cf11a2005-09-26 16:04:21 +100057
58#define GC_LEVEL_MASK 0x3ff00000
59#define OHARE_LEVEL_MASK 0x1ff00000
60#define HEATHROW_LEVEL_MASK 0x1ff00000
61
62static int max_irqs;
63static int max_real_irqs;
64static u32 level_mask[4];
65
66static DEFINE_SPINLOCK(pmac_pic_lock);
67
Stephen Rothwell756e7102005-11-09 18:07:45 +110068#define NR_MASK_WORDS ((NR_IRQS + 31) / 32)
69static unsigned long ppc_lost_interrupts[NR_MASK_WORDS];
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +100070static unsigned long ppc_cached_irq_mask[NR_MASK_WORDS];
71static int pmac_irq_cascade = -1;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +100072static struct irq_host *pmac_pic_host;
Stephen Rothwell756e7102005-11-09 18:07:45 +110073
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +100074static void __pmac_retrigger(unsigned int irq_nr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100075{
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +100076 if (irq_nr >= max_real_irqs && pmac_irq_cascade > 0) {
77 __set_bit(irq_nr, ppc_lost_interrupts);
78 irq_nr = pmac_irq_cascade;
79 mb();
80 }
81 if (!__test_and_set_bit(irq_nr, ppc_lost_interrupts)) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +100082 atomic_inc(&ppc_n_lost_interrupts);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +100083 set_dec(1);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100084 }
85}
86
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +100087static void pmac_mask_and_ack_irq(unsigned int virq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100088{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +100089 unsigned int src = irq_map[virq].hwirq;
90 unsigned long bit = 1UL << (virq & 0x1f);
91 int i = virq >> 5;
Paul Mackerras14cf11a2005-09-26 16:04:21 +100092 unsigned long flags;
93
Paul Mackerras14cf11a2005-09-26 16:04:21 +100094 spin_lock_irqsave(&pmac_pic_lock, flags);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +100095 __clear_bit(src, ppc_cached_irq_mask);
96 if (__test_and_clear_bit(src, ppc_lost_interrupts))
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +100097 atomic_dec(&ppc_n_lost_interrupts);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100098 out_le32(&pmac_irq_hw[i]->enable, ppc_cached_irq_mask[i]);
99 out_le32(&pmac_irq_hw[i]->ack, bit);
100 do {
101 /* make sure ack gets to controller before we enable
102 interrupts */
103 mb();
104 } while((in_le32(&pmac_irq_hw[i]->enable) & bit)
105 != (ppc_cached_irq_mask[i] & bit));
106 spin_unlock_irqrestore(&pmac_pic_lock, flags);
107}
108
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000109static void pmac_ack_irq(unsigned int virq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000110{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000111 unsigned int src = irq_map[virq].hwirq;
112 unsigned long bit = 1UL << (src & 0x1f);
113 int i = src >> 5;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000114 unsigned long flags;
115
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000116 spin_lock_irqsave(&pmac_pic_lock, flags);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000117 if (__test_and_clear_bit(src, ppc_lost_interrupts))
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000118 atomic_dec(&ppc_n_lost_interrupts);
119 out_le32(&pmac_irq_hw[i]->ack, bit);
120 (void)in_le32(&pmac_irq_hw[i]->ack);
121 spin_unlock_irqrestore(&pmac_pic_lock, flags);
122}
123
124static void __pmac_set_irq_mask(unsigned int irq_nr, int nokicklost)
125{
126 unsigned long bit = 1UL << (irq_nr & 0x1f);
127 int i = irq_nr >> 5;
128
129 if ((unsigned)irq_nr >= max_irqs)
130 return;
131
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000132 /* enable unmasked interrupts */
133 out_le32(&pmac_irq_hw[i]->enable, ppc_cached_irq_mask[i]);
134
135 do {
136 /* make sure mask gets to controller before we
137 return to user */
138 mb();
139 } while((in_le32(&pmac_irq_hw[i]->enable) & bit)
140 != (ppc_cached_irq_mask[i] & bit));
141
142 /*
143 * Unfortunately, setting the bit in the enable register
144 * when the device interrupt is already on *doesn't* set
145 * the bit in the flag register or request another interrupt.
146 */
147 if (bit & ppc_cached_irq_mask[i] & in_le32(&pmac_irq_hw[i]->level))
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000148 __pmac_retrigger(irq_nr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000149}
150
151/* When an irq gets requested for the first client, if it's an
152 * edge interrupt, we clear any previous one on the controller
153 */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000154static unsigned int pmac_startup_irq(unsigned int virq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000155{
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000156 unsigned long flags;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000157 unsigned int src = irq_map[virq].hwirq;
158 unsigned long bit = 1UL << (src & 0x1f);
159 int i = src >> 5;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000160
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000161 spin_lock_irqsave(&pmac_pic_lock, flags);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000162 if ((irq_desc[virq].status & IRQ_LEVEL) == 0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000163 out_le32(&pmac_irq_hw[i]->ack, bit);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000164 __set_bit(src, ppc_cached_irq_mask);
165 __pmac_set_irq_mask(src, 0);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000166 spin_unlock_irqrestore(&pmac_pic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000167
168 return 0;
169}
170
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000171static void pmac_mask_irq(unsigned int virq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000172{
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000173 unsigned long flags;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000174 unsigned int src = irq_map[virq].hwirq;
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000175
176 spin_lock_irqsave(&pmac_pic_lock, flags);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000177 __clear_bit(src, ppc_cached_irq_mask);
178 __pmac_set_irq_mask(src, 0);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000179 spin_unlock_irqrestore(&pmac_pic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000180}
181
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000182static void pmac_unmask_irq(unsigned int virq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000183{
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000184 unsigned long flags;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000185 unsigned int src = irq_map[virq].hwirq;
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000186
187 spin_lock_irqsave(&pmac_pic_lock, flags);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000188 __set_bit(src, ppc_cached_irq_mask);
189 __pmac_set_irq_mask(src, 0);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000190 spin_unlock_irqrestore(&pmac_pic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000191}
192
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000193static int pmac_retrigger(unsigned int virq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000194{
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000195 unsigned long flags;
196
197 spin_lock_irqsave(&pmac_pic_lock, flags);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000198 __pmac_retrigger(irq_map[virq].hwirq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000199 spin_unlock_irqrestore(&pmac_pic_lock, flags);
200 return 1;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000201}
202
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000203static struct irq_chip pmac_pic = {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000204 .typename = " PMAC-PIC ",
205 .startup = pmac_startup_irq,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000206 .mask = pmac_mask_irq,
207 .ack = pmac_ack_irq,
208 .mask_ack = pmac_mask_and_ack_irq,
209 .unmask = pmac_unmask_irq,
210 .retrigger = pmac_retrigger,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000211};
212
213static irqreturn_t gatwick_action(int cpl, void *dev_id, struct pt_regs *regs)
214{
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000215 unsigned long flags;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000216 int irq, bits;
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000217 int rc = IRQ_NONE;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000218
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000219 spin_lock_irqsave(&pmac_pic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000220 for (irq = max_irqs; (irq -= 32) >= max_real_irqs; ) {
221 int i = irq >> 5;
222 bits = in_le32(&pmac_irq_hw[i]->event) | ppc_lost_interrupts[i];
223 /* We must read level interrupts from the level register */
224 bits |= (in_le32(&pmac_irq_hw[i]->level) & level_mask[i]);
225 bits &= ppc_cached_irq_mask[i];
226 if (bits == 0)
227 continue;
228 irq += __ilog2(bits);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000229 spin_unlock_irqrestore(&pmac_pic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000230 __do_IRQ(irq, regs);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000231 spin_lock_irqsave(&pmac_pic_lock, flags);
232 rc = IRQ_HANDLED;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000233 }
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000234 spin_unlock_irqrestore(&pmac_pic_lock, flags);
235 return rc;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000236}
237
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000238static unsigned int pmac_pic_get_irq(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000239{
240 int irq;
241 unsigned long bits = 0;
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000242 unsigned long flags;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000243
244#ifdef CONFIG_SMP
245 void psurge_smp_message_recv(struct pt_regs *);
246
247 /* IPI's are a hack on the powersurge -- Cort */
248 if ( smp_processor_id() != 0 ) {
249 psurge_smp_message_recv(regs);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000250 return NO_IRQ_IGNORE; /* ignore, already handled */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000251 }
252#endif /* CONFIG_SMP */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000253 spin_lock_irqsave(&pmac_pic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000254 for (irq = max_real_irqs; (irq -= 32) >= 0; ) {
255 int i = irq >> 5;
256 bits = in_le32(&pmac_irq_hw[i]->event) | ppc_lost_interrupts[i];
257 /* We must read level interrupts from the level register */
258 bits |= (in_le32(&pmac_irq_hw[i]->level) & level_mask[i]);
259 bits &= ppc_cached_irq_mask[i];
260 if (bits == 0)
261 continue;
262 irq += __ilog2(bits);
263 break;
264 }
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000265 spin_unlock_irqrestore(&pmac_pic_lock, flags);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000266 if (unlikely(irq < 0))
267 return NO_IRQ;
268 return irq_linear_revmap(pmac_pic_host, irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000269}
270
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000271#ifdef CONFIG_XMON
272static struct irqaction xmon_action = {
273 .handler = xmon_irq,
274 .flags = 0,
275 .mask = CPU_MASK_NONE,
276 .name = "NMI - XMON"
277};
278#endif
279
280static struct irqaction gatwick_cascade_action = {
281 .handler = gatwick_action,
Thomas Gleixner67144652006-07-01 19:29:22 -0700282 .flags = IRQF_DISABLED,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000283 .mask = CPU_MASK_NONE,
284 .name = "cascade",
285};
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100286
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000287static int pmac_pic_host_match(struct irq_host *h, struct device_node *node)
288{
289 /* We match all, we don't always have a node anyway */
290 return 1;
291}
292
293static int pmac_pic_host_map(struct irq_host *h, unsigned int virq,
294 irq_hw_number_t hw, unsigned int flags)
295{
296 struct irq_desc *desc = get_irq_desc(virq);
297 int level;
298
299 if (hw >= max_irqs)
300 return -EINVAL;
301
302 /* Mark level interrupts, set delayed disable for edge ones and set
303 * handlers
304 */
305 level = !!(level_mask[hw >> 5] & (1UL << (hw & 0x1f)));
306 if (level)
307 desc->status |= IRQ_LEVEL;
308 else
309 desc->status |= IRQ_DELAYED_DISABLE;
310 set_irq_chip_and_handler(virq, &pmac_pic, level ?
311 handle_level_irq : handle_edge_irq);
312 return 0;
313}
314
315static int pmac_pic_host_xlate(struct irq_host *h, struct device_node *ct,
316 u32 *intspec, unsigned int intsize,
317 irq_hw_number_t *out_hwirq,
318 unsigned int *out_flags)
319
320{
321 *out_hwirq = *intspec;
322 return 0;
323}
324
325static struct irq_host_ops pmac_pic_host_ops = {
326 .match = pmac_pic_host_match,
327 .map = pmac_pic_host_map,
328 .xlate = pmac_pic_host_xlate,
329};
330
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100331static void __init pmac_pic_probe_oldstyle(void)
332{
333 int i;
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100334 struct device_node *master = NULL;
335 struct device_node *slave = NULL;
336 u8 __iomem *addr;
337 struct resource r;
338
339 /* Set our get_irq function */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000340 ppc_md.get_irq = pmac_pic_get_irq;
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100341
342 /*
343 * Find the interrupt controller type & node
344 */
345
346 if ((master = of_find_node_by_name(NULL, "gc")) != NULL) {
347 max_irqs = max_real_irqs = 32;
348 level_mask[0] = GC_LEVEL_MASK;
349 } else if ((master = of_find_node_by_name(NULL, "ohare")) != NULL) {
350 max_irqs = max_real_irqs = 32;
351 level_mask[0] = OHARE_LEVEL_MASK;
352
353 /* We might have a second cascaded ohare */
354 slave = of_find_node_by_name(NULL, "pci106b,7");
355 if (slave) {
356 max_irqs = 64;
357 level_mask[1] = OHARE_LEVEL_MASK;
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100358 }
359 } else if ((master = of_find_node_by_name(NULL, "mac-io")) != NULL) {
360 max_irqs = max_real_irqs = 64;
361 level_mask[0] = HEATHROW_LEVEL_MASK;
362 level_mask[1] = 0;
363
364 /* We might have a second cascaded heathrow */
365 slave = of_find_node_by_name(master, "mac-io");
366
367 /* Check ordering of master & slave */
368 if (device_is_compatible(master, "gatwick")) {
369 struct device_node *tmp;
370 BUG_ON(slave == NULL);
371 tmp = master;
372 master = slave;
373 slave = tmp;
374 }
375
376 /* We found a slave */
377 if (slave) {
378 max_irqs = 128;
379 level_mask[2] = HEATHROW_LEVEL_MASK;
380 level_mask[3] = 0;
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100381 }
382 }
383 BUG_ON(master == NULL);
384
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000385 /*
386 * Allocate an irq host
387 */
388 pmac_pic_host = irq_alloc_host(IRQ_HOST_MAP_LINEAR, max_irqs,
389 &pmac_pic_host_ops,
390 max_irqs);
391 BUG_ON(pmac_pic_host == NULL);
392 irq_set_default_host(pmac_pic_host);
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100393
394 /* Get addresses of first controller if we have a node for it */
395 BUG_ON(of_address_to_resource(master, 0, &r));
396
397 /* Map interrupts of primary controller */
398 addr = (u8 __iomem *) ioremap(r.start, 0x40);
399 i = 0;
400 pmac_irq_hw[i++] = (volatile struct pmac_irq_hw __iomem *)
401 (addr + 0x20);
402 if (max_real_irqs > 32)
403 pmac_irq_hw[i++] = (volatile struct pmac_irq_hw __iomem *)
404 (addr + 0x10);
405 of_node_put(master);
406
407 printk(KERN_INFO "irq: Found primary Apple PIC %s for %d irqs\n",
408 master->full_name, max_real_irqs);
409
410 /* Map interrupts of cascaded controller */
411 if (slave && !of_address_to_resource(slave, 0, &r)) {
412 addr = (u8 __iomem *)ioremap(r.start, 0x40);
413 pmac_irq_hw[i++] = (volatile struct pmac_irq_hw __iomem *)
414 (addr + 0x20);
415 if (max_irqs > 64)
416 pmac_irq_hw[i++] =
417 (volatile struct pmac_irq_hw __iomem *)
418 (addr + 0x10);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000419 pmac_irq_cascade = irq_of_parse_and_map(slave, 0);
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100420
421 printk(KERN_INFO "irq: Found slave Apple PIC %s for %d irqs"
422 " cascade: %d\n", slave->full_name,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000423 max_irqs - max_real_irqs, pmac_irq_cascade);
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100424 }
425 of_node_put(slave);
426
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000427 /* Disable all interrupts in all controllers */
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100428 for (i = 0; i * 32 < max_irqs; ++i)
429 out_le32(&pmac_irq_hw[i]->enable, 0);
430
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000431 /* Hookup cascade irq */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000432 if (slave && pmac_irq_cascade != NO_IRQ)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000433 setup_irq(pmac_irq_cascade, &gatwick_cascade_action);
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100434
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100435 printk(KERN_INFO "irq: System has %d possible interrupts\n", max_irqs);
436#ifdef CONFIG_XMON
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000437 setup_irq(irq_create_mapping(NULL, 20, 0), &xmon_action);
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100438#endif
439}
Paul Mackerras3c3f42d2005-10-10 22:58:41 +1000440#endif /* CONFIG_PPC32 */
441
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000442static void pmac_u3_cascade(unsigned int irq, struct irq_desc *desc,
443 struct pt_regs *regs)
Paul Mackerras3c3f42d2005-10-10 22:58:41 +1000444{
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000445 struct mpic *mpic = desc->handler_data;
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000446
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000447 unsigned int cascade_irq = mpic_get_one_irq(mpic, regs);
448 if (cascade_irq != NO_IRQ)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000449 generic_handle_irq(cascade_irq, regs);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000450 desc->chip->eoi(irq);
Paul Mackerras3c3f42d2005-10-10 22:58:41 +1000451}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000452
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100453static void __init pmac_pic_setup_mpic_nmi(struct mpic *mpic)
454{
455#if defined(CONFIG_XMON) && defined(CONFIG_PPC32)
456 struct device_node* pswitch;
457 int nmi_irq;
458
459 pswitch = of_find_node_by_name(NULL, "programmer-switch");
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000460 if (pswitch) {
461 nmi_irq = irq_of_parse_and_map(pswitch, 0);
462 if (nmi_irq != NO_IRQ) {
463 mpic_irq_set_priority(nmi_irq, 9);
464 setup_irq(nmi_irq, &xmon_action);
465 }
466 of_node_put(pswitch);
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100467 }
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100468#endif /* defined(CONFIG_XMON) && defined(CONFIG_PPC32) */
469}
470
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100471static struct mpic * __init pmac_setup_one_mpic(struct device_node *np,
472 int master)
473{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100474 const char *name = master ? " MPIC 1 " : " MPIC 2 ";
475 struct resource r;
476 struct mpic *mpic;
477 unsigned int flags = master ? MPIC_PRIMARY : 0;
478 int rc;
479
480 rc = of_address_to_resource(np, 0, &r);
481 if (rc)
482 return NULL;
483
484 pmac_call_feature(PMAC_FTR_ENABLE_MPIC, np, 0, 0);
485
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100486 flags |= MPIC_WANTS_RESET;
487 if (get_property(np, "big-endian", NULL))
488 flags |= MPIC_BIG_ENDIAN;
489
490 /* Primary Big Endian means HT interrupts. This is quite dodgy
491 * but works until I find a better way
492 */
493 if (master && (flags & MPIC_BIG_ENDIAN))
494 flags |= MPIC_BROKEN_U3;
495
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000496 mpic = mpic_alloc(np, r.start, flags, 0, 0, name);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100497 if (mpic == NULL)
498 return NULL;
499
500 mpic_init(mpic);
501
502 return mpic;
503 }
504
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100505static int __init pmac_pic_probe_mpic(void)
506{
507 struct mpic *mpic1, *mpic2;
508 struct device_node *np, *master = NULL, *slave = NULL;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000509 unsigned int cascade;
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100510
511 /* We can have up to 2 MPICs cascaded */
512 for (np = NULL; (np = of_find_node_by_type(np, "open-pic"))
513 != NULL;) {
514 if (master == NULL &&
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100515 get_property(np, "interrupts", NULL) == NULL)
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100516 master = of_node_get(np);
517 else if (slave == NULL)
518 slave = of_node_get(np);
519 if (master && slave)
520 break;
521 }
522
523 /* Check for bogus setups */
524 if (master == NULL && slave != NULL) {
525 master = slave;
526 slave = NULL;
527 }
528
529 /* Not found, default to good old pmac pic */
530 if (master == NULL)
531 return -ENODEV;
532
533 /* Set master handler */
534 ppc_md.get_irq = mpic_get_irq;
535
536 /* Setup master */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100537 mpic1 = pmac_setup_one_mpic(master, 1);
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100538 BUG_ON(mpic1 == NULL);
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100539
540 /* Install NMI if any */
541 pmac_pic_setup_mpic_nmi(mpic1);
542
543 of_node_put(master);
544
545 /* No slave, let's go out */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000546 if (slave == NULL)
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100547 return 0;
548
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000549 /* Get/Map slave interrupt */
550 cascade = irq_of_parse_and_map(slave, 0);
551 if (cascade == NO_IRQ) {
552 printk(KERN_ERR "Failed to map cascade IRQ\n");
553 return 0;
554 }
555
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100556 mpic2 = pmac_setup_one_mpic(slave, 0);
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100557 if (mpic2 == NULL) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100558 printk(KERN_ERR "Failed to setup slave MPIC\n");
559 of_node_put(slave);
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100560 return 0;
561 }
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000562 set_irq_data(cascade, mpic2);
563 set_irq_chained_handler(cascade, pmac_u3_cascade);
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100564
565 of_node_put(slave);
566 return 0;
567}
568
569
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000570void __init pmac_pic_init(void)
571{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000572 unsigned int flags = 0;
573
574 /* We configure the OF parsing based on our oldworld vs. newworld
575 * platform type and wether we were booted by BootX.
576 */
577#ifdef CONFIG_PPC32
578 if (!pmac_newworld)
579 flags |= OF_IMAP_OLDWORLD_MAC;
580 if (get_property(of_chosen, "linux,bootx", NULL) != NULL)
581 flags |= OF_IMAP_NO_PHANDLE;
582 of_irq_map_init(flags);
583#endif /* CONFIG_PPC_32 */
584
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000585 /* We first try to detect Apple's new Core99 chipset, since mac-io
586 * is quite different on those machines and contains an IBM MPIC2.
587 */
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100588 if (pmac_pic_probe_mpic() == 0)
Paul Mackerras20c8c212005-09-28 20:28:14 +1000589 return;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000590
Paul Mackerras3c3f42d2005-10-10 22:58:41 +1000591#ifdef CONFIG_PPC32
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100592 pmac_pic_probe_oldstyle();
593#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000594}
595
Paul Mackerrasa0005032005-11-02 15:08:17 +1100596#if defined(CONFIG_PM) && defined(CONFIG_PPC32)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000597/*
598 * These procedures are used in implementing sleep on the powerbooks.
599 * sleep_save_intrs() saves the states of all interrupt enables
600 * and disables all interrupts except for the nominated one.
601 * sleep_restore_intrs() restores the states of all interrupt enables.
602 */
603unsigned long sleep_save_mask[2];
604
605/* This used to be passed by the PMU driver but that link got
606 * broken with the new driver model. We use this tweak for now...
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000607 * We really want to do things differently though...
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000608 */
609static int pmacpic_find_viaint(void)
610{
611 int viaint = -1;
612
613#ifdef CONFIG_ADB_PMU
614 struct device_node *np;
615
616 if (pmu_get_model() != PMU_OHARE_BASED)
617 goto not_found;
618 np = of_find_node_by_name(NULL, "via-pmu");
619 if (np == NULL)
620 goto not_found;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000621 viaint = irq_of_parse_and_map(np, 0);;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000622#endif /* CONFIG_ADB_PMU */
623
624not_found:
625 return viaint;
626}
627
628static int pmacpic_suspend(struct sys_device *sysdev, pm_message_t state)
629{
630 int viaint = pmacpic_find_viaint();
631
632 sleep_save_mask[0] = ppc_cached_irq_mask[0];
633 sleep_save_mask[1] = ppc_cached_irq_mask[1];
634 ppc_cached_irq_mask[0] = 0;
635 ppc_cached_irq_mask[1] = 0;
636 if (viaint > 0)
637 set_bit(viaint, ppc_cached_irq_mask);
638 out_le32(&pmac_irq_hw[0]->enable, ppc_cached_irq_mask[0]);
639 if (max_real_irqs > 32)
640 out_le32(&pmac_irq_hw[1]->enable, ppc_cached_irq_mask[1]);
641 (void)in_le32(&pmac_irq_hw[0]->event);
642 /* make sure mask gets to controller before we return to caller */
643 mb();
644 (void)in_le32(&pmac_irq_hw[0]->enable);
645
646 return 0;
647}
648
649static int pmacpic_resume(struct sys_device *sysdev)
650{
651 int i;
652
653 out_le32(&pmac_irq_hw[0]->enable, 0);
654 if (max_real_irqs > 32)
655 out_le32(&pmac_irq_hw[1]->enable, 0);
656 mb();
657 for (i = 0; i < max_real_irqs; ++i)
658 if (test_bit(i, sleep_save_mask))
659 pmac_unmask_irq(i);
660
661 return 0;
662}
663
Paul Mackerrasa0005032005-11-02 15:08:17 +1100664#endif /* CONFIG_PM && CONFIG_PPC32 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000665
666static struct sysdev_class pmacpic_sysclass = {
667 set_kset_name("pmac_pic"),
668};
669
670static struct sys_device device_pmacpic = {
671 .id = 0,
672 .cls = &pmacpic_sysclass,
673};
674
675static struct sysdev_driver driver_pmacpic = {
Paul Mackerrasa0005032005-11-02 15:08:17 +1100676#if defined(CONFIG_PM) && defined(CONFIG_PPC32)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000677 .suspend = &pmacpic_suspend,
678 .resume = &pmacpic_resume,
Paul Mackerrasa0005032005-11-02 15:08:17 +1100679#endif /* CONFIG_PM && CONFIG_PPC32 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000680};
681
682static int __init init_pmacpic_sysfs(void)
683{
Paul Mackerras3c3f42d2005-10-10 22:58:41 +1000684#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000685 if (max_irqs == 0)
686 return -ENODEV;
Paul Mackerras3c3f42d2005-10-10 22:58:41 +1000687#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000688 printk(KERN_DEBUG "Registering pmac pic with sysfs...\n");
689 sysdev_class_register(&pmacpic_sysclass);
690 sysdev_register(&device_pmacpic);
691 sysdev_driver_register(&pmacpic_sysclass, &driver_pmacpic);
692 return 0;
693}
694
695subsys_initcall(init_pmacpic_sysfs);
696