blob: 728de232e0917d499296e4850e35967ac96b26eb [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Driver for ESS Maestro3/Allegro (ES1988) soundcards.
3 * Copyright (c) 2000 by Zach Brown <zab@zabbo.net>
4 * Takashi Iwai <tiwai@suse.de>
5 *
6 * Most of the hardware init stuffs are based on maestro3 driver for
7 * OSS/Free by Zach Brown. Many thanks to Zach!
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 *
23 *
24 * ChangeLog:
25 * Aug. 27, 2001
26 * - Fixed deadlock on capture
27 * - Added Canyon3D-2 support by Rob Riggs <rob@pangalactic.org>
28 *
29 */
30
31#define CARD_NAME "ESS Maestro3/Allegro/Canyon3D-2"
32#define DRIVER_NAME "Maestro3"
33
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/io.h>
35#include <linux/delay.h>
36#include <linux/interrupt.h>
37#include <linux/init.h>
38#include <linux/pci.h>
Tobias Klauser9d2f9282006-03-22 10:53:19 +010039#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/slab.h>
41#include <linux/vmalloc.h>
42#include <linux/moduleparam.h>
Clemens Ladisch81d77242006-11-06 09:26:41 +010043#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <sound/core.h>
45#include <sound/info.h>
46#include <sound/control.h>
47#include <sound/pcm.h>
48#include <sound/mpu401.h>
49#include <sound/ac97_codec.h>
50#include <sound/initval.h>
Clemens Ladisch81d77242006-11-06 09:26:41 +010051#include <asm/byteorder.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
53MODULE_AUTHOR("Zach Brown <zab@zabbo.net>, Takashi Iwai <tiwai@suse.de>");
54MODULE_DESCRIPTION("ESS Maestro3 PCI");
55MODULE_LICENSE("GPL");
56MODULE_SUPPORTED_DEVICE("{{ESS,Maestro3 PCI},"
57 "{ESS,ES1988},"
58 "{ESS,Allegro PCI},"
59 "{ESS,Allegro-1 PCI},"
60 "{ESS,Canyon3D-2/LE PCI}}");
Clemens Ladisch7e0af292007-05-03 17:59:54 +020061MODULE_FIRMWARE("ess/maestro3_assp_kernel.fw");
62MODULE_FIRMWARE("ess/maestro3_assp_minisrc.fw");
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
64static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
65static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
66static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* all enabled */
67static int external_amp[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS - 1)] = 1};
68static int amp_gpio[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS - 1)] = -1};
69
70module_param_array(index, int, NULL, 0444);
71MODULE_PARM_DESC(index, "Index value for " CARD_NAME " soundcard.");
72module_param_array(id, charp, NULL, 0444);
73MODULE_PARM_DESC(id, "ID string for " CARD_NAME " soundcard.");
74module_param_array(enable, bool, NULL, 0444);
75MODULE_PARM_DESC(enable, "Enable this soundcard.");
76module_param_array(external_amp, bool, NULL, 0444);
77MODULE_PARM_DESC(external_amp, "Enable external amp for " CARD_NAME " soundcard.");
78module_param_array(amp_gpio, int, NULL, 0444);
79MODULE_PARM_DESC(amp_gpio, "GPIO pin number for external amp. (default = -1)");
80
81#define MAX_PLAYBACKS 2
82#define MAX_CAPTURES 1
83#define NR_DSPS (MAX_PLAYBACKS + MAX_CAPTURES)
84
85
86/*
87 * maestro3 registers
88 */
89
90/* Allegro PCI configuration registers */
91#define PCI_LEGACY_AUDIO_CTRL 0x40
92#define SOUND_BLASTER_ENABLE 0x00000001
93#define FM_SYNTHESIS_ENABLE 0x00000002
94#define GAME_PORT_ENABLE 0x00000004
95#define MPU401_IO_ENABLE 0x00000008
96#define MPU401_IRQ_ENABLE 0x00000010
97#define ALIAS_10BIT_IO 0x00000020
98#define SB_DMA_MASK 0x000000C0
99#define SB_DMA_0 0x00000040
100#define SB_DMA_1 0x00000040
101#define SB_DMA_R 0x00000080
102#define SB_DMA_3 0x000000C0
103#define SB_IRQ_MASK 0x00000700
104#define SB_IRQ_5 0x00000000
105#define SB_IRQ_7 0x00000100
106#define SB_IRQ_9 0x00000200
107#define SB_IRQ_10 0x00000300
108#define MIDI_IRQ_MASK 0x00003800
109#define SERIAL_IRQ_ENABLE 0x00004000
110#define DISABLE_LEGACY 0x00008000
111
112#define PCI_ALLEGRO_CONFIG 0x50
113#define SB_ADDR_240 0x00000004
114#define MPU_ADDR_MASK 0x00000018
115#define MPU_ADDR_330 0x00000000
116#define MPU_ADDR_300 0x00000008
117#define MPU_ADDR_320 0x00000010
118#define MPU_ADDR_340 0x00000018
119#define USE_PCI_TIMING 0x00000040
120#define POSTED_WRITE_ENABLE 0x00000080
121#define DMA_POLICY_MASK 0x00000700
122#define DMA_DDMA 0x00000000
123#define DMA_TDMA 0x00000100
124#define DMA_PCPCI 0x00000200
125#define DMA_WBDMA16 0x00000400
126#define DMA_WBDMA4 0x00000500
127#define DMA_WBDMA2 0x00000600
128#define DMA_WBDMA1 0x00000700
129#define DMA_SAFE_GUARD 0x00000800
130#define HI_PERF_GP_ENABLE 0x00001000
131#define PIC_SNOOP_MODE_0 0x00002000
132#define PIC_SNOOP_MODE_1 0x00004000
133#define SOUNDBLASTER_IRQ_MASK 0x00008000
134#define RING_IN_ENABLE 0x00010000
135#define SPDIF_TEST_MODE 0x00020000
136#define CLK_MULT_MODE_SELECT_2 0x00040000
137#define EEPROM_WRITE_ENABLE 0x00080000
138#define CODEC_DIR_IN 0x00100000
139#define HV_BUTTON_FROM_GD 0x00200000
140#define REDUCED_DEBOUNCE 0x00400000
141#define HV_CTRL_ENABLE 0x00800000
142#define SPDIF_ENABLE 0x01000000
143#define CLK_DIV_SELECT 0x06000000
144#define CLK_DIV_BY_48 0x00000000
145#define CLK_DIV_BY_49 0x02000000
146#define CLK_DIV_BY_50 0x04000000
147#define CLK_DIV_RESERVED 0x06000000
148#define PM_CTRL_ENABLE 0x08000000
149#define CLK_MULT_MODE_SELECT 0x30000000
150#define CLK_MULT_MODE_SHIFT 28
151#define CLK_MULT_MODE_0 0x00000000
152#define CLK_MULT_MODE_1 0x10000000
153#define CLK_MULT_MODE_2 0x20000000
154#define CLK_MULT_MODE_3 0x30000000
155#define INT_CLK_SELECT 0x40000000
156#define INT_CLK_MULT_RESET 0x80000000
157
158/* M3 */
159#define INT_CLK_SRC_NOT_PCI 0x00100000
160#define INT_CLK_MULT_ENABLE 0x80000000
161
162#define PCI_ACPI_CONTROL 0x54
163#define PCI_ACPI_D0 0x00000000
164#define PCI_ACPI_D1 0xB4F70000
165#define PCI_ACPI_D2 0xB4F7B4F7
166
167#define PCI_USER_CONFIG 0x58
168#define EXT_PCI_MASTER_ENABLE 0x00000001
169#define SPDIF_OUT_SELECT 0x00000002
170#define TEST_PIN_DIR_CTRL 0x00000004
171#define AC97_CODEC_TEST 0x00000020
172#define TRI_STATE_BUFFER 0x00000080
173#define IN_CLK_12MHZ_SELECT 0x00000100
174#define MULTI_FUNC_DISABLE 0x00000200
175#define EXT_MASTER_PAIR_SEL 0x00000400
176#define PCI_MASTER_SUPPORT 0x00000800
177#define STOP_CLOCK_ENABLE 0x00001000
178#define EAPD_DRIVE_ENABLE 0x00002000
179#define REQ_TRI_STATE_ENABLE 0x00004000
180#define REQ_LOW_ENABLE 0x00008000
181#define MIDI_1_ENABLE 0x00010000
182#define MIDI_2_ENABLE 0x00020000
183#define SB_AUDIO_SYNC 0x00040000
184#define HV_CTRL_TEST 0x00100000
185#define SOUNDBLASTER_TEST 0x00400000
186
187#define PCI_USER_CONFIG_C 0x5C
188
189#define PCI_DDMA_CTRL 0x60
190#define DDMA_ENABLE 0x00000001
191
192
193/* Allegro registers */
194#define HOST_INT_CTRL 0x18
195#define SB_INT_ENABLE 0x0001
196#define MPU401_INT_ENABLE 0x0002
197#define ASSP_INT_ENABLE 0x0010
198#define RING_INT_ENABLE 0x0020
199#define HV_INT_ENABLE 0x0040
200#define CLKRUN_GEN_ENABLE 0x0100
201#define HV_CTRL_TO_PME 0x0400
202#define SOFTWARE_RESET_ENABLE 0x8000
203
204/*
205 * should be using the above defines, probably.
206 */
207#define REGB_ENABLE_RESET 0x01
208#define REGB_STOP_CLOCK 0x10
209
210#define HOST_INT_STATUS 0x1A
211#define SB_INT_PENDING 0x01
212#define MPU401_INT_PENDING 0x02
213#define ASSP_INT_PENDING 0x10
214#define RING_INT_PENDING 0x20
215#define HV_INT_PENDING 0x40
216
217#define HARDWARE_VOL_CTRL 0x1B
218#define SHADOW_MIX_REG_VOICE 0x1C
219#define HW_VOL_COUNTER_VOICE 0x1D
220#define SHADOW_MIX_REG_MASTER 0x1E
221#define HW_VOL_COUNTER_MASTER 0x1F
222
223#define CODEC_COMMAND 0x30
224#define CODEC_READ_B 0x80
225
226#define CODEC_STATUS 0x30
227#define CODEC_BUSY_B 0x01
228
229#define CODEC_DATA 0x32
230
231#define RING_BUS_CTRL_A 0x36
232#define RAC_PME_ENABLE 0x0100
233#define RAC_SDFS_ENABLE 0x0200
234#define LAC_PME_ENABLE 0x0400
235#define LAC_SDFS_ENABLE 0x0800
236#define SERIAL_AC_LINK_ENABLE 0x1000
237#define IO_SRAM_ENABLE 0x2000
238#define IIS_INPUT_ENABLE 0x8000
239
240#define RING_BUS_CTRL_B 0x38
241#define SECOND_CODEC_ID_MASK 0x0003
242#define SPDIF_FUNC_ENABLE 0x0010
243#define SECOND_AC_ENABLE 0x0020
244#define SB_MODULE_INTF_ENABLE 0x0040
245#define SSPE_ENABLE 0x0040
246#define M3I_DOCK_ENABLE 0x0080
247
248#define SDO_OUT_DEST_CTRL 0x3A
249#define COMMAND_ADDR_OUT 0x0003
250#define PCM_LR_OUT_LOCAL 0x0000
251#define PCM_LR_OUT_REMOTE 0x0004
252#define PCM_LR_OUT_MUTE 0x0008
253#define PCM_LR_OUT_BOTH 0x000C
254#define LINE1_DAC_OUT_LOCAL 0x0000
255#define LINE1_DAC_OUT_REMOTE 0x0010
256#define LINE1_DAC_OUT_MUTE 0x0020
257#define LINE1_DAC_OUT_BOTH 0x0030
258#define PCM_CLS_OUT_LOCAL 0x0000
259#define PCM_CLS_OUT_REMOTE 0x0040
260#define PCM_CLS_OUT_MUTE 0x0080
261#define PCM_CLS_OUT_BOTH 0x00C0
262#define PCM_RLF_OUT_LOCAL 0x0000
263#define PCM_RLF_OUT_REMOTE 0x0100
264#define PCM_RLF_OUT_MUTE 0x0200
265#define PCM_RLF_OUT_BOTH 0x0300
266#define LINE2_DAC_OUT_LOCAL 0x0000
267#define LINE2_DAC_OUT_REMOTE 0x0400
268#define LINE2_DAC_OUT_MUTE 0x0800
269#define LINE2_DAC_OUT_BOTH 0x0C00
270#define HANDSET_OUT_LOCAL 0x0000
271#define HANDSET_OUT_REMOTE 0x1000
272#define HANDSET_OUT_MUTE 0x2000
273#define HANDSET_OUT_BOTH 0x3000
274#define IO_CTRL_OUT_LOCAL 0x0000
275#define IO_CTRL_OUT_REMOTE 0x4000
276#define IO_CTRL_OUT_MUTE 0x8000
277#define IO_CTRL_OUT_BOTH 0xC000
278
279#define SDO_IN_DEST_CTRL 0x3C
280#define STATUS_ADDR_IN 0x0003
281#define PCM_LR_IN_LOCAL 0x0000
282#define PCM_LR_IN_REMOTE 0x0004
283#define PCM_LR_RESERVED 0x0008
284#define PCM_LR_IN_BOTH 0x000C
285#define LINE1_ADC_IN_LOCAL 0x0000
286#define LINE1_ADC_IN_REMOTE 0x0010
287#define LINE1_ADC_IN_MUTE 0x0020
288#define MIC_ADC_IN_LOCAL 0x0000
289#define MIC_ADC_IN_REMOTE 0x0040
290#define MIC_ADC_IN_MUTE 0x0080
291#define LINE2_DAC_IN_LOCAL 0x0000
292#define LINE2_DAC_IN_REMOTE 0x0400
293#define LINE2_DAC_IN_MUTE 0x0800
294#define HANDSET_IN_LOCAL 0x0000
295#define HANDSET_IN_REMOTE 0x1000
296#define HANDSET_IN_MUTE 0x2000
297#define IO_STATUS_IN_LOCAL 0x0000
298#define IO_STATUS_IN_REMOTE 0x4000
299
300#define SPDIF_IN_CTRL 0x3E
301#define SPDIF_IN_ENABLE 0x0001
302
303#define GPIO_DATA 0x60
304#define GPIO_DATA_MASK 0x0FFF
305#define GPIO_HV_STATUS 0x3000
306#define GPIO_PME_STATUS 0x4000
307
308#define GPIO_MASK 0x64
309#define GPIO_DIRECTION 0x68
310#define GPO_PRIMARY_AC97 0x0001
311#define GPI_LINEOUT_SENSE 0x0004
312#define GPO_SECONDARY_AC97 0x0008
313#define GPI_VOL_DOWN 0x0010
314#define GPI_VOL_UP 0x0020
315#define GPI_IIS_CLK 0x0040
316#define GPI_IIS_LRCLK 0x0080
317#define GPI_IIS_DATA 0x0100
318#define GPI_DOCKING_STATUS 0x0100
319#define GPI_HEADPHONE_SENSE 0x0200
320#define GPO_EXT_AMP_SHUTDOWN 0x1000
321
322#define GPO_EXT_AMP_M3 1 /* default m3 amp */
323#define GPO_EXT_AMP_ALLEGRO 8 /* default allegro amp */
324
325/* M3 */
326#define GPO_M3_EXT_AMP_SHUTDN 0x0002
327
328#define ASSP_INDEX_PORT 0x80
329#define ASSP_MEMORY_PORT 0x82
330#define ASSP_DATA_PORT 0x84
331
332#define MPU401_DATA_PORT 0x98
333#define MPU401_STATUS_PORT 0x99
334
335#define CLK_MULT_DATA_PORT 0x9C
336
337#define ASSP_CONTROL_A 0xA2
338#define ASSP_0_WS_ENABLE 0x01
339#define ASSP_CTRL_A_RESERVED1 0x02
340#define ASSP_CTRL_A_RESERVED2 0x04
341#define ASSP_CLK_49MHZ_SELECT 0x08
342#define FAST_PLU_ENABLE 0x10
343#define ASSP_CTRL_A_RESERVED3 0x20
344#define DSP_CLK_36MHZ_SELECT 0x40
345
346#define ASSP_CONTROL_B 0xA4
347#define RESET_ASSP 0x00
348#define RUN_ASSP 0x01
349#define ENABLE_ASSP_CLOCK 0x00
350#define STOP_ASSP_CLOCK 0x10
351#define RESET_TOGGLE 0x40
352
353#define ASSP_CONTROL_C 0xA6
354#define ASSP_HOST_INT_ENABLE 0x01
355#define FM_ADDR_REMAP_DISABLE 0x02
356#define HOST_WRITE_PORT_ENABLE 0x08
357
358#define ASSP_HOST_INT_STATUS 0xAC
359#define DSP2HOST_REQ_PIORECORD 0x01
360#define DSP2HOST_REQ_I2SRATE 0x02
361#define DSP2HOST_REQ_TIMER 0x04
362
363/* AC97 registers */
364/* XXX fix this crap up */
365/*#define AC97_RESET 0x00*/
366
367#define AC97_VOL_MUTE_B 0x8000
368#define AC97_VOL_M 0x1F
369#define AC97_LEFT_VOL_S 8
370
371#define AC97_MASTER_VOL 0x02
372#define AC97_LINE_LEVEL_VOL 0x04
373#define AC97_MASTER_MONO_VOL 0x06
374#define AC97_PC_BEEP_VOL 0x0A
375#define AC97_PC_BEEP_VOL_M 0x0F
376#define AC97_SROUND_MASTER_VOL 0x38
377#define AC97_PC_BEEP_VOL_S 1
378
379/*#define AC97_PHONE_VOL 0x0C
380#define AC97_MIC_VOL 0x0E*/
381#define AC97_MIC_20DB_ENABLE 0x40
382
383/*#define AC97_LINEIN_VOL 0x10
384#define AC97_CD_VOL 0x12
385#define AC97_VIDEO_VOL 0x14
386#define AC97_AUX_VOL 0x16*/
387#define AC97_PCM_OUT_VOL 0x18
388/*#define AC97_RECORD_SELECT 0x1A*/
389#define AC97_RECORD_MIC 0x00
390#define AC97_RECORD_CD 0x01
391#define AC97_RECORD_VIDEO 0x02
392#define AC97_RECORD_AUX 0x03
393#define AC97_RECORD_MONO_MUX 0x02
394#define AC97_RECORD_DIGITAL 0x03
395#define AC97_RECORD_LINE 0x04
396#define AC97_RECORD_STEREO 0x05
397#define AC97_RECORD_MONO 0x06
398#define AC97_RECORD_PHONE 0x07
399
400/*#define AC97_RECORD_GAIN 0x1C*/
401#define AC97_RECORD_VOL_M 0x0F
402
403/*#define AC97_GENERAL_PURPOSE 0x20*/
404#define AC97_POWER_DOWN_CTRL 0x26
405#define AC97_ADC_READY 0x0001
406#define AC97_DAC_READY 0x0002
407#define AC97_ANALOG_READY 0x0004
408#define AC97_VREF_ON 0x0008
409#define AC97_PR0 0x0100
410#define AC97_PR1 0x0200
411#define AC97_PR2 0x0400
412#define AC97_PR3 0x0800
413#define AC97_PR4 0x1000
414
415#define AC97_RESERVED1 0x28
416
417#define AC97_VENDOR_TEST 0x5A
418
419#define AC97_CLOCK_DELAY 0x5C
420#define AC97_LINEOUT_MUX_SEL 0x0001
421#define AC97_MONO_MUX_SEL 0x0002
422#define AC97_CLOCK_DELAY_SEL 0x1F
423#define AC97_DAC_CDS_SHIFT 6
424#define AC97_ADC_CDS_SHIFT 11
425
426#define AC97_MULTI_CHANNEL_SEL 0x74
427
428/*#define AC97_VENDOR_ID1 0x7C
429#define AC97_VENDOR_ID2 0x7E*/
430
431/*
432 * ASSP control regs
433 */
434#define DSP_PORT_TIMER_COUNT 0x06
435
436#define DSP_PORT_MEMORY_INDEX 0x80
437
438#define DSP_PORT_MEMORY_TYPE 0x82
439#define MEMTYPE_INTERNAL_CODE 0x0002
440#define MEMTYPE_INTERNAL_DATA 0x0003
441#define MEMTYPE_MASK 0x0003
442
443#define DSP_PORT_MEMORY_DATA 0x84
444
445#define DSP_PORT_CONTROL_REG_A 0xA2
446#define DSP_PORT_CONTROL_REG_B 0xA4
447#define DSP_PORT_CONTROL_REG_C 0xA6
448
449#define REV_A_CODE_MEMORY_BEGIN 0x0000
450#define REV_A_CODE_MEMORY_END 0x0FFF
451#define REV_A_CODE_MEMORY_UNIT_LENGTH 0x0040
452#define REV_A_CODE_MEMORY_LENGTH (REV_A_CODE_MEMORY_END - REV_A_CODE_MEMORY_BEGIN + 1)
453
454#define REV_B_CODE_MEMORY_BEGIN 0x0000
455#define REV_B_CODE_MEMORY_END 0x0BFF
456#define REV_B_CODE_MEMORY_UNIT_LENGTH 0x0040
457#define REV_B_CODE_MEMORY_LENGTH (REV_B_CODE_MEMORY_END - REV_B_CODE_MEMORY_BEGIN + 1)
458
459#define REV_A_DATA_MEMORY_BEGIN 0x1000
460#define REV_A_DATA_MEMORY_END 0x2FFF
461#define REV_A_DATA_MEMORY_UNIT_LENGTH 0x0080
462#define REV_A_DATA_MEMORY_LENGTH (REV_A_DATA_MEMORY_END - REV_A_DATA_MEMORY_BEGIN + 1)
463
464#define REV_B_DATA_MEMORY_BEGIN 0x1000
465#define REV_B_DATA_MEMORY_END 0x2BFF
466#define REV_B_DATA_MEMORY_UNIT_LENGTH 0x0080
467#define REV_B_DATA_MEMORY_LENGTH (REV_B_DATA_MEMORY_END - REV_B_DATA_MEMORY_BEGIN + 1)
468
469
470#define NUM_UNITS_KERNEL_CODE 16
471#define NUM_UNITS_KERNEL_DATA 2
472
473#define NUM_UNITS_KERNEL_CODE_WITH_HSP 16
474#define NUM_UNITS_KERNEL_DATA_WITH_HSP 5
475
476/*
477 * Kernel data layout
478 */
479
480#define DP_SHIFT_COUNT 7
481
482#define KDATA_BASE_ADDR 0x1000
483#define KDATA_BASE_ADDR2 0x1080
484
485#define KDATA_TASK0 (KDATA_BASE_ADDR + 0x0000)
486#define KDATA_TASK1 (KDATA_BASE_ADDR + 0x0001)
487#define KDATA_TASK2 (KDATA_BASE_ADDR + 0x0002)
488#define KDATA_TASK3 (KDATA_BASE_ADDR + 0x0003)
489#define KDATA_TASK4 (KDATA_BASE_ADDR + 0x0004)
490#define KDATA_TASK5 (KDATA_BASE_ADDR + 0x0005)
491#define KDATA_TASK6 (KDATA_BASE_ADDR + 0x0006)
492#define KDATA_TASK7 (KDATA_BASE_ADDR + 0x0007)
493#define KDATA_TASK_ENDMARK (KDATA_BASE_ADDR + 0x0008)
494
495#define KDATA_CURRENT_TASK (KDATA_BASE_ADDR + 0x0009)
496#define KDATA_TASK_SWITCH (KDATA_BASE_ADDR + 0x000A)
497
498#define KDATA_INSTANCE0_POS3D (KDATA_BASE_ADDR + 0x000B)
499#define KDATA_INSTANCE1_POS3D (KDATA_BASE_ADDR + 0x000C)
500#define KDATA_INSTANCE2_POS3D (KDATA_BASE_ADDR + 0x000D)
501#define KDATA_INSTANCE3_POS3D (KDATA_BASE_ADDR + 0x000E)
502#define KDATA_INSTANCE4_POS3D (KDATA_BASE_ADDR + 0x000F)
503#define KDATA_INSTANCE5_POS3D (KDATA_BASE_ADDR + 0x0010)
504#define KDATA_INSTANCE6_POS3D (KDATA_BASE_ADDR + 0x0011)
505#define KDATA_INSTANCE7_POS3D (KDATA_BASE_ADDR + 0x0012)
506#define KDATA_INSTANCE8_POS3D (KDATA_BASE_ADDR + 0x0013)
507#define KDATA_INSTANCE_POS3D_ENDMARK (KDATA_BASE_ADDR + 0x0014)
508
509#define KDATA_INSTANCE0_SPKVIRT (KDATA_BASE_ADDR + 0x0015)
510#define KDATA_INSTANCE_SPKVIRT_ENDMARK (KDATA_BASE_ADDR + 0x0016)
511
512#define KDATA_INSTANCE0_SPDIF (KDATA_BASE_ADDR + 0x0017)
513#define KDATA_INSTANCE_SPDIF_ENDMARK (KDATA_BASE_ADDR + 0x0018)
514
515#define KDATA_INSTANCE0_MODEM (KDATA_BASE_ADDR + 0x0019)
516#define KDATA_INSTANCE_MODEM_ENDMARK (KDATA_BASE_ADDR + 0x001A)
517
518#define KDATA_INSTANCE0_SRC (KDATA_BASE_ADDR + 0x001B)
519#define KDATA_INSTANCE1_SRC (KDATA_BASE_ADDR + 0x001C)
520#define KDATA_INSTANCE_SRC_ENDMARK (KDATA_BASE_ADDR + 0x001D)
521
522#define KDATA_INSTANCE0_MINISRC (KDATA_BASE_ADDR + 0x001E)
523#define KDATA_INSTANCE1_MINISRC (KDATA_BASE_ADDR + 0x001F)
524#define KDATA_INSTANCE2_MINISRC (KDATA_BASE_ADDR + 0x0020)
525#define KDATA_INSTANCE3_MINISRC (KDATA_BASE_ADDR + 0x0021)
526#define KDATA_INSTANCE_MINISRC_ENDMARK (KDATA_BASE_ADDR + 0x0022)
527
528#define KDATA_INSTANCE0_CPYTHRU (KDATA_BASE_ADDR + 0x0023)
529#define KDATA_INSTANCE1_CPYTHRU (KDATA_BASE_ADDR + 0x0024)
530#define KDATA_INSTANCE_CPYTHRU_ENDMARK (KDATA_BASE_ADDR + 0x0025)
531
532#define KDATA_CURRENT_DMA (KDATA_BASE_ADDR + 0x0026)
533#define KDATA_DMA_SWITCH (KDATA_BASE_ADDR + 0x0027)
534#define KDATA_DMA_ACTIVE (KDATA_BASE_ADDR + 0x0028)
535
536#define KDATA_DMA_XFER0 (KDATA_BASE_ADDR + 0x0029)
537#define KDATA_DMA_XFER1 (KDATA_BASE_ADDR + 0x002A)
538#define KDATA_DMA_XFER2 (KDATA_BASE_ADDR + 0x002B)
539#define KDATA_DMA_XFER3 (KDATA_BASE_ADDR + 0x002C)
540#define KDATA_DMA_XFER4 (KDATA_BASE_ADDR + 0x002D)
541#define KDATA_DMA_XFER5 (KDATA_BASE_ADDR + 0x002E)
542#define KDATA_DMA_XFER6 (KDATA_BASE_ADDR + 0x002F)
543#define KDATA_DMA_XFER7 (KDATA_BASE_ADDR + 0x0030)
544#define KDATA_DMA_XFER8 (KDATA_BASE_ADDR + 0x0031)
545#define KDATA_DMA_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0032)
546
547#define KDATA_I2S_SAMPLE_COUNT (KDATA_BASE_ADDR + 0x0033)
548#define KDATA_I2S_INT_METER (KDATA_BASE_ADDR + 0x0034)
549#define KDATA_I2S_ACTIVE (KDATA_BASE_ADDR + 0x0035)
550
551#define KDATA_TIMER_COUNT_RELOAD (KDATA_BASE_ADDR + 0x0036)
552#define KDATA_TIMER_COUNT_CURRENT (KDATA_BASE_ADDR + 0x0037)
553
554#define KDATA_HALT_SYNCH_CLIENT (KDATA_BASE_ADDR + 0x0038)
555#define KDATA_HALT_SYNCH_DMA (KDATA_BASE_ADDR + 0x0039)
556#define KDATA_HALT_ACKNOWLEDGE (KDATA_BASE_ADDR + 0x003A)
557
558#define KDATA_ADC1_XFER0 (KDATA_BASE_ADDR + 0x003B)
559#define KDATA_ADC1_XFER_ENDMARK (KDATA_BASE_ADDR + 0x003C)
560#define KDATA_ADC1_LEFT_VOLUME (KDATA_BASE_ADDR + 0x003D)
561#define KDATA_ADC1_RIGHT_VOLUME (KDATA_BASE_ADDR + 0x003E)
562#define KDATA_ADC1_LEFT_SUR_VOL (KDATA_BASE_ADDR + 0x003F)
563#define KDATA_ADC1_RIGHT_SUR_VOL (KDATA_BASE_ADDR + 0x0040)
564
565#define KDATA_ADC2_XFER0 (KDATA_BASE_ADDR + 0x0041)
566#define KDATA_ADC2_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0042)
567#define KDATA_ADC2_LEFT_VOLUME (KDATA_BASE_ADDR + 0x0043)
568#define KDATA_ADC2_RIGHT_VOLUME (KDATA_BASE_ADDR + 0x0044)
569#define KDATA_ADC2_LEFT_SUR_VOL (KDATA_BASE_ADDR + 0x0045)
570#define KDATA_ADC2_RIGHT_SUR_VOL (KDATA_BASE_ADDR + 0x0046)
571
572#define KDATA_CD_XFER0 (KDATA_BASE_ADDR + 0x0047)
573#define KDATA_CD_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0048)
574#define KDATA_CD_LEFT_VOLUME (KDATA_BASE_ADDR + 0x0049)
575#define KDATA_CD_RIGHT_VOLUME (KDATA_BASE_ADDR + 0x004A)
576#define KDATA_CD_LEFT_SUR_VOL (KDATA_BASE_ADDR + 0x004B)
577#define KDATA_CD_RIGHT_SUR_VOL (KDATA_BASE_ADDR + 0x004C)
578
579#define KDATA_MIC_XFER0 (KDATA_BASE_ADDR + 0x004D)
580#define KDATA_MIC_XFER_ENDMARK (KDATA_BASE_ADDR + 0x004E)
581#define KDATA_MIC_VOLUME (KDATA_BASE_ADDR + 0x004F)
582#define KDATA_MIC_SUR_VOL (KDATA_BASE_ADDR + 0x0050)
583
584#define KDATA_I2S_XFER0 (KDATA_BASE_ADDR + 0x0051)
585#define KDATA_I2S_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0052)
586
587#define KDATA_CHI_XFER0 (KDATA_BASE_ADDR + 0x0053)
588#define KDATA_CHI_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0054)
589
590#define KDATA_SPDIF_XFER (KDATA_BASE_ADDR + 0x0055)
591#define KDATA_SPDIF_CURRENT_FRAME (KDATA_BASE_ADDR + 0x0056)
592#define KDATA_SPDIF_FRAME0 (KDATA_BASE_ADDR + 0x0057)
593#define KDATA_SPDIF_FRAME1 (KDATA_BASE_ADDR + 0x0058)
594#define KDATA_SPDIF_FRAME2 (KDATA_BASE_ADDR + 0x0059)
595
596#define KDATA_SPDIF_REQUEST (KDATA_BASE_ADDR + 0x005A)
597#define KDATA_SPDIF_TEMP (KDATA_BASE_ADDR + 0x005B)
598
599#define KDATA_SPDIFIN_XFER0 (KDATA_BASE_ADDR + 0x005C)
600#define KDATA_SPDIFIN_XFER_ENDMARK (KDATA_BASE_ADDR + 0x005D)
601#define KDATA_SPDIFIN_INT_METER (KDATA_BASE_ADDR + 0x005E)
602
603#define KDATA_DSP_RESET_COUNT (KDATA_BASE_ADDR + 0x005F)
604#define KDATA_DEBUG_OUTPUT (KDATA_BASE_ADDR + 0x0060)
605
606#define KDATA_KERNEL_ISR_LIST (KDATA_BASE_ADDR + 0x0061)
607
608#define KDATA_KERNEL_ISR_CBSR1 (KDATA_BASE_ADDR + 0x0062)
609#define KDATA_KERNEL_ISR_CBER1 (KDATA_BASE_ADDR + 0x0063)
610#define KDATA_KERNEL_ISR_CBCR (KDATA_BASE_ADDR + 0x0064)
611#define KDATA_KERNEL_ISR_AR0 (KDATA_BASE_ADDR + 0x0065)
612#define KDATA_KERNEL_ISR_AR1 (KDATA_BASE_ADDR + 0x0066)
613#define KDATA_KERNEL_ISR_AR2 (KDATA_BASE_ADDR + 0x0067)
614#define KDATA_KERNEL_ISR_AR3 (KDATA_BASE_ADDR + 0x0068)
615#define KDATA_KERNEL_ISR_AR4 (KDATA_BASE_ADDR + 0x0069)
616#define KDATA_KERNEL_ISR_AR5 (KDATA_BASE_ADDR + 0x006A)
617#define KDATA_KERNEL_ISR_BRCR (KDATA_BASE_ADDR + 0x006B)
618#define KDATA_KERNEL_ISR_PASR (KDATA_BASE_ADDR + 0x006C)
619#define KDATA_KERNEL_ISR_PAER (KDATA_BASE_ADDR + 0x006D)
620
621#define KDATA_CLIENT_SCRATCH0 (KDATA_BASE_ADDR + 0x006E)
622#define KDATA_CLIENT_SCRATCH1 (KDATA_BASE_ADDR + 0x006F)
623#define KDATA_KERNEL_SCRATCH (KDATA_BASE_ADDR + 0x0070)
624#define KDATA_KERNEL_ISR_SCRATCH (KDATA_BASE_ADDR + 0x0071)
625
626#define KDATA_OUEUE_LEFT (KDATA_BASE_ADDR + 0x0072)
627#define KDATA_QUEUE_RIGHT (KDATA_BASE_ADDR + 0x0073)
628
629#define KDATA_ADC1_REQUEST (KDATA_BASE_ADDR + 0x0074)
630#define KDATA_ADC2_REQUEST (KDATA_BASE_ADDR + 0x0075)
631#define KDATA_CD_REQUEST (KDATA_BASE_ADDR + 0x0076)
632#define KDATA_MIC_REQUEST (KDATA_BASE_ADDR + 0x0077)
633
634#define KDATA_ADC1_MIXER_REQUEST (KDATA_BASE_ADDR + 0x0078)
635#define KDATA_ADC2_MIXER_REQUEST (KDATA_BASE_ADDR + 0x0079)
636#define KDATA_CD_MIXER_REQUEST (KDATA_BASE_ADDR + 0x007A)
637#define KDATA_MIC_MIXER_REQUEST (KDATA_BASE_ADDR + 0x007B)
638#define KDATA_MIC_SYNC_COUNTER (KDATA_BASE_ADDR + 0x007C)
639
640/*
641 * second 'segment' (?) reserved for mixer
642 * buffers..
643 */
644
645#define KDATA_MIXER_WORD0 (KDATA_BASE_ADDR2 + 0x0000)
646#define KDATA_MIXER_WORD1 (KDATA_BASE_ADDR2 + 0x0001)
647#define KDATA_MIXER_WORD2 (KDATA_BASE_ADDR2 + 0x0002)
648#define KDATA_MIXER_WORD3 (KDATA_BASE_ADDR2 + 0x0003)
649#define KDATA_MIXER_WORD4 (KDATA_BASE_ADDR2 + 0x0004)
650#define KDATA_MIXER_WORD5 (KDATA_BASE_ADDR2 + 0x0005)
651#define KDATA_MIXER_WORD6 (KDATA_BASE_ADDR2 + 0x0006)
652#define KDATA_MIXER_WORD7 (KDATA_BASE_ADDR2 + 0x0007)
653#define KDATA_MIXER_WORD8 (KDATA_BASE_ADDR2 + 0x0008)
654#define KDATA_MIXER_WORD9 (KDATA_BASE_ADDR2 + 0x0009)
655#define KDATA_MIXER_WORDA (KDATA_BASE_ADDR2 + 0x000A)
656#define KDATA_MIXER_WORDB (KDATA_BASE_ADDR2 + 0x000B)
657#define KDATA_MIXER_WORDC (KDATA_BASE_ADDR2 + 0x000C)
658#define KDATA_MIXER_WORDD (KDATA_BASE_ADDR2 + 0x000D)
659#define KDATA_MIXER_WORDE (KDATA_BASE_ADDR2 + 0x000E)
660#define KDATA_MIXER_WORDF (KDATA_BASE_ADDR2 + 0x000F)
661
662#define KDATA_MIXER_XFER0 (KDATA_BASE_ADDR2 + 0x0010)
663#define KDATA_MIXER_XFER1 (KDATA_BASE_ADDR2 + 0x0011)
664#define KDATA_MIXER_XFER2 (KDATA_BASE_ADDR2 + 0x0012)
665#define KDATA_MIXER_XFER3 (KDATA_BASE_ADDR2 + 0x0013)
666#define KDATA_MIXER_XFER4 (KDATA_BASE_ADDR2 + 0x0014)
667#define KDATA_MIXER_XFER5 (KDATA_BASE_ADDR2 + 0x0015)
668#define KDATA_MIXER_XFER6 (KDATA_BASE_ADDR2 + 0x0016)
669#define KDATA_MIXER_XFER7 (KDATA_BASE_ADDR2 + 0x0017)
670#define KDATA_MIXER_XFER8 (KDATA_BASE_ADDR2 + 0x0018)
671#define KDATA_MIXER_XFER9 (KDATA_BASE_ADDR2 + 0x0019)
672#define KDATA_MIXER_XFER_ENDMARK (KDATA_BASE_ADDR2 + 0x001A)
673
674#define KDATA_MIXER_TASK_NUMBER (KDATA_BASE_ADDR2 + 0x001B)
675#define KDATA_CURRENT_MIXER (KDATA_BASE_ADDR2 + 0x001C)
676#define KDATA_MIXER_ACTIVE (KDATA_BASE_ADDR2 + 0x001D)
677#define KDATA_MIXER_BANK_STATUS (KDATA_BASE_ADDR2 + 0x001E)
678#define KDATA_DAC_LEFT_VOLUME (KDATA_BASE_ADDR2 + 0x001F)
679#define KDATA_DAC_RIGHT_VOLUME (KDATA_BASE_ADDR2 + 0x0020)
680
681#define MAX_INSTANCE_MINISRC (KDATA_INSTANCE_MINISRC_ENDMARK - KDATA_INSTANCE0_MINISRC)
682#define MAX_VIRTUAL_DMA_CHANNELS (KDATA_DMA_XFER_ENDMARK - KDATA_DMA_XFER0)
683#define MAX_VIRTUAL_MIXER_CHANNELS (KDATA_MIXER_XFER_ENDMARK - KDATA_MIXER_XFER0)
684#define MAX_VIRTUAL_ADC1_CHANNELS (KDATA_ADC1_XFER_ENDMARK - KDATA_ADC1_XFER0)
685
686/*
687 * client data area offsets
688 */
689#define CDATA_INSTANCE_READY 0x00
690
691#define CDATA_HOST_SRC_ADDRL 0x01
692#define CDATA_HOST_SRC_ADDRH 0x02
693#define CDATA_HOST_SRC_END_PLUS_1L 0x03
694#define CDATA_HOST_SRC_END_PLUS_1H 0x04
695#define CDATA_HOST_SRC_CURRENTL 0x05
696#define CDATA_HOST_SRC_CURRENTH 0x06
697
698#define CDATA_IN_BUF_CONNECT 0x07
699#define CDATA_OUT_BUF_CONNECT 0x08
700
701#define CDATA_IN_BUF_BEGIN 0x09
702#define CDATA_IN_BUF_END_PLUS_1 0x0A
703#define CDATA_IN_BUF_HEAD 0x0B
704#define CDATA_IN_BUF_TAIL 0x0C
705#define CDATA_OUT_BUF_BEGIN 0x0D
706#define CDATA_OUT_BUF_END_PLUS_1 0x0E
707#define CDATA_OUT_BUF_HEAD 0x0F
708#define CDATA_OUT_BUF_TAIL 0x10
709
710#define CDATA_DMA_CONTROL 0x11
711#define CDATA_RESERVED 0x12
712
713#define CDATA_FREQUENCY 0x13
714#define CDATA_LEFT_VOLUME 0x14
715#define CDATA_RIGHT_VOLUME 0x15
716#define CDATA_LEFT_SUR_VOL 0x16
717#define CDATA_RIGHT_SUR_VOL 0x17
718
719#define CDATA_HEADER_LEN 0x18
720
721#define SRC3_DIRECTION_OFFSET CDATA_HEADER_LEN
722#define SRC3_MODE_OFFSET (CDATA_HEADER_LEN + 1)
723#define SRC3_WORD_LENGTH_OFFSET (CDATA_HEADER_LEN + 2)
724#define SRC3_PARAMETER_OFFSET (CDATA_HEADER_LEN + 3)
725#define SRC3_COEFF_ADDR_OFFSET (CDATA_HEADER_LEN + 8)
726#define SRC3_FILTAP_ADDR_OFFSET (CDATA_HEADER_LEN + 10)
727#define SRC3_TEMP_INBUF_ADDR_OFFSET (CDATA_HEADER_LEN + 16)
728#define SRC3_TEMP_OUTBUF_ADDR_OFFSET (CDATA_HEADER_LEN + 17)
729
730#define MINISRC_IN_BUFFER_SIZE ( 0x50 * 2 )
731#define MINISRC_OUT_BUFFER_SIZE ( 0x50 * 2 * 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732#define MINISRC_TMP_BUFFER_SIZE ( 112 + ( MINISRC_BIQUAD_STAGE * 3 + 4 ) * 2 * 2 )
733#define MINISRC_BIQUAD_STAGE 2
734#define MINISRC_COEF_LOC 0x175
735
736#define DMACONTROL_BLOCK_MASK 0x000F
737#define DMAC_BLOCK0_SELECTOR 0x0000
738#define DMAC_BLOCK1_SELECTOR 0x0001
739#define DMAC_BLOCK2_SELECTOR 0x0002
740#define DMAC_BLOCK3_SELECTOR 0x0003
741#define DMAC_BLOCK4_SELECTOR 0x0004
742#define DMAC_BLOCK5_SELECTOR 0x0005
743#define DMAC_BLOCK6_SELECTOR 0x0006
744#define DMAC_BLOCK7_SELECTOR 0x0007
745#define DMAC_BLOCK8_SELECTOR 0x0008
746#define DMAC_BLOCK9_SELECTOR 0x0009
747#define DMAC_BLOCKA_SELECTOR 0x000A
748#define DMAC_BLOCKB_SELECTOR 0x000B
749#define DMAC_BLOCKC_SELECTOR 0x000C
750#define DMAC_BLOCKD_SELECTOR 0x000D
751#define DMAC_BLOCKE_SELECTOR 0x000E
752#define DMAC_BLOCKF_SELECTOR 0x000F
753#define DMACONTROL_PAGE_MASK 0x00F0
754#define DMAC_PAGE0_SELECTOR 0x0030
755#define DMAC_PAGE1_SELECTOR 0x0020
756#define DMAC_PAGE2_SELECTOR 0x0010
757#define DMAC_PAGE3_SELECTOR 0x0000
758#define DMACONTROL_AUTOREPEAT 0x1000
759#define DMACONTROL_STOPPED 0x2000
760#define DMACONTROL_DIRECTION 0x0100
761
762/*
763 * an arbitrary volume we set the internal
764 * volume settings to so that the ac97 volume
765 * range is a little less insane. 0x7fff is
766 * max.
767 */
768#define ARB_VOLUME ( 0x6800 )
769
770/*
771 */
772
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773struct m3_list {
774 int curlen;
775 int mem_addr;
776 int max;
777};
778
Takashi Iwai3470c292005-11-17 15:05:09 +0100779struct m3_dma {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780
781 int number;
Takashi Iwai3470c292005-11-17 15:05:09 +0100782 struct snd_pcm_substream *substream;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783
784 struct assp_instance {
785 unsigned short code, data;
786 } inst;
787
788 int running;
789 int opened;
790
791 unsigned long buffer_addr;
792 int dma_size;
793 int period_size;
794 unsigned int hwptr;
795 int count;
796
797 int index[3];
798 struct m3_list *index_list[3];
799
800 int in_lists;
801
802 struct list_head list;
803
804};
805
806struct snd_m3 {
807
Takashi Iwai3470c292005-11-17 15:05:09 +0100808 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809
810 unsigned long iobase;
811
812 int irq;
813 unsigned int allegro_flag : 1;
814
Takashi Iwai3470c292005-11-17 15:05:09 +0100815 struct snd_ac97 *ac97;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816
Takashi Iwai3470c292005-11-17 15:05:09 +0100817 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818
819 struct pci_dev *pci;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820
821 int dacs_active;
822 int timer_users;
823
824 struct m3_list msrc_list;
825 struct m3_list mixer_list;
826 struct m3_list adc1_list;
827 struct m3_list dma_list;
828
829 /* for storing reset state..*/
830 u8 reset_state;
831
832 int external_amp;
Takashi Iwai1061eeb2006-11-24 15:36:46 +0100833 int amp_gpio; /* gpio pin # for external amp, -1 = default */
834 unsigned int hv_config; /* hardware-volume config bits */
835 unsigned irda_workaround :1; /* avoid to touch 0x10 on GPIO_DIRECTION
836 (e.g. for IrDA on Dell Inspirons) */
837 unsigned is_omnibook :1; /* Do HP OmniBook GPIO magic? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838
839 /* midi */
Takashi Iwai3470c292005-11-17 15:05:09 +0100840 struct snd_rawmidi *rmidi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841
842 /* pcm streams */
843 int num_substreams;
Takashi Iwai3470c292005-11-17 15:05:09 +0100844 struct m3_dma *substreams;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845
846 spinlock_t reg_lock;
Ville Syrjaladb68d152005-05-12 14:19:32 +0200847 spinlock_t ac97_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
Takashi Iwai3470c292005-11-17 15:05:09 +0100849 struct snd_kcontrol *master_switch;
850 struct snd_kcontrol *master_volume;
Ville Syrjaladb68d152005-05-12 14:19:32 +0200851 struct tasklet_struct hwvol_tq;
Ville Syrjala82f008c2005-05-20 18:40:38 +0200852
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853#ifdef CONFIG_PM
854 u16 *suspend_mem;
855#endif
Clemens Ladisch81d77242006-11-06 09:26:41 +0100856
857 const struct firmware *assp_kernel_image;
858 const struct firmware *assp_minisrc_image;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859};
860
861/*
862 * pci ids
863 */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +0200864static DEFINE_PCI_DEVICE_TABLE(snd_m3_ids) = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_ALLEGRO_1, PCI_ANY_ID, PCI_ANY_ID,
866 PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
867 {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_ALLEGRO, PCI_ANY_ID, PCI_ANY_ID,
868 PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
869 {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_CANYON3D_2LE, PCI_ANY_ID, PCI_ANY_ID,
870 PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
871 {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_CANYON3D_2, PCI_ANY_ID, PCI_ANY_ID,
872 PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
873 {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3, PCI_ANY_ID, PCI_ANY_ID,
874 PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
875 {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3_1, PCI_ANY_ID, PCI_ANY_ID,
876 PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
877 {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3_HW, PCI_ANY_ID, PCI_ANY_ID,
878 PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
879 {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3_2, PCI_ANY_ID, PCI_ANY_ID,
880 PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
881 {0,},
882};
883
884MODULE_DEVICE_TABLE(pci, snd_m3_ids);
885
Takashi Iwai1061eeb2006-11-24 15:36:46 +0100886static struct snd_pci_quirk m3_amp_quirk_list[] __devinitdata = {
Hans de Goede7efbfd12010-04-21 11:04:06 -0400887 SND_PCI_QUIRK(0x0E11, 0x0094, "Compaq Evo N600c", 0x0c),
Takashi Iwai1061eeb2006-11-24 15:36:46 +0100888 SND_PCI_QUIRK(0x10f7, 0x833e, "Panasonic CF-28", 0x0d),
889 SND_PCI_QUIRK(0x10f7, 0x833d, "Panasonic CF-72", 0x0d),
890 SND_PCI_QUIRK(0x1033, 0x80f1, "NEC LM800J/7", 0x03),
891 SND_PCI_QUIRK(0x1509, 0x1740, "LEGEND ZhaoYang 3100CF", 0x03),
892 { } /* END */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893};
894
Takashi Iwai1061eeb2006-11-24 15:36:46 +0100895static struct snd_pci_quirk m3_irda_quirk_list[] __devinitdata = {
896 SND_PCI_QUIRK(0x1028, 0x00b0, "Dell Inspiron 4000", 1),
897 SND_PCI_QUIRK(0x1028, 0x00a4, "Dell Inspiron 8000", 1),
898 SND_PCI_QUIRK(0x1028, 0x00e6, "Dell Inspiron 8100", 1),
899 { } /* END */
900};
901
902/* hardware volume quirks */
903static struct snd_pci_quirk m3_hv_quirk_list[] __devinitdata = {
Ville Syrjala82f008c2005-05-20 18:40:38 +0200904 /* Allegro chips */
Takashi Iwai1061eeb2006-11-24 15:36:46 +0100905 SND_PCI_QUIRK(0x0E11, 0x002E, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
906 SND_PCI_QUIRK(0x0E11, 0x0094, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
907 SND_PCI_QUIRK(0x0E11, 0xB112, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
908 SND_PCI_QUIRK(0x0E11, 0xB114, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
909 SND_PCI_QUIRK(0x103C, 0x0012, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
910 SND_PCI_QUIRK(0x103C, 0x0018, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
911 SND_PCI_QUIRK(0x103C, 0x001C, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
912 SND_PCI_QUIRK(0x103C, 0x001D, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
913 SND_PCI_QUIRK(0x103C, 0x001E, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
914 SND_PCI_QUIRK(0x107B, 0x3350, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
915 SND_PCI_QUIRK(0x10F7, 0x8338, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
916 SND_PCI_QUIRK(0x10F7, 0x833C, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
917 SND_PCI_QUIRK(0x10F7, 0x833D, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
918 SND_PCI_QUIRK(0x10F7, 0x833E, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
919 SND_PCI_QUIRK(0x10F7, 0x833F, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
920 SND_PCI_QUIRK(0x13BD, 0x1018, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
921 SND_PCI_QUIRK(0x13BD, 0x1019, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
922 SND_PCI_QUIRK(0x13BD, 0x101A, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
923 SND_PCI_QUIRK(0x14FF, 0x0F03, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
924 SND_PCI_QUIRK(0x14FF, 0x0F04, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
925 SND_PCI_QUIRK(0x14FF, 0x0F05, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
926 SND_PCI_QUIRK(0x156D, 0xB400, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
927 SND_PCI_QUIRK(0x156D, 0xB795, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
928 SND_PCI_QUIRK(0x156D, 0xB797, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
929 SND_PCI_QUIRK(0x156D, 0xC700, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
930 SND_PCI_QUIRK(0x1033, 0x80F1, NULL,
931 HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
932 SND_PCI_QUIRK(0x103C, 0x001A, NULL, /* HP OmniBook 6100 */
933 HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
934 SND_PCI_QUIRK(0x107B, 0x340A, NULL,
935 HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
936 SND_PCI_QUIRK(0x107B, 0x3450, NULL,
937 HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
938 SND_PCI_QUIRK(0x109F, 0x3134, NULL,
939 HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
940 SND_PCI_QUIRK(0x109F, 0x3161, NULL,
941 HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
942 SND_PCI_QUIRK(0x144D, 0x3280, NULL,
943 HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
944 SND_PCI_QUIRK(0x144D, 0x3281, NULL,
945 HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
946 SND_PCI_QUIRK(0x144D, 0xC002, NULL,
947 HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
948 SND_PCI_QUIRK(0x144D, 0xC003, NULL,
949 HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
950 SND_PCI_QUIRK(0x1509, 0x1740, NULL,
951 HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
952 SND_PCI_QUIRK(0x1610, 0x0010, NULL,
953 HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
954 SND_PCI_QUIRK(0x1042, 0x1042, NULL, HV_CTRL_ENABLE),
955 SND_PCI_QUIRK(0x107B, 0x9500, NULL, HV_CTRL_ENABLE),
956 SND_PCI_QUIRK(0x14FF, 0x0F06, NULL, HV_CTRL_ENABLE),
957 SND_PCI_QUIRK(0x1558, 0x8586, NULL, HV_CTRL_ENABLE),
958 SND_PCI_QUIRK(0x161F, 0x2011, NULL, HV_CTRL_ENABLE),
Ville Syrjala82f008c2005-05-20 18:40:38 +0200959 /* Maestro3 chips */
Takashi Iwai1061eeb2006-11-24 15:36:46 +0100960 SND_PCI_QUIRK(0x103C, 0x000E, NULL, HV_CTRL_ENABLE),
961 SND_PCI_QUIRK(0x103C, 0x0010, NULL, HV_CTRL_ENABLE),
962 SND_PCI_QUIRK(0x103C, 0x0011, NULL, HV_CTRL_ENABLE),
963 SND_PCI_QUIRK(0x103C, 0x001B, NULL, HV_CTRL_ENABLE),
964 SND_PCI_QUIRK(0x104D, 0x80A6, NULL, HV_CTRL_ENABLE),
965 SND_PCI_QUIRK(0x104D, 0x80AA, NULL, HV_CTRL_ENABLE),
966 SND_PCI_QUIRK(0x107B, 0x5300, NULL, HV_CTRL_ENABLE),
967 SND_PCI_QUIRK(0x110A, 0x1998, NULL, HV_CTRL_ENABLE),
968 SND_PCI_QUIRK(0x13BD, 0x1015, NULL, HV_CTRL_ENABLE),
969 SND_PCI_QUIRK(0x13BD, 0x101C, NULL, HV_CTRL_ENABLE),
970 SND_PCI_QUIRK(0x13BD, 0x1802, NULL, HV_CTRL_ENABLE),
971 SND_PCI_QUIRK(0x1599, 0x0715, NULL, HV_CTRL_ENABLE),
972 SND_PCI_QUIRK(0x5643, 0x5643, NULL, HV_CTRL_ENABLE),
973 SND_PCI_QUIRK(0x144D, 0x3260, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
974 SND_PCI_QUIRK(0x144D, 0x3261, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
975 SND_PCI_QUIRK(0x144D, 0xC000, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
976 SND_PCI_QUIRK(0x144D, 0xC001, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
977 { } /* END */
978};
979
980/* HP Omnibook quirks */
981static struct snd_pci_quirk m3_omnibook_quirk_list[] __devinitdata = {
982 SND_PCI_QUIRK_ID(0x103c, 0x0010), /* HP OmniBook 6000 */
983 SND_PCI_QUIRK_ID(0x103c, 0x0011), /* HP OmniBook 500 */
984 { } /* END */
Ville Syrjala82f008c2005-05-20 18:40:38 +0200985};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986
987/*
988 * lowlevel functions
989 */
990
Takashi Iwai3470c292005-11-17 15:05:09 +0100991static inline void snd_m3_outw(struct snd_m3 *chip, u16 value, unsigned long reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992{
993 outw(value, chip->iobase + reg);
994}
995
Takashi Iwai3470c292005-11-17 15:05:09 +0100996static inline u16 snd_m3_inw(struct snd_m3 *chip, unsigned long reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997{
998 return inw(chip->iobase + reg);
999}
1000
Takashi Iwai3470c292005-11-17 15:05:09 +01001001static inline void snd_m3_outb(struct snd_m3 *chip, u8 value, unsigned long reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002{
1003 outb(value, chip->iobase + reg);
1004}
1005
Takashi Iwai3470c292005-11-17 15:05:09 +01001006static inline u8 snd_m3_inb(struct snd_m3 *chip, unsigned long reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007{
1008 return inb(chip->iobase + reg);
1009}
1010
1011/*
1012 * access 16bit words to the code or data regions of the dsp's memory.
1013 * index addresses 16bit words.
1014 */
Takashi Iwai3470c292005-11-17 15:05:09 +01001015static u16 snd_m3_assp_read(struct snd_m3 *chip, u16 region, u16 index)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016{
1017 snd_m3_outw(chip, region & MEMTYPE_MASK, DSP_PORT_MEMORY_TYPE);
1018 snd_m3_outw(chip, index, DSP_PORT_MEMORY_INDEX);
1019 return snd_m3_inw(chip, DSP_PORT_MEMORY_DATA);
1020}
1021
Takashi Iwai3470c292005-11-17 15:05:09 +01001022static void snd_m3_assp_write(struct snd_m3 *chip, u16 region, u16 index, u16 data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023{
1024 snd_m3_outw(chip, region & MEMTYPE_MASK, DSP_PORT_MEMORY_TYPE);
1025 snd_m3_outw(chip, index, DSP_PORT_MEMORY_INDEX);
1026 snd_m3_outw(chip, data, DSP_PORT_MEMORY_DATA);
1027}
1028
Takashi Iwai3470c292005-11-17 15:05:09 +01001029static void snd_m3_assp_halt(struct snd_m3 *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030{
1031 chip->reset_state = snd_m3_inb(chip, DSP_PORT_CONTROL_REG_B) & ~REGB_STOP_CLOCK;
Takashi Iwai5ba1e7b2005-06-30 13:47:58 +02001032 msleep(10);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 snd_m3_outb(chip, chip->reset_state & ~REGB_ENABLE_RESET, DSP_PORT_CONTROL_REG_B);
1034}
1035
Takashi Iwai3470c292005-11-17 15:05:09 +01001036static void snd_m3_assp_continue(struct snd_m3 *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037{
1038 snd_m3_outb(chip, chip->reset_state | REGB_ENABLE_RESET, DSP_PORT_CONTROL_REG_B);
1039}
1040
1041
1042/*
1043 * This makes me sad. the maestro3 has lists
1044 * internally that must be packed.. 0 terminates,
1045 * apparently, or maybe all unused entries have
1046 * to be 0, the lists have static lengths set
1047 * by the binary code images.
1048 */
1049
Takashi Iwai3470c292005-11-17 15:05:09 +01001050static int snd_m3_add_list(struct snd_m3 *chip, struct m3_list *list, u16 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051{
1052 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1053 list->mem_addr + list->curlen,
1054 val);
1055 return list->curlen++;
1056}
1057
Takashi Iwai3470c292005-11-17 15:05:09 +01001058static void snd_m3_remove_list(struct snd_m3 *chip, struct m3_list *list, int index)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059{
1060 u16 val;
1061 int lastindex = list->curlen - 1;
1062
1063 if (index != lastindex) {
1064 val = snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
1065 list->mem_addr + lastindex);
1066 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1067 list->mem_addr + index,
1068 val);
1069 }
1070
1071 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1072 list->mem_addr + lastindex,
1073 0);
1074
1075 list->curlen--;
1076}
1077
Takashi Iwai3470c292005-11-17 15:05:09 +01001078static void snd_m3_inc_timer_users(struct snd_m3 *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079{
1080 chip->timer_users++;
1081 if (chip->timer_users != 1)
1082 return;
1083
1084 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1085 KDATA_TIMER_COUNT_RELOAD,
1086 240);
1087
1088 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1089 KDATA_TIMER_COUNT_CURRENT,
1090 240);
1091
1092 snd_m3_outw(chip,
1093 snd_m3_inw(chip, HOST_INT_CTRL) | CLKRUN_GEN_ENABLE,
1094 HOST_INT_CTRL);
1095}
1096
Takashi Iwai3470c292005-11-17 15:05:09 +01001097static void snd_m3_dec_timer_users(struct snd_m3 *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098{
1099 chip->timer_users--;
1100 if (chip->timer_users > 0)
1101 return;
1102
1103 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1104 KDATA_TIMER_COUNT_RELOAD,
1105 0);
1106
1107 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1108 KDATA_TIMER_COUNT_CURRENT,
1109 0);
1110
1111 snd_m3_outw(chip,
1112 snd_m3_inw(chip, HOST_INT_CTRL) & ~CLKRUN_GEN_ENABLE,
1113 HOST_INT_CTRL);
1114}
1115
1116/*
1117 * start/stop
1118 */
1119
1120/* spinlock held! */
Takashi Iwai3470c292005-11-17 15:05:09 +01001121static int snd_m3_pcm_start(struct snd_m3 *chip, struct m3_dma *s,
1122 struct snd_pcm_substream *subs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123{
1124 if (! s || ! subs)
1125 return -EINVAL;
1126
1127 snd_m3_inc_timer_users(chip);
1128 switch (subs->stream) {
1129 case SNDRV_PCM_STREAM_PLAYBACK:
1130 chip->dacs_active++;
1131 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1132 s->inst.data + CDATA_INSTANCE_READY, 1);
1133 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1134 KDATA_MIXER_TASK_NUMBER,
1135 chip->dacs_active);
1136 break;
1137 case SNDRV_PCM_STREAM_CAPTURE:
Takashi Iwai3470c292005-11-17 15:05:09 +01001138 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 KDATA_ADC1_REQUEST, 1);
1140 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1141 s->inst.data + CDATA_INSTANCE_READY, 1);
1142 break;
1143 }
1144 return 0;
1145}
1146
1147/* spinlock held! */
Takashi Iwai3470c292005-11-17 15:05:09 +01001148static int snd_m3_pcm_stop(struct snd_m3 *chip, struct m3_dma *s,
1149 struct snd_pcm_substream *subs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150{
1151 if (! s || ! subs)
1152 return -EINVAL;
1153
1154 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1155 s->inst.data + CDATA_INSTANCE_READY, 0);
1156 snd_m3_dec_timer_users(chip);
1157 switch (subs->stream) {
1158 case SNDRV_PCM_STREAM_PLAYBACK:
1159 chip->dacs_active--;
1160 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1161 KDATA_MIXER_TASK_NUMBER,
1162 chip->dacs_active);
1163 break;
1164 case SNDRV_PCM_STREAM_CAPTURE:
1165 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1166 KDATA_ADC1_REQUEST, 0);
1167 break;
1168 }
1169 return 0;
1170}
1171
1172static int
Takashi Iwai3470c292005-11-17 15:05:09 +01001173snd_m3_pcm_trigger(struct snd_pcm_substream *subs, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174{
Takashi Iwai3470c292005-11-17 15:05:09 +01001175 struct snd_m3 *chip = snd_pcm_substream_chip(subs);
1176 struct m3_dma *s = subs->runtime->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177 int err = -EINVAL;
1178
Takashi Iwaida3cec32008-08-08 17:12:14 +02001179 if (snd_BUG_ON(!s))
1180 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181
1182 spin_lock(&chip->reg_lock);
1183 switch (cmd) {
1184 case SNDRV_PCM_TRIGGER_START:
1185 case SNDRV_PCM_TRIGGER_RESUME:
1186 if (s->running)
1187 err = -EBUSY;
1188 else {
1189 s->running = 1;
1190 err = snd_m3_pcm_start(chip, s, subs);
1191 }
1192 break;
1193 case SNDRV_PCM_TRIGGER_STOP:
1194 case SNDRV_PCM_TRIGGER_SUSPEND:
1195 if (! s->running)
1196 err = 0; /* should return error? */
1197 else {
1198 s->running = 0;
1199 err = snd_m3_pcm_stop(chip, s, subs);
1200 }
1201 break;
1202 }
1203 spin_unlock(&chip->reg_lock);
1204 return err;
1205}
1206
1207/*
1208 * setup
1209 */
1210static void
Takashi Iwai3470c292005-11-17 15:05:09 +01001211snd_m3_pcm_setup1(struct snd_m3 *chip, struct m3_dma *s, struct snd_pcm_substream *subs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212{
1213 int dsp_in_size, dsp_out_size, dsp_in_buffer, dsp_out_buffer;
Takashi Iwai3470c292005-11-17 15:05:09 +01001214 struct snd_pcm_runtime *runtime = subs->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215
1216 if (subs->stream == SNDRV_PCM_STREAM_PLAYBACK) {
1217 dsp_in_size = MINISRC_IN_BUFFER_SIZE - (0x20 * 2);
1218 dsp_out_size = MINISRC_OUT_BUFFER_SIZE - (0x20 * 2);
1219 } else {
1220 dsp_in_size = MINISRC_IN_BUFFER_SIZE - (0x10 * 2);
1221 dsp_out_size = MINISRC_OUT_BUFFER_SIZE - (0x10 * 2);
1222 }
1223 dsp_in_buffer = s->inst.data + (MINISRC_TMP_BUFFER_SIZE / 2);
1224 dsp_out_buffer = dsp_in_buffer + (dsp_in_size / 2) + 1;
1225
1226 s->dma_size = frames_to_bytes(runtime, runtime->buffer_size);
1227 s->period_size = frames_to_bytes(runtime, runtime->period_size);
1228 s->hwptr = 0;
1229 s->count = 0;
1230
1231#define LO(x) ((x) & 0xffff)
1232#define HI(x) LO((x) >> 16)
1233
1234 /* host dma buffer pointers */
1235 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1236 s->inst.data + CDATA_HOST_SRC_ADDRL,
1237 LO(s->buffer_addr));
1238
1239 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1240 s->inst.data + CDATA_HOST_SRC_ADDRH,
1241 HI(s->buffer_addr));
1242
1243 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1244 s->inst.data + CDATA_HOST_SRC_END_PLUS_1L,
1245 LO(s->buffer_addr + s->dma_size));
1246
1247 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1248 s->inst.data + CDATA_HOST_SRC_END_PLUS_1H,
1249 HI(s->buffer_addr + s->dma_size));
1250
1251 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1252 s->inst.data + CDATA_HOST_SRC_CURRENTL,
1253 LO(s->buffer_addr));
1254
1255 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1256 s->inst.data + CDATA_HOST_SRC_CURRENTH,
1257 HI(s->buffer_addr));
1258#undef LO
1259#undef HI
1260
1261 /* dsp buffers */
1262
1263 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1264 s->inst.data + CDATA_IN_BUF_BEGIN,
1265 dsp_in_buffer);
1266
1267 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1268 s->inst.data + CDATA_IN_BUF_END_PLUS_1,
1269 dsp_in_buffer + (dsp_in_size / 2));
1270
1271 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1272 s->inst.data + CDATA_IN_BUF_HEAD,
1273 dsp_in_buffer);
1274
1275 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1276 s->inst.data + CDATA_IN_BUF_TAIL,
1277 dsp_in_buffer);
1278
1279 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1280 s->inst.data + CDATA_OUT_BUF_BEGIN,
1281 dsp_out_buffer);
1282
1283 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1284 s->inst.data + CDATA_OUT_BUF_END_PLUS_1,
1285 dsp_out_buffer + (dsp_out_size / 2));
1286
1287 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1288 s->inst.data + CDATA_OUT_BUF_HEAD,
1289 dsp_out_buffer);
1290
1291 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1292 s->inst.data + CDATA_OUT_BUF_TAIL,
1293 dsp_out_buffer);
1294}
1295
Takashi Iwai3470c292005-11-17 15:05:09 +01001296static void snd_m3_pcm_setup2(struct snd_m3 *chip, struct m3_dma *s,
1297 struct snd_pcm_runtime *runtime)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298{
1299 u32 freq;
1300
1301 /*
1302 * put us in the lists if we're not already there
1303 */
1304 if (! s->in_lists) {
1305 s->index[0] = snd_m3_add_list(chip, s->index_list[0],
1306 s->inst.data >> DP_SHIFT_COUNT);
1307 s->index[1] = snd_m3_add_list(chip, s->index_list[1],
1308 s->inst.data >> DP_SHIFT_COUNT);
1309 s->index[2] = snd_m3_add_list(chip, s->index_list[2],
1310 s->inst.data >> DP_SHIFT_COUNT);
1311 s->in_lists = 1;
1312 }
1313
1314 /* write to 'mono' word */
1315 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1316 s->inst.data + SRC3_DIRECTION_OFFSET + 1,
1317 runtime->channels == 2 ? 0 : 1);
1318 /* write to '8bit' word */
1319 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1320 s->inst.data + SRC3_DIRECTION_OFFSET + 2,
1321 snd_pcm_format_width(runtime->format) == 16 ? 0 : 1);
1322
1323 /* set up dac/adc rate */
1324 freq = ((runtime->rate << 15) + 24000 ) / 48000;
1325 if (freq)
1326 freq--;
1327
1328 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1329 s->inst.data + CDATA_FREQUENCY,
1330 freq);
1331}
1332
1333
Andreas Mohr0b2dcd52006-03-28 12:56:14 +02001334static const struct play_vals {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 u16 addr, val;
1336} pv[] = {
1337 {CDATA_LEFT_VOLUME, ARB_VOLUME},
1338 {CDATA_RIGHT_VOLUME, ARB_VOLUME},
1339 {SRC3_DIRECTION_OFFSET, 0} ,
1340 /* +1, +2 are stereo/16 bit */
1341 {SRC3_DIRECTION_OFFSET + 3, 0x0000}, /* fraction? */
1342 {SRC3_DIRECTION_OFFSET + 4, 0}, /* first l */
1343 {SRC3_DIRECTION_OFFSET + 5, 0}, /* first r */
1344 {SRC3_DIRECTION_OFFSET + 6, 0}, /* second l */
1345 {SRC3_DIRECTION_OFFSET + 7, 0}, /* second r */
1346 {SRC3_DIRECTION_OFFSET + 8, 0}, /* delta l */
1347 {SRC3_DIRECTION_OFFSET + 9, 0}, /* delta r */
1348 {SRC3_DIRECTION_OFFSET + 10, 0x8000}, /* round */
1349 {SRC3_DIRECTION_OFFSET + 11, 0xFF00}, /* higher bute mark */
1350 {SRC3_DIRECTION_OFFSET + 13, 0}, /* temp0 */
1351 {SRC3_DIRECTION_OFFSET + 14, 0}, /* c fraction */
1352 {SRC3_DIRECTION_OFFSET + 15, 0}, /* counter */
1353 {SRC3_DIRECTION_OFFSET + 16, 8}, /* numin */
1354 {SRC3_DIRECTION_OFFSET + 17, 50*2}, /* numout */
1355 {SRC3_DIRECTION_OFFSET + 18, MINISRC_BIQUAD_STAGE - 1}, /* numstage */
1356 {SRC3_DIRECTION_OFFSET + 20, 0}, /* filtertap */
1357 {SRC3_DIRECTION_OFFSET + 21, 0} /* booster */
1358};
1359
1360
1361/* the mode passed should be already shifted and masked */
1362static void
Takashi Iwai3470c292005-11-17 15:05:09 +01001363snd_m3_playback_setup(struct snd_m3 *chip, struct m3_dma *s,
1364 struct snd_pcm_substream *subs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365{
1366 unsigned int i;
1367
1368 /*
1369 * some per client initializers
1370 */
1371
1372 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1373 s->inst.data + SRC3_DIRECTION_OFFSET + 12,
1374 s->inst.data + 40 + 8);
1375
1376 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1377 s->inst.data + SRC3_DIRECTION_OFFSET + 19,
1378 s->inst.code + MINISRC_COEF_LOC);
1379
1380 /* enable or disable low pass filter? */
1381 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1382 s->inst.data + SRC3_DIRECTION_OFFSET + 22,
1383 subs->runtime->rate > 45000 ? 0xff : 0);
1384
1385 /* tell it which way dma is going? */
1386 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1387 s->inst.data + CDATA_DMA_CONTROL,
1388 DMACONTROL_AUTOREPEAT + DMAC_PAGE3_SELECTOR + DMAC_BLOCKF_SELECTOR);
1389
1390 /*
1391 * set an armload of static initializers
1392 */
1393 for (i = 0; i < ARRAY_SIZE(pv); i++)
1394 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1395 s->inst.data + pv[i].addr, pv[i].val);
1396}
1397
1398/*
1399 * Native record driver
1400 */
Andreas Mohr0b2dcd52006-03-28 12:56:14 +02001401static const struct rec_vals {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402 u16 addr, val;
1403} rv[] = {
1404 {CDATA_LEFT_VOLUME, ARB_VOLUME},
1405 {CDATA_RIGHT_VOLUME, ARB_VOLUME},
1406 {SRC3_DIRECTION_OFFSET, 1} ,
1407 /* +1, +2 are stereo/16 bit */
1408 {SRC3_DIRECTION_OFFSET + 3, 0x0000}, /* fraction? */
1409 {SRC3_DIRECTION_OFFSET + 4, 0}, /* first l */
1410 {SRC3_DIRECTION_OFFSET + 5, 0}, /* first r */
1411 {SRC3_DIRECTION_OFFSET + 6, 0}, /* second l */
1412 {SRC3_DIRECTION_OFFSET + 7, 0}, /* second r */
1413 {SRC3_DIRECTION_OFFSET + 8, 0}, /* delta l */
1414 {SRC3_DIRECTION_OFFSET + 9, 0}, /* delta r */
1415 {SRC3_DIRECTION_OFFSET + 10, 0x8000}, /* round */
1416 {SRC3_DIRECTION_OFFSET + 11, 0xFF00}, /* higher bute mark */
1417 {SRC3_DIRECTION_OFFSET + 13, 0}, /* temp0 */
1418 {SRC3_DIRECTION_OFFSET + 14, 0}, /* c fraction */
1419 {SRC3_DIRECTION_OFFSET + 15, 0}, /* counter */
1420 {SRC3_DIRECTION_OFFSET + 16, 50},/* numin */
1421 {SRC3_DIRECTION_OFFSET + 17, 8}, /* numout */
1422 {SRC3_DIRECTION_OFFSET + 18, 0}, /* numstage */
1423 {SRC3_DIRECTION_OFFSET + 19, 0}, /* coef */
1424 {SRC3_DIRECTION_OFFSET + 20, 0}, /* filtertap */
1425 {SRC3_DIRECTION_OFFSET + 21, 0}, /* booster */
1426 {SRC3_DIRECTION_OFFSET + 22, 0xff} /* skip lpf */
1427};
1428
1429static void
Takashi Iwai3470c292005-11-17 15:05:09 +01001430snd_m3_capture_setup(struct snd_m3 *chip, struct m3_dma *s, struct snd_pcm_substream *subs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431{
1432 unsigned int i;
1433
1434 /*
1435 * some per client initializers
1436 */
1437
1438 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1439 s->inst.data + SRC3_DIRECTION_OFFSET + 12,
1440 s->inst.data + 40 + 8);
1441
1442 /* tell it which way dma is going? */
1443 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1444 s->inst.data + CDATA_DMA_CONTROL,
1445 DMACONTROL_DIRECTION + DMACONTROL_AUTOREPEAT +
1446 DMAC_PAGE3_SELECTOR + DMAC_BLOCKF_SELECTOR);
1447
1448 /*
1449 * set an armload of static initializers
1450 */
1451 for (i = 0; i < ARRAY_SIZE(rv); i++)
1452 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1453 s->inst.data + rv[i].addr, rv[i].val);
1454}
1455
Takashi Iwai3470c292005-11-17 15:05:09 +01001456static int snd_m3_pcm_hw_params(struct snd_pcm_substream *substream,
1457 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458{
Takashi Iwai3470c292005-11-17 15:05:09 +01001459 struct m3_dma *s = substream->runtime->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460 int err;
1461
1462 if ((err = snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params))) < 0)
1463 return err;
1464 /* set buffer address */
1465 s->buffer_addr = substream->runtime->dma_addr;
1466 if (s->buffer_addr & 0x3) {
Takashi Iwai99b359b2005-10-20 18:26:44 +02001467 snd_printk(KERN_ERR "oh my, not aligned\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468 s->buffer_addr = s->buffer_addr & ~0x3;
1469 }
1470 return 0;
1471}
1472
Takashi Iwai3470c292005-11-17 15:05:09 +01001473static int snd_m3_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474{
Takashi Iwai3470c292005-11-17 15:05:09 +01001475 struct m3_dma *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476
1477 if (substream->runtime->private_data == NULL)
1478 return 0;
Takashi Iwai3470c292005-11-17 15:05:09 +01001479 s = substream->runtime->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480 snd_pcm_lib_free_pages(substream);
1481 s->buffer_addr = 0;
1482 return 0;
1483}
1484
1485static int
Takashi Iwai3470c292005-11-17 15:05:09 +01001486snd_m3_pcm_prepare(struct snd_pcm_substream *subs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487{
Takashi Iwai3470c292005-11-17 15:05:09 +01001488 struct snd_m3 *chip = snd_pcm_substream_chip(subs);
1489 struct snd_pcm_runtime *runtime = subs->runtime;
1490 struct m3_dma *s = runtime->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491
Takashi Iwaida3cec32008-08-08 17:12:14 +02001492 if (snd_BUG_ON(!s))
1493 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494
1495 if (runtime->format != SNDRV_PCM_FORMAT_U8 &&
1496 runtime->format != SNDRV_PCM_FORMAT_S16_LE)
1497 return -EINVAL;
1498 if (runtime->rate > 48000 ||
1499 runtime->rate < 8000)
1500 return -EINVAL;
1501
1502 spin_lock_irq(&chip->reg_lock);
1503
1504 snd_m3_pcm_setup1(chip, s, subs);
1505
1506 if (subs->stream == SNDRV_PCM_STREAM_PLAYBACK)
1507 snd_m3_playback_setup(chip, s, subs);
1508 else
1509 snd_m3_capture_setup(chip, s, subs);
1510
1511 snd_m3_pcm_setup2(chip, s, runtime);
1512
1513 spin_unlock_irq(&chip->reg_lock);
1514
1515 return 0;
1516}
1517
1518/*
1519 * get current pointer
1520 */
1521static unsigned int
Takashi Iwai3470c292005-11-17 15:05:09 +01001522snd_m3_get_pointer(struct snd_m3 *chip, struct m3_dma *s, struct snd_pcm_substream *subs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523{
1524 u16 hi = 0, lo = 0;
1525 int retry = 10;
1526 u32 addr;
1527
1528 /*
1529 * try and get a valid answer
1530 */
1531 while (retry--) {
1532 hi = snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
1533 s->inst.data + CDATA_HOST_SRC_CURRENTH);
1534
1535 lo = snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
1536 s->inst.data + CDATA_HOST_SRC_CURRENTL);
1537
1538 if (hi == snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
1539 s->inst.data + CDATA_HOST_SRC_CURRENTH))
1540 break;
1541 }
1542 addr = lo | ((u32)hi<<16);
1543 return (unsigned int)(addr - s->buffer_addr);
1544}
1545
1546static snd_pcm_uframes_t
Takashi Iwai3470c292005-11-17 15:05:09 +01001547snd_m3_pcm_pointer(struct snd_pcm_substream *subs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548{
Takashi Iwai3470c292005-11-17 15:05:09 +01001549 struct snd_m3 *chip = snd_pcm_substream_chip(subs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550 unsigned int ptr;
Takashi Iwai3470c292005-11-17 15:05:09 +01001551 struct m3_dma *s = subs->runtime->private_data;
Takashi Iwaida3cec32008-08-08 17:12:14 +02001552
1553 if (snd_BUG_ON(!s))
1554 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555
1556 spin_lock(&chip->reg_lock);
1557 ptr = snd_m3_get_pointer(chip, s, subs);
1558 spin_unlock(&chip->reg_lock);
1559 return bytes_to_frames(subs->runtime, ptr);
1560}
1561
1562
1563/* update pointer */
1564/* spinlock held! */
Takashi Iwai3470c292005-11-17 15:05:09 +01001565static void snd_m3_update_ptr(struct snd_m3 *chip, struct m3_dma *s)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566{
Takashi Iwai3470c292005-11-17 15:05:09 +01001567 struct snd_pcm_substream *subs = s->substream;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568 unsigned int hwptr;
1569 int diff;
1570
1571 if (! s->running)
1572 return;
1573
Andreas Mohr0b2dcd52006-03-28 12:56:14 +02001574 hwptr = snd_m3_get_pointer(chip, s, subs);
1575
1576 /* try to avoid expensive modulo divisions */
1577 if (hwptr >= s->dma_size)
1578 hwptr %= s->dma_size;
1579
1580 diff = s->dma_size + hwptr - s->hwptr;
1581 if (diff >= s->dma_size)
1582 diff %= s->dma_size;
1583
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584 s->hwptr = hwptr;
1585 s->count += diff;
Andreas Mohr0b2dcd52006-03-28 12:56:14 +02001586
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587 if (s->count >= (signed)s->period_size) {
Andreas Mohr0b2dcd52006-03-28 12:56:14 +02001588
1589 if (s->count < 2 * (signed)s->period_size)
1590 s->count -= (signed)s->period_size;
1591 else
1592 s->count %= s->period_size;
1593
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594 spin_unlock(&chip->reg_lock);
1595 snd_pcm_period_elapsed(subs);
1596 spin_lock(&chip->reg_lock);
1597 }
1598}
1599
Ville Syrjaladb68d152005-05-12 14:19:32 +02001600static void snd_m3_update_hw_volume(unsigned long private_data)
1601{
Takashi Iwai3470c292005-11-17 15:05:09 +01001602 struct snd_m3 *chip = (struct snd_m3 *) private_data;
Ville Syrjaladb68d152005-05-12 14:19:32 +02001603 int x, val;
1604 unsigned long flags;
1605
1606 /* Figure out which volume control button was pushed,
1607 based on differences from the default register
1608 values. */
1609 x = inb(chip->iobase + SHADOW_MIX_REG_VOICE) & 0xee;
1610
1611 /* Reset the volume control registers. */
1612 outb(0x88, chip->iobase + SHADOW_MIX_REG_VOICE);
1613 outb(0x88, chip->iobase + HW_VOL_COUNTER_VOICE);
1614 outb(0x88, chip->iobase + SHADOW_MIX_REG_MASTER);
1615 outb(0x88, chip->iobase + HW_VOL_COUNTER_MASTER);
1616
1617 if (!chip->master_switch || !chip->master_volume)
1618 return;
1619
1620 /* FIXME: we can't call snd_ac97_* functions since here is in tasklet. */
1621 spin_lock_irqsave(&chip->ac97_lock, flags);
1622
1623 val = chip->ac97->regs[AC97_MASTER_VOL];
1624 switch (x) {
1625 case 0x88:
1626 /* mute */
1627 val ^= 0x8000;
1628 chip->ac97->regs[AC97_MASTER_VOL] = val;
1629 outw(val, chip->iobase + CODEC_DATA);
1630 outb(AC97_MASTER_VOL, chip->iobase + CODEC_COMMAND);
1631 snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE,
1632 &chip->master_switch->id);
1633 break;
1634 case 0xaa:
1635 /* volume up */
1636 if ((val & 0x7f) > 0)
1637 val--;
1638 if ((val & 0x7f00) > 0)
1639 val -= 0x0100;
1640 chip->ac97->regs[AC97_MASTER_VOL] = val;
1641 outw(val, chip->iobase + CODEC_DATA);
1642 outb(AC97_MASTER_VOL, chip->iobase + CODEC_COMMAND);
1643 snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE,
1644 &chip->master_volume->id);
1645 break;
1646 case 0x66:
1647 /* volume down */
1648 if ((val & 0x7f) < 0x1f)
1649 val++;
1650 if ((val & 0x7f00) < 0x1f00)
1651 val += 0x0100;
1652 chip->ac97->regs[AC97_MASTER_VOL] = val;
1653 outw(val, chip->iobase + CODEC_DATA);
1654 outb(AC97_MASTER_VOL, chip->iobase + CODEC_COMMAND);
1655 snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE,
1656 &chip->master_volume->id);
1657 break;
1658 }
1659 spin_unlock_irqrestore(&chip->ac97_lock, flags);
1660}
1661
David Howells7d12e782006-10-05 14:55:46 +01001662static irqreturn_t snd_m3_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663{
Takashi Iwai3470c292005-11-17 15:05:09 +01001664 struct snd_m3 *chip = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665 u8 status;
1666 int i;
1667
1668 status = inb(chip->iobase + HOST_INT_STATUS);
1669
1670 if (status == 0xff)
1671 return IRQ_NONE;
Ville Syrjaladb68d152005-05-12 14:19:32 +02001672
1673 if (status & HV_INT_PENDING)
Takashi Iwai1f041282008-12-18 12:17:55 +01001674 tasklet_schedule(&chip->hwvol_tq);
Ville Syrjaladb68d152005-05-12 14:19:32 +02001675
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676 /*
1677 * ack an assp int if its running
1678 * and has an int pending
1679 */
1680 if (status & ASSP_INT_PENDING) {
1681 u8 ctl = inb(chip->iobase + ASSP_CONTROL_B);
1682 if (!(ctl & STOP_ASSP_CLOCK)) {
1683 ctl = inb(chip->iobase + ASSP_HOST_INT_STATUS);
1684 if (ctl & DSP2HOST_REQ_TIMER) {
1685 outb(DSP2HOST_REQ_TIMER, chip->iobase + ASSP_HOST_INT_STATUS);
1686 /* update adc/dac info if it was a timer int */
1687 spin_lock(&chip->reg_lock);
1688 for (i = 0; i < chip->num_substreams; i++) {
Takashi Iwai3470c292005-11-17 15:05:09 +01001689 struct m3_dma *s = &chip->substreams[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690 if (s->running)
1691 snd_m3_update_ptr(chip, s);
1692 }
1693 spin_unlock(&chip->reg_lock);
1694 }
1695 }
1696 }
1697
1698#if 0 /* TODO: not supported yet */
1699 if ((status & MPU401_INT_PENDING) && chip->rmidi)
1700 snd_mpu401_uart_interrupt(irq, chip->rmidi->private_data, regs);
1701#endif
1702
1703 /* ack ints */
Ville Syrjala88491382005-05-12 14:14:28 +02001704 outb(status, chip->iobase + HOST_INT_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705
1706 return IRQ_HANDLED;
1707}
1708
1709
1710/*
1711 */
1712
Takashi Iwai3470c292005-11-17 15:05:09 +01001713static struct snd_pcm_hardware snd_m3_playback =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714{
1715 .info = (SNDRV_PCM_INFO_MMAP |
1716 SNDRV_PCM_INFO_INTERLEAVED |
1717 SNDRV_PCM_INFO_MMAP_VALID |
1718 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1719 /*SNDRV_PCM_INFO_PAUSE |*/
1720 SNDRV_PCM_INFO_RESUME),
1721 .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE,
1722 .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
1723 .rate_min = 8000,
1724 .rate_max = 48000,
1725 .channels_min = 1,
1726 .channels_max = 2,
1727 .buffer_bytes_max = (512*1024),
1728 .period_bytes_min = 64,
1729 .period_bytes_max = (512*1024),
1730 .periods_min = 1,
1731 .periods_max = 1024,
1732};
1733
Takashi Iwai3470c292005-11-17 15:05:09 +01001734static struct snd_pcm_hardware snd_m3_capture =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735{
1736 .info = (SNDRV_PCM_INFO_MMAP |
1737 SNDRV_PCM_INFO_INTERLEAVED |
1738 SNDRV_PCM_INFO_MMAP_VALID |
1739 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1740 /*SNDRV_PCM_INFO_PAUSE |*/
1741 SNDRV_PCM_INFO_RESUME),
1742 .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE,
1743 .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
1744 .rate_min = 8000,
1745 .rate_max = 48000,
1746 .channels_min = 1,
1747 .channels_max = 2,
1748 .buffer_bytes_max = (512*1024),
1749 .period_bytes_min = 64,
1750 .period_bytes_max = (512*1024),
1751 .periods_min = 1,
1752 .periods_max = 1024,
1753};
1754
1755
1756/*
1757 */
1758
1759static int
Takashi Iwai3470c292005-11-17 15:05:09 +01001760snd_m3_substream_open(struct snd_m3 *chip, struct snd_pcm_substream *subs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761{
1762 int i;
Takashi Iwai3470c292005-11-17 15:05:09 +01001763 struct m3_dma *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764
1765 spin_lock_irq(&chip->reg_lock);
1766 for (i = 0; i < chip->num_substreams; i++) {
1767 s = &chip->substreams[i];
1768 if (! s->opened)
1769 goto __found;
1770 }
1771 spin_unlock_irq(&chip->reg_lock);
1772 return -ENOMEM;
1773__found:
1774 s->opened = 1;
1775 s->running = 0;
1776 spin_unlock_irq(&chip->reg_lock);
1777
1778 subs->runtime->private_data = s;
1779 s->substream = subs;
1780
1781 /* set list owners */
1782 if (subs->stream == SNDRV_PCM_STREAM_PLAYBACK) {
1783 s->index_list[0] = &chip->mixer_list;
1784 } else
1785 s->index_list[0] = &chip->adc1_list;
1786 s->index_list[1] = &chip->msrc_list;
1787 s->index_list[2] = &chip->dma_list;
1788
1789 return 0;
1790}
1791
1792static void
Takashi Iwai3470c292005-11-17 15:05:09 +01001793snd_m3_substream_close(struct snd_m3 *chip, struct snd_pcm_substream *subs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794{
Takashi Iwai3470c292005-11-17 15:05:09 +01001795 struct m3_dma *s = subs->runtime->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796
1797 if (s == NULL)
1798 return; /* not opened properly */
1799
1800 spin_lock_irq(&chip->reg_lock);
1801 if (s->substream && s->running)
1802 snd_m3_pcm_stop(chip, s, s->substream); /* does this happen? */
1803 if (s->in_lists) {
1804 snd_m3_remove_list(chip, s->index_list[0], s->index[0]);
1805 snd_m3_remove_list(chip, s->index_list[1], s->index[1]);
1806 snd_m3_remove_list(chip, s->index_list[2], s->index[2]);
1807 s->in_lists = 0;
1808 }
1809 s->running = 0;
1810 s->opened = 0;
1811 spin_unlock_irq(&chip->reg_lock);
1812}
1813
1814static int
Takashi Iwai3470c292005-11-17 15:05:09 +01001815snd_m3_playback_open(struct snd_pcm_substream *subs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816{
Takashi Iwai3470c292005-11-17 15:05:09 +01001817 struct snd_m3 *chip = snd_pcm_substream_chip(subs);
1818 struct snd_pcm_runtime *runtime = subs->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819 int err;
1820
1821 if ((err = snd_m3_substream_open(chip, subs)) < 0)
1822 return err;
1823
1824 runtime->hw = snd_m3_playback;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825
1826 return 0;
1827}
1828
1829static int
Takashi Iwai3470c292005-11-17 15:05:09 +01001830snd_m3_playback_close(struct snd_pcm_substream *subs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831{
Takashi Iwai3470c292005-11-17 15:05:09 +01001832 struct snd_m3 *chip = snd_pcm_substream_chip(subs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833
1834 snd_m3_substream_close(chip, subs);
1835 return 0;
1836}
1837
1838static int
Takashi Iwai3470c292005-11-17 15:05:09 +01001839snd_m3_capture_open(struct snd_pcm_substream *subs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840{
Takashi Iwai3470c292005-11-17 15:05:09 +01001841 struct snd_m3 *chip = snd_pcm_substream_chip(subs);
1842 struct snd_pcm_runtime *runtime = subs->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843 int err;
1844
1845 if ((err = snd_m3_substream_open(chip, subs)) < 0)
1846 return err;
1847
1848 runtime->hw = snd_m3_capture;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849
1850 return 0;
1851}
1852
1853static int
Takashi Iwai3470c292005-11-17 15:05:09 +01001854snd_m3_capture_close(struct snd_pcm_substream *subs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855{
Takashi Iwai3470c292005-11-17 15:05:09 +01001856 struct snd_m3 *chip = snd_pcm_substream_chip(subs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857
1858 snd_m3_substream_close(chip, subs);
1859 return 0;
1860}
1861
1862/*
1863 * create pcm instance
1864 */
1865
Takashi Iwai3470c292005-11-17 15:05:09 +01001866static struct snd_pcm_ops snd_m3_playback_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867 .open = snd_m3_playback_open,
1868 .close = snd_m3_playback_close,
1869 .ioctl = snd_pcm_lib_ioctl,
1870 .hw_params = snd_m3_pcm_hw_params,
1871 .hw_free = snd_m3_pcm_hw_free,
1872 .prepare = snd_m3_pcm_prepare,
1873 .trigger = snd_m3_pcm_trigger,
1874 .pointer = snd_m3_pcm_pointer,
1875};
1876
Takashi Iwai3470c292005-11-17 15:05:09 +01001877static struct snd_pcm_ops snd_m3_capture_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878 .open = snd_m3_capture_open,
1879 .close = snd_m3_capture_close,
1880 .ioctl = snd_pcm_lib_ioctl,
1881 .hw_params = snd_m3_pcm_hw_params,
1882 .hw_free = snd_m3_pcm_hw_free,
1883 .prepare = snd_m3_pcm_prepare,
1884 .trigger = snd_m3_pcm_trigger,
1885 .pointer = snd_m3_pcm_pointer,
1886};
1887
1888static int __devinit
Takashi Iwai3470c292005-11-17 15:05:09 +01001889snd_m3_pcm(struct snd_m3 * chip, int device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890{
Takashi Iwai3470c292005-11-17 15:05:09 +01001891 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892 int err;
1893
1894 err = snd_pcm_new(chip->card, chip->card->driver, device,
1895 MAX_PLAYBACKS, MAX_CAPTURES, &pcm);
1896 if (err < 0)
1897 return err;
1898
1899 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_m3_playback_ops);
1900 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_m3_capture_ops);
1901
1902 pcm->private_data = chip;
1903 pcm->info_flags = 0;
1904 strcpy(pcm->name, chip->card->driver);
1905 chip->pcm = pcm;
1906
1907 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
1908 snd_dma_pci_data(chip->pci), 64*1024, 64*1024);
1909
1910 return 0;
1911}
1912
1913
1914/*
1915 * ac97 interface
1916 */
1917
1918/*
1919 * Wait for the ac97 serial bus to be free.
1920 * return nonzero if the bus is still busy.
1921 */
Takashi Iwai3470c292005-11-17 15:05:09 +01001922static int snd_m3_ac97_wait(struct snd_m3 *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001923{
1924 int i = 10000;
1925
1926 do {
1927 if (! (snd_m3_inb(chip, 0x30) & 1))
1928 return 0;
Andreas Mohr0b2dcd52006-03-28 12:56:14 +02001929 cpu_relax();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930 } while (i-- > 0);
1931
Takashi Iwai99b359b2005-10-20 18:26:44 +02001932 snd_printk(KERN_ERR "ac97 serial bus busy\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933 return 1;
1934}
1935
1936static unsigned short
Takashi Iwai3470c292005-11-17 15:05:09 +01001937snd_m3_ac97_read(struct snd_ac97 *ac97, unsigned short reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938{
Takashi Iwai3470c292005-11-17 15:05:09 +01001939 struct snd_m3 *chip = ac97->private_data;
Ville Syrjaladb68d152005-05-12 14:19:32 +02001940 unsigned long flags;
Andreas Mohr0b2dcd52006-03-28 12:56:14 +02001941 unsigned short data = 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942
1943 if (snd_m3_ac97_wait(chip))
Andreas Mohr0b2dcd52006-03-28 12:56:14 +02001944 goto fail;
Ville Syrjaladb68d152005-05-12 14:19:32 +02001945 spin_lock_irqsave(&chip->ac97_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946 snd_m3_outb(chip, 0x80 | (reg & 0x7f), CODEC_COMMAND);
1947 if (snd_m3_ac97_wait(chip))
Andreas Mohr0b2dcd52006-03-28 12:56:14 +02001948 goto fail_unlock;
Ville Syrjaladb68d152005-05-12 14:19:32 +02001949 data = snd_m3_inw(chip, CODEC_DATA);
Andreas Mohr0b2dcd52006-03-28 12:56:14 +02001950fail_unlock:
Ville Syrjaladb68d152005-05-12 14:19:32 +02001951 spin_unlock_irqrestore(&chip->ac97_lock, flags);
Andreas Mohr0b2dcd52006-03-28 12:56:14 +02001952fail:
Ville Syrjaladb68d152005-05-12 14:19:32 +02001953 return data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954}
1955
1956static void
Takashi Iwai3470c292005-11-17 15:05:09 +01001957snd_m3_ac97_write(struct snd_ac97 *ac97, unsigned short reg, unsigned short val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958{
Takashi Iwai3470c292005-11-17 15:05:09 +01001959 struct snd_m3 *chip = ac97->private_data;
Ville Syrjaladb68d152005-05-12 14:19:32 +02001960 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961
1962 if (snd_m3_ac97_wait(chip))
1963 return;
Ville Syrjaladb68d152005-05-12 14:19:32 +02001964 spin_lock_irqsave(&chip->ac97_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965 snd_m3_outw(chip, val, CODEC_DATA);
1966 snd_m3_outb(chip, reg & 0x7f, CODEC_COMMAND);
Ville Syrjaladb68d152005-05-12 14:19:32 +02001967 spin_unlock_irqrestore(&chip->ac97_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001968}
1969
1970
1971static void snd_m3_remote_codec_config(int io, int isremote)
1972{
1973 isremote = isremote ? 1 : 0;
1974
1975 outw((inw(io + RING_BUS_CTRL_B) & ~SECOND_CODEC_ID_MASK) | isremote,
1976 io + RING_BUS_CTRL_B);
1977 outw((inw(io + SDO_OUT_DEST_CTRL) & ~COMMAND_ADDR_OUT) | isremote,
1978 io + SDO_OUT_DEST_CTRL);
1979 outw((inw(io + SDO_IN_DEST_CTRL) & ~STATUS_ADDR_IN) | isremote,
1980 io + SDO_IN_DEST_CTRL);
1981}
1982
1983/*
1984 * hack, returns non zero on err
1985 */
Takashi Iwai3470c292005-11-17 15:05:09 +01001986static int snd_m3_try_read_vendor(struct snd_m3 *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987{
1988 u16 ret;
1989
1990 if (snd_m3_ac97_wait(chip))
1991 return 1;
1992
1993 snd_m3_outb(chip, 0x80 | (AC97_VENDOR_ID1 & 0x7f), 0x30);
1994
1995 if (snd_m3_ac97_wait(chip))
1996 return 1;
1997
1998 ret = snd_m3_inw(chip, 0x32);
1999
2000 return (ret == 0) || (ret == 0xffff);
2001}
2002
Takashi Iwai3470c292005-11-17 15:05:09 +01002003static void snd_m3_ac97_reset(struct snd_m3 *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004{
2005 u16 dir;
2006 int delay1 = 0, delay2 = 0, i;
2007 int io = chip->iobase;
2008
2009 if (chip->allegro_flag) {
2010 /*
2011 * the onboard codec on the allegro seems
2012 * to want to wait a very long time before
2013 * coming back to life
2014 */
2015 delay1 = 50;
2016 delay2 = 800;
2017 } else {
2018 /* maestro3 */
2019 delay1 = 20;
2020 delay2 = 500;
2021 }
2022
2023 for (i = 0; i < 5; i++) {
2024 dir = inw(io + GPIO_DIRECTION);
Takashi Iwai1061eeb2006-11-24 15:36:46 +01002025 if (!chip->irda_workaround)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026 dir |= 0x10; /* assuming pci bus master? */
2027
2028 snd_m3_remote_codec_config(io, 0);
2029
2030 outw(IO_SRAM_ENABLE, io + RING_BUS_CTRL_A);
2031 udelay(20);
2032
2033 outw(dir & ~GPO_PRIMARY_AC97 , io + GPIO_DIRECTION);
2034 outw(~GPO_PRIMARY_AC97 , io + GPIO_MASK);
2035 outw(0, io + GPIO_DATA);
2036 outw(dir | GPO_PRIMARY_AC97, io + GPIO_DIRECTION);
2037
Nishanth Aravamudan8433a502005-10-24 15:02:37 +02002038 schedule_timeout_uninterruptible(msecs_to_jiffies(delay1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039
2040 outw(GPO_PRIMARY_AC97, io + GPIO_DATA);
2041 udelay(5);
2042 /* ok, bring back the ac-link */
2043 outw(IO_SRAM_ENABLE | SERIAL_AC_LINK_ENABLE, io + RING_BUS_CTRL_A);
2044 outw(~0, io + GPIO_MASK);
2045
Nishanth Aravamudan8433a502005-10-24 15:02:37 +02002046 schedule_timeout_uninterruptible(msecs_to_jiffies(delay2));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047
2048 if (! snd_m3_try_read_vendor(chip))
2049 break;
2050
2051 delay1 += 10;
2052 delay2 += 100;
2053
2054 snd_printd("maestro3: retrying codec reset with delays of %d and %d ms\n",
2055 delay1, delay2);
2056 }
2057
2058#if 0
2059 /* more gung-ho reset that doesn't
2060 * seem to work anywhere :)
2061 */
2062 tmp = inw(io + RING_BUS_CTRL_A);
2063 outw(RAC_SDFS_ENABLE|LAC_SDFS_ENABLE, io + RING_BUS_CTRL_A);
Takashi Iwai5ba1e7b2005-06-30 13:47:58 +02002064 msleep(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065 outw(tmp, io + RING_BUS_CTRL_A);
Takashi Iwai5ba1e7b2005-06-30 13:47:58 +02002066 msleep(50);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002067#endif
2068}
2069
Takashi Iwai3470c292005-11-17 15:05:09 +01002070static int __devinit snd_m3_mixer(struct snd_m3 *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071{
Takashi Iwai3470c292005-11-17 15:05:09 +01002072 struct snd_ac97_bus *pbus;
2073 struct snd_ac97_template ac97;
Harvey Harrisone37273d2008-02-28 11:56:37 +01002074 struct snd_ctl_elem_id elem_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002075 int err;
Takashi Iwai3470c292005-11-17 15:05:09 +01002076 static struct snd_ac97_bus_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077 .write = snd_m3_ac97_write,
2078 .read = snd_m3_ac97_read,
2079 };
2080
2081 if ((err = snd_ac97_bus(chip->card, 0, &ops, NULL, &pbus)) < 0)
2082 return err;
2083
2084 memset(&ac97, 0, sizeof(ac97));
2085 ac97.private_data = chip;
2086 if ((err = snd_ac97_mixer(pbus, &ac97, &chip->ac97)) < 0)
2087 return err;
2088
2089 /* seems ac97 PCM needs initialization.. hack hack.. */
2090 snd_ac97_write(chip->ac97, AC97_PCM, 0x8000 | (15 << 8) | 15);
Nishanth Aravamudan8433a502005-10-24 15:02:37 +02002091 schedule_timeout_uninterruptible(msecs_to_jiffies(100));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092 snd_ac97_write(chip->ac97, AC97_PCM, 0);
2093
Harvey Harrisone37273d2008-02-28 11:56:37 +01002094 memset(&elem_id, 0, sizeof(elem_id));
2095 elem_id.iface = SNDRV_CTL_ELEM_IFACE_MIXER;
2096 strcpy(elem_id.name, "Master Playback Switch");
2097 chip->master_switch = snd_ctl_find_id(chip->card, &elem_id);
2098 memset(&elem_id, 0, sizeof(elem_id));
2099 elem_id.iface = SNDRV_CTL_ELEM_IFACE_MIXER;
2100 strcpy(elem_id.name, "Master Playback Volume");
2101 chip->master_volume = snd_ctl_find_id(chip->card, &elem_id);
Ville Syrjaladb68d152005-05-12 14:19:32 +02002102
Linus Torvalds1da177e2005-04-16 15:20:36 -07002103 return 0;
2104}
2105
2106
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107/*
2108 * initialize ASSP
2109 */
2110
2111#define MINISRC_LPF_LEN 10
Takashi Iwaif40b6892006-07-05 16:51:05 +02002112static const u16 minisrc_lpf[MINISRC_LPF_LEN] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113 0X0743, 0X1104, 0X0A4C, 0XF88D, 0X242C,
2114 0X1023, 0X1AA9, 0X0B60, 0XEFDD, 0X186F
2115};
2116
Takashi Iwaif40b6892006-07-05 16:51:05 +02002117static void snd_m3_assp_init(struct snd_m3 *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118{
2119 unsigned int i;
David Woodhousefa6e1cb2008-05-29 11:58:27 +03002120 const u16 *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121
2122 /* zero kernel data */
2123 for (i = 0; i < (REV_B_DATA_MEMORY_UNIT_LENGTH * NUM_UNITS_KERNEL_DATA) / 2; i++)
2124 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2125 KDATA_BASE_ADDR + i, 0);
2126
2127 /* zero mixer data? */
2128 for (i = 0; i < (REV_B_DATA_MEMORY_UNIT_LENGTH * NUM_UNITS_KERNEL_DATA) / 2; i++)
2129 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2130 KDATA_BASE_ADDR2 + i, 0);
2131
2132 /* init dma pointer */
2133 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2134 KDATA_CURRENT_DMA,
2135 KDATA_DMA_XFER0);
2136
2137 /* write kernel into code memory.. */
David Woodhousefa6e1cb2008-05-29 11:58:27 +03002138 data = (const u16 *)chip->assp_kernel_image->data;
Clemens Ladisch81d77242006-11-06 09:26:41 +01002139 for (i = 0 ; i * 2 < chip->assp_kernel_image->size; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
David Woodhousefa6e1cb2008-05-29 11:58:27 +03002141 REV_B_CODE_MEMORY_BEGIN + i,
2142 le16_to_cpu(data[i]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143 }
2144
2145 /*
2146 * We only have this one client and we know that 0x400
2147 * is free in our kernel's mem map, so lets just
2148 * drop it there. It seems that the minisrc doesn't
2149 * need vectors, so we won't bother with them..
2150 */
David Woodhousefa6e1cb2008-05-29 11:58:27 +03002151 data = (const u16 *)chip->assp_minisrc_image->data;
Clemens Ladisch81d77242006-11-06 09:26:41 +01002152 for (i = 0; i * 2 < chip->assp_minisrc_image->size; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
David Woodhousefa6e1cb2008-05-29 11:58:27 +03002154 0x400 + i, le16_to_cpu(data[i]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002155 }
2156
2157 /*
2158 * write the coefficients for the low pass filter?
2159 */
2160 for (i = 0; i < MINISRC_LPF_LEN ; i++) {
2161 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
2162 0x400 + MINISRC_COEF_LOC + i,
2163 minisrc_lpf[i]);
2164 }
2165
2166 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
2167 0x400 + MINISRC_COEF_LOC + MINISRC_LPF_LEN,
2168 0x8000);
2169
2170 /*
2171 * the minisrc is the only thing on
2172 * our task list..
2173 */
2174 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2175 KDATA_TASK0,
2176 0x400);
2177
2178 /*
2179 * init the mixer number..
2180 */
2181
2182 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2183 KDATA_MIXER_TASK_NUMBER,0);
2184
2185 /*
2186 * EXTREME KERNEL MASTER VOLUME
2187 */
2188 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2189 KDATA_DAC_LEFT_VOLUME, ARB_VOLUME);
2190 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2191 KDATA_DAC_RIGHT_VOLUME, ARB_VOLUME);
2192
2193 chip->mixer_list.curlen = 0;
2194 chip->mixer_list.mem_addr = KDATA_MIXER_XFER0;
2195 chip->mixer_list.max = MAX_VIRTUAL_MIXER_CHANNELS;
2196 chip->adc1_list.curlen = 0;
2197 chip->adc1_list.mem_addr = KDATA_ADC1_XFER0;
2198 chip->adc1_list.max = MAX_VIRTUAL_ADC1_CHANNELS;
2199 chip->dma_list.curlen = 0;
2200 chip->dma_list.mem_addr = KDATA_DMA_XFER0;
2201 chip->dma_list.max = MAX_VIRTUAL_DMA_CHANNELS;
2202 chip->msrc_list.curlen = 0;
2203 chip->msrc_list.mem_addr = KDATA_INSTANCE0_MINISRC;
2204 chip->msrc_list.max = MAX_INSTANCE_MINISRC;
2205}
2206
2207
Takashi Iwai3470c292005-11-17 15:05:09 +01002208static int __devinit snd_m3_assp_client_init(struct snd_m3 *chip, struct m3_dma *s, int index)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209{
2210 int data_bytes = 2 * ( MINISRC_TMP_BUFFER_SIZE / 2 +
2211 MINISRC_IN_BUFFER_SIZE / 2 +
2212 1 + MINISRC_OUT_BUFFER_SIZE / 2 + 1 );
2213 int address, i;
2214
2215 /*
2216 * the revb memory map has 0x1100 through 0x1c00
2217 * free.
2218 */
2219
2220 /*
Andreas Mohr0b2dcd52006-03-28 12:56:14 +02002221 * align instance address to 256 bytes so that its
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222 * shifted list address is aligned.
2223 * list address = (mem address >> 1) >> 7;
2224 */
Clemens Ladisch7ab39922006-10-09 08:13:32 +02002225 data_bytes = ALIGN(data_bytes, 256);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002226 address = 0x1100 + ((data_bytes/2) * index);
2227
2228 if ((address + (data_bytes/2)) >= 0x1c00) {
Takashi Iwai99b359b2005-10-20 18:26:44 +02002229 snd_printk(KERN_ERR "no memory for %d bytes at ind %d (addr 0x%x)\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002230 data_bytes, index, address);
2231 return -ENOMEM;
2232 }
2233
2234 s->number = index;
2235 s->inst.code = 0x400;
2236 s->inst.data = address;
2237
2238 for (i = data_bytes / 2; i > 0; address++, i--) {
2239 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2240 address, 0);
2241 }
2242
2243 return 0;
2244}
2245
2246
2247/*
2248 * this works for the reference board, have to find
2249 * out about others
2250 *
2251 * this needs more magic for 4 speaker, but..
2252 */
2253static void
Takashi Iwai3470c292005-11-17 15:05:09 +01002254snd_m3_amp_enable(struct snd_m3 *chip, int enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002255{
2256 int io = chip->iobase;
2257 u16 gpo, polarity;
2258
2259 if (! chip->external_amp)
2260 return;
2261
2262 polarity = enable ? 0 : 1;
2263 polarity = polarity << chip->amp_gpio;
2264 gpo = 1 << chip->amp_gpio;
2265
2266 outw(~gpo, io + GPIO_MASK);
2267
2268 outw(inw(io + GPIO_DIRECTION) | gpo,
2269 io + GPIO_DIRECTION);
2270
2271 outw((GPO_SECONDARY_AC97 | GPO_PRIMARY_AC97 | polarity),
2272 io + GPIO_DATA);
2273
2274 outw(0xffff, io + GPIO_MASK);
2275}
2276
Ville Syrjälä8b83afe2008-06-03 20:52:10 +03002277static void
2278snd_m3_hv_init(struct snd_m3 *chip)
2279{
2280 unsigned long io = chip->iobase;
2281 u16 val = GPI_VOL_DOWN | GPI_VOL_UP;
2282
2283 if (!chip->is_omnibook)
2284 return;
2285
2286 /*
2287 * Volume buttons on some HP OmniBook laptops
2288 * require some GPIO magic to work correctly.
2289 */
2290 outw(0xffff, io + GPIO_MASK);
2291 outw(0x0000, io + GPIO_DATA);
2292
2293 outw(~val, io + GPIO_MASK);
2294 outw(inw(io + GPIO_DIRECTION) & ~val, io + GPIO_DIRECTION);
2295 outw(val, io + GPIO_MASK);
2296
2297 outw(0xffff, io + GPIO_MASK);
2298}
2299
Linus Torvalds1da177e2005-04-16 15:20:36 -07002300static int
Takashi Iwai3470c292005-11-17 15:05:09 +01002301snd_m3_chip_init(struct snd_m3 *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002302{
2303 struct pci_dev *pcidev = chip->pci;
Ville Syrjaladb68d152005-05-12 14:19:32 +02002304 unsigned long io = chip->iobase;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002305 u32 n;
2306 u16 w;
2307 u8 t; /* makes as much sense as 'n', no? */
2308
2309 pci_read_config_word(pcidev, PCI_LEGACY_AUDIO_CTRL, &w);
2310 w &= ~(SOUND_BLASTER_ENABLE|FM_SYNTHESIS_ENABLE|
2311 MPU401_IO_ENABLE|MPU401_IRQ_ENABLE|ALIAS_10BIT_IO|
2312 DISABLE_LEGACY);
2313 pci_write_config_word(pcidev, PCI_LEGACY_AUDIO_CTRL, w);
2314
2315 pci_read_config_dword(pcidev, PCI_ALLEGRO_CONFIG, &n);
Ville Syrjala82f008c2005-05-20 18:40:38 +02002316 n &= ~(HV_CTRL_ENABLE | REDUCED_DEBOUNCE | HV_BUTTON_FROM_GD);
Takashi Iwai1061eeb2006-11-24 15:36:46 +01002317 n |= chip->hv_config;
Ville Syrjala82f008c2005-05-20 18:40:38 +02002318 /* For some reason we must always use reduced debounce. */
2319 n |= REDUCED_DEBOUNCE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002320 n |= PM_CTRL_ENABLE | CLK_DIV_BY_49 | USE_PCI_TIMING;
2321 pci_write_config_dword(pcidev, PCI_ALLEGRO_CONFIG, n);
2322
2323 outb(RESET_ASSP, chip->iobase + ASSP_CONTROL_B);
2324 pci_read_config_dword(pcidev, PCI_ALLEGRO_CONFIG, &n);
2325 n &= ~INT_CLK_SELECT;
2326 if (!chip->allegro_flag) {
2327 n &= ~INT_CLK_MULT_ENABLE;
2328 n |= INT_CLK_SRC_NOT_PCI;
2329 }
2330 n &= ~( CLK_MULT_MODE_SELECT | CLK_MULT_MODE_SELECT_2 );
2331 pci_write_config_dword(pcidev, PCI_ALLEGRO_CONFIG, n);
2332
2333 if (chip->allegro_flag) {
2334 pci_read_config_dword(pcidev, PCI_USER_CONFIG, &n);
2335 n |= IN_CLK_12MHZ_SELECT;
2336 pci_write_config_dword(pcidev, PCI_USER_CONFIG, n);
2337 }
2338
2339 t = inb(chip->iobase + ASSP_CONTROL_A);
2340 t &= ~( DSP_CLK_36MHZ_SELECT | ASSP_CLK_49MHZ_SELECT);
2341 t |= ASSP_CLK_49MHZ_SELECT;
2342 t |= ASSP_0_WS_ENABLE;
2343 outb(t, chip->iobase + ASSP_CONTROL_A);
2344
Charles R. Anderson051b5162005-10-18 18:04:36 +02002345 snd_m3_assp_init(chip); /* download DSP code before starting ASSP below */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346 outb(RUN_ASSP, chip->iobase + ASSP_CONTROL_B);
2347
Ville Syrjaladb68d152005-05-12 14:19:32 +02002348 outb(0x00, io + HARDWARE_VOL_CTRL);
2349 outb(0x88, io + SHADOW_MIX_REG_VOICE);
2350 outb(0x88, io + HW_VOL_COUNTER_VOICE);
2351 outb(0x88, io + SHADOW_MIX_REG_MASTER);
2352 outb(0x88, io + HW_VOL_COUNTER_MASTER);
2353
Linus Torvalds1da177e2005-04-16 15:20:36 -07002354 return 0;
2355}
2356
2357static void
Takashi Iwai3470c292005-11-17 15:05:09 +01002358snd_m3_enable_ints(struct snd_m3 *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002359{
2360 unsigned long io = chip->iobase;
Takashi Iwai5ba1e7b2005-06-30 13:47:58 +02002361 unsigned short val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002362
2363 /* TODO: MPU401 not supported yet */
Takashi Iwai5ba1e7b2005-06-30 13:47:58 +02002364 val = ASSP_INT_ENABLE /*| MPU401_INT_ENABLE*/;
Takashi Iwai1061eeb2006-11-24 15:36:46 +01002365 if (chip->hv_config & HV_CTRL_ENABLE)
Takashi Iwai5ba1e7b2005-06-30 13:47:58 +02002366 val |= HV_INT_ENABLE;
2367 outw(val, io + HOST_INT_CTRL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002368 outb(inb(io + ASSP_CONTROL_C) | ASSP_HOST_INT_ENABLE,
2369 io + ASSP_CONTROL_C);
2370}
2371
2372
2373/*
2374 */
2375
Takashi Iwai3470c292005-11-17 15:05:09 +01002376static int snd_m3_free(struct snd_m3 *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002377{
Takashi Iwai3470c292005-11-17 15:05:09 +01002378 struct m3_dma *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002379 int i;
2380
2381 if (chip->substreams) {
2382 spin_lock_irq(&chip->reg_lock);
2383 for (i = 0; i < chip->num_substreams; i++) {
2384 s = &chip->substreams[i];
2385 /* check surviving pcms; this should not happen though.. */
2386 if (s->substream && s->running)
2387 snd_m3_pcm_stop(chip, s, s->substream);
2388 }
2389 spin_unlock_irq(&chip->reg_lock);
2390 kfree(chip->substreams);
2391 }
2392 if (chip->iobase) {
Ville Syrjala88491382005-05-12 14:14:28 +02002393 outw(0, chip->iobase + HOST_INT_CTRL); /* disable ints */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394 }
2395
2396#ifdef CONFIG_PM
2397 vfree(chip->suspend_mem);
2398#endif
2399
Jeff Garzikf000fd82008-04-22 13:50:34 +02002400 if (chip->irq >= 0)
Takashi Iwai3470c292005-11-17 15:05:09 +01002401 free_irq(chip->irq, chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002402
2403 if (chip->iobase)
2404 pci_release_regions(chip->pci);
2405
Takashi Iwaib7dd2b32007-04-26 14:13:44 +02002406 release_firmware(chip->assp_kernel_image);
2407 release_firmware(chip->assp_minisrc_image);
Clemens Ladisch81d77242006-11-06 09:26:41 +01002408
Linus Torvalds1da177e2005-04-16 15:20:36 -07002409 pci_disable_device(chip->pci);
2410 kfree(chip);
2411 return 0;
2412}
2413
2414
2415/*
2416 * APM support
2417 */
2418#ifdef CONFIG_PM
Takashi Iwai0e2364a2005-11-17 16:10:19 +01002419static int m3_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002420{
Takashi Iwai0e2364a2005-11-17 16:10:19 +01002421 struct snd_card *card = pci_get_drvdata(pci);
2422 struct snd_m3 *chip = card->private_data;
Harvey Harrisone37273d2008-02-28 11:56:37 +01002423 int i, dsp_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002424
2425 if (chip->suspend_mem == NULL)
2426 return 0;
2427
Takashi Iwai0e2364a2005-11-17 16:10:19 +01002428 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002429 snd_pcm_suspend_all(chip->pcm);
2430 snd_ac97_suspend(chip->ac97);
2431
Takashi Iwai5ba1e7b2005-06-30 13:47:58 +02002432 msleep(10); /* give the assp a chance to idle.. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433
2434 snd_m3_assp_halt(chip);
2435
2436 /* save dsp image */
Harvey Harrisone37273d2008-02-28 11:56:37 +01002437 dsp_index = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002438 for (i = REV_B_CODE_MEMORY_BEGIN; i <= REV_B_CODE_MEMORY_END; i++)
Harvey Harrisone37273d2008-02-28 11:56:37 +01002439 chip->suspend_mem[dsp_index++] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07002440 snd_m3_assp_read(chip, MEMTYPE_INTERNAL_CODE, i);
2441 for (i = REV_B_DATA_MEMORY_BEGIN ; i <= REV_B_DATA_MEMORY_END; i++)
Harvey Harrisone37273d2008-02-28 11:56:37 +01002442 chip->suspend_mem[dsp_index++] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07002443 snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA, i);
2444
Takashi Iwai0e2364a2005-11-17 16:10:19 +01002445 pci_disable_device(pci);
2446 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002447 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002448 return 0;
2449}
2450
Takashi Iwai0e2364a2005-11-17 16:10:19 +01002451static int m3_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452{
Takashi Iwai0e2364a2005-11-17 16:10:19 +01002453 struct snd_card *card = pci_get_drvdata(pci);
2454 struct snd_m3 *chip = card->private_data;
Harvey Harrisone37273d2008-02-28 11:56:37 +01002455 int i, dsp_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002456
2457 if (chip->suspend_mem == NULL)
2458 return 0;
2459
Takashi Iwai30b35392006-10-11 18:52:53 +02002460 pci_set_power_state(pci, PCI_D0);
Takashi Iwai0e2364a2005-11-17 16:10:19 +01002461 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002462 if (pci_enable_device(pci) < 0) {
2463 printk(KERN_ERR "maestor3: pci_enable_device failed, "
2464 "disabling device\n");
2465 snd_card_disconnect(card);
2466 return -EIO;
2467 }
Takashi Iwai0e2364a2005-11-17 16:10:19 +01002468 pci_set_master(pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002469
2470 /* first lets just bring everything back. .*/
2471 snd_m3_outw(chip, 0, 0x54);
2472 snd_m3_outw(chip, 0, 0x56);
2473
2474 snd_m3_chip_init(chip);
2475 snd_m3_assp_halt(chip);
2476 snd_m3_ac97_reset(chip);
2477
2478 /* restore dsp image */
Harvey Harrisone37273d2008-02-28 11:56:37 +01002479 dsp_index = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480 for (i = REV_B_CODE_MEMORY_BEGIN; i <= REV_B_CODE_MEMORY_END; i++)
2481 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE, i,
Harvey Harrisone37273d2008-02-28 11:56:37 +01002482 chip->suspend_mem[dsp_index++]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002483 for (i = REV_B_DATA_MEMORY_BEGIN ; i <= REV_B_DATA_MEMORY_END; i++)
2484 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA, i,
Harvey Harrisone37273d2008-02-28 11:56:37 +01002485 chip->suspend_mem[dsp_index++]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002486
2487 /* tell the dma engine to restart itself */
2488 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2489 KDATA_DMA_ACTIVE, 0);
2490
2491 /* restore ac97 registers */
2492 snd_ac97_resume(chip->ac97);
2493
2494 snd_m3_assp_continue(chip);
2495 snd_m3_enable_ints(chip);
2496 snd_m3_amp_enable(chip, 1);
2497
Ville Syrjälä8b83afe2008-06-03 20:52:10 +03002498 snd_m3_hv_init(chip);
2499
Takashi Iwai0e2364a2005-11-17 16:10:19 +01002500 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002501 return 0;
2502}
2503#endif /* CONFIG_PM */
2504
2505
2506/*
2507 */
2508
Takashi Iwai3470c292005-11-17 15:05:09 +01002509static int snd_m3_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002510{
Takashi Iwai3470c292005-11-17 15:05:09 +01002511 struct snd_m3 *chip = device->device_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002512 return snd_m3_free(chip);
2513}
2514
2515static int __devinit
Takashi Iwai3470c292005-11-17 15:05:09 +01002516snd_m3_create(struct snd_card *card, struct pci_dev *pci,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002517 int enable_amp,
2518 int amp_gpio,
Takashi Iwai3470c292005-11-17 15:05:09 +01002519 struct snd_m3 **chip_ret)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002520{
Takashi Iwai3470c292005-11-17 15:05:09 +01002521 struct snd_m3 *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522 int i, err;
Takashi Iwai1061eeb2006-11-24 15:36:46 +01002523 const struct snd_pci_quirk *quirk;
Takashi Iwai3470c292005-11-17 15:05:09 +01002524 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002525 .dev_free = snd_m3_dev_free,
2526 };
2527
2528 *chip_ret = NULL;
2529
2530 if (pci_enable_device(pci))
2531 return -EIO;
2532
2533 /* check, if we can restrict PCI DMA transfers to 28 bits */
Yang Hongyangce0b6202009-04-06 19:01:17 -07002534 if (pci_set_dma_mask(pci, DMA_BIT_MASK(28)) < 0 ||
2535 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(28)) < 0) {
Takashi Iwai99b359b2005-10-20 18:26:44 +02002536 snd_printk(KERN_ERR "architecture does not support 28bit PCI busmaster DMA\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002537 pci_disable_device(pci);
2538 return -ENXIO;
2539 }
2540
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002541 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002542 if (chip == NULL) {
2543 pci_disable_device(pci);
2544 return -ENOMEM;
2545 }
2546
2547 spin_lock_init(&chip->reg_lock);
Takashi Iwai5ba1e7b2005-06-30 13:47:58 +02002548 spin_lock_init(&chip->ac97_lock);
2549
Linus Torvalds1da177e2005-04-16 15:20:36 -07002550 switch (pci->device) {
2551 case PCI_DEVICE_ID_ESS_ALLEGRO:
2552 case PCI_DEVICE_ID_ESS_ALLEGRO_1:
2553 case PCI_DEVICE_ID_ESS_CANYON3D_2LE:
2554 case PCI_DEVICE_ID_ESS_CANYON3D_2:
2555 chip->allegro_flag = 1;
2556 break;
2557 }
2558
2559 chip->card = card;
2560 chip->pci = pci;
2561 chip->irq = -1;
2562
Linus Torvalds1da177e2005-04-16 15:20:36 -07002563 chip->external_amp = enable_amp;
2564 if (amp_gpio >= 0 && amp_gpio <= 0x0f)
2565 chip->amp_gpio = amp_gpio;
Takashi Iwai1061eeb2006-11-24 15:36:46 +01002566 else {
2567 quirk = snd_pci_quirk_lookup(pci, m3_amp_quirk_list);
2568 if (quirk) {
2569 snd_printdd(KERN_INFO "maestro3: set amp-gpio "
2570 "for '%s'\n", quirk->name);
2571 chip->amp_gpio = quirk->value;
2572 } else if (chip->allegro_flag)
2573 chip->amp_gpio = GPO_EXT_AMP_ALLEGRO;
2574 else /* presumably this is for all 'maestro3's.. */
2575 chip->amp_gpio = GPO_EXT_AMP_M3;
2576 }
2577
2578 quirk = snd_pci_quirk_lookup(pci, m3_irda_quirk_list);
2579 if (quirk) {
2580 snd_printdd(KERN_INFO "maestro3: enabled irda workaround "
2581 "for '%s'\n", quirk->name);
2582 chip->irda_workaround = 1;
2583 }
2584 quirk = snd_pci_quirk_lookup(pci, m3_hv_quirk_list);
2585 if (quirk)
2586 chip->hv_config = quirk->value;
2587 if (snd_pci_quirk_lookup(pci, m3_omnibook_quirk_list))
2588 chip->is_omnibook = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002589
2590 chip->num_substreams = NR_DSPS;
Takashi Iwai3470c292005-11-17 15:05:09 +01002591 chip->substreams = kcalloc(chip->num_substreams, sizeof(struct m3_dma),
2592 GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002593 if (chip->substreams == NULL) {
2594 kfree(chip);
2595 pci_disable_device(pci);
2596 return -ENOMEM;
2597 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002598
Clemens Ladisch81d77242006-11-06 09:26:41 +01002599 err = request_firmware(&chip->assp_kernel_image,
2600 "ess/maestro3_assp_kernel.fw", &pci->dev);
2601 if (err < 0) {
Clemens Ladisch81d77242006-11-06 09:26:41 +01002602 snd_m3_free(chip);
2603 return err;
David Woodhousefa6e1cb2008-05-29 11:58:27 +03002604 }
Clemens Ladisch81d77242006-11-06 09:26:41 +01002605
2606 err = request_firmware(&chip->assp_minisrc_image,
2607 "ess/maestro3_assp_minisrc.fw", &pci->dev);
2608 if (err < 0) {
Clemens Ladisch81d77242006-11-06 09:26:41 +01002609 snd_m3_free(chip);
2610 return err;
David Woodhousefa6e1cb2008-05-29 11:58:27 +03002611 }
Clemens Ladisch81d77242006-11-06 09:26:41 +01002612
Linus Torvalds1da177e2005-04-16 15:20:36 -07002613 if ((err = pci_request_regions(pci, card->driver)) < 0) {
2614 snd_m3_free(chip);
2615 return err;
2616 }
2617 chip->iobase = pci_resource_start(pci, 0);
2618
2619 /* just to be sure */
2620 pci_set_master(pci);
2621
2622 snd_m3_chip_init(chip);
2623 snd_m3_assp_halt(chip);
2624
2625 snd_m3_ac97_reset(chip);
2626
Linus Torvalds1da177e2005-04-16 15:20:36 -07002627 snd_m3_amp_enable(chip, 1);
2628
Ville Syrjälä8b83afe2008-06-03 20:52:10 +03002629 snd_m3_hv_init(chip);
2630
Takashi Iwai5ba1e7b2005-06-30 13:47:58 +02002631 tasklet_init(&chip->hwvol_tq, snd_m3_update_hw_volume, (unsigned long)chip);
2632
Takashi Iwai437a5a42006-11-21 12:14:23 +01002633 if (request_irq(pci->irq, snd_m3_interrupt, IRQF_SHARED,
Takashi Iwai3470c292005-11-17 15:05:09 +01002634 card->driver, chip)) {
Takashi Iwai99b359b2005-10-20 18:26:44 +02002635 snd_printk(KERN_ERR "unable to grab IRQ %d\n", pci->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002636 snd_m3_free(chip);
2637 return -ENOMEM;
2638 }
2639 chip->irq = pci->irq;
2640
2641#ifdef CONFIG_PM
2642 chip->suspend_mem = vmalloc(sizeof(u16) * (REV_B_CODE_MEMORY_LENGTH + REV_B_DATA_MEMORY_LENGTH));
2643 if (chip->suspend_mem == NULL)
2644 snd_printk(KERN_WARNING "can't allocate apm buffer\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002645#endif
2646
2647 if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) < 0) {
2648 snd_m3_free(chip);
2649 return err;
2650 }
2651
2652 if ((err = snd_m3_mixer(chip)) < 0)
2653 return err;
2654
2655 for (i = 0; i < chip->num_substreams; i++) {
Takashi Iwai3470c292005-11-17 15:05:09 +01002656 struct m3_dma *s = &chip->substreams[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002657 if ((err = snd_m3_assp_client_init(chip, s, i)) < 0)
2658 return err;
2659 }
2660
2661 if ((err = snd_m3_pcm(chip, 0)) < 0)
2662 return err;
2663
2664 snd_m3_enable_ints(chip);
2665 snd_m3_assp_continue(chip);
2666
2667 snd_card_set_dev(card, &pci->dev);
2668
2669 *chip_ret = chip;
2670
2671 return 0;
2672}
2673
2674/*
2675 */
2676static int __devinit
2677snd_m3_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
2678{
2679 static int dev;
Takashi Iwai3470c292005-11-17 15:05:09 +01002680 struct snd_card *card;
2681 struct snd_m3 *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002682 int err;
2683
2684 /* don't pick up modems */
2685 if (((pci->class >> 8) & 0xffff) != PCI_CLASS_MULTIMEDIA_AUDIO)
2686 return -ENODEV;
2687
2688 if (dev >= SNDRV_CARDS)
2689 return -ENODEV;
2690 if (!enable[dev]) {
2691 dev++;
2692 return -ENOENT;
2693 }
2694
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002695 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2696 if (err < 0)
2697 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002698
2699 switch (pci->device) {
2700 case PCI_DEVICE_ID_ESS_ALLEGRO:
2701 case PCI_DEVICE_ID_ESS_ALLEGRO_1:
2702 strcpy(card->driver, "Allegro");
2703 break;
2704 case PCI_DEVICE_ID_ESS_CANYON3D_2LE:
2705 case PCI_DEVICE_ID_ESS_CANYON3D_2:
2706 strcpy(card->driver, "Canyon3D-2");
2707 break;
2708 default:
2709 strcpy(card->driver, "Maestro3");
2710 break;
2711 }
2712
2713 if ((err = snd_m3_create(card, pci,
2714 external_amp[dev],
2715 amp_gpio[dev],
2716 &chip)) < 0) {
2717 snd_card_free(card);
2718 return err;
2719 }
Takashi Iwai0e2364a2005-11-17 16:10:19 +01002720 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002721
2722 sprintf(card->shortname, "ESS %s PCI", card->driver);
2723 sprintf(card->longname, "%s at 0x%lx, irq %d",
2724 card->shortname, chip->iobase, chip->irq);
2725
2726 if ((err = snd_card_register(card)) < 0) {
2727 snd_card_free(card);
2728 return err;
2729 }
2730
2731#if 0 /* TODO: not supported yet */
Andreas Mohr0b2dcd52006-03-28 12:56:14 +02002732 /* TODO enable MIDI IRQ and I/O */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002733 err = snd_mpu401_uart_new(chip->card, 0, MPU401_HW_MPU401,
Takashi Iwai302e4c22006-05-23 13:24:30 +02002734 chip->iobase + MPU401_DATA_PORT,
2735 MPU401_INFO_INTEGRATED,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002736 chip->irq, 0, &chip->rmidi);
2737 if (err < 0)
Andreas Mohr0b2dcd52006-03-28 12:56:14 +02002738 printk(KERN_WARNING "maestro3: no MIDI support.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002739#endif
2740
2741 pci_set_drvdata(pci, card);
2742 dev++;
2743 return 0;
2744}
2745
2746static void __devexit snd_m3_remove(struct pci_dev *pci)
2747{
2748 snd_card_free(pci_get_drvdata(pci));
2749 pci_set_drvdata(pci, NULL);
2750}
2751
2752static struct pci_driver driver = {
2753 .name = "Maestro3",
2754 .id_table = snd_m3_ids,
2755 .probe = snd_m3_probe,
2756 .remove = __devexit_p(snd_m3_remove),
Takashi Iwai0e2364a2005-11-17 16:10:19 +01002757#ifdef CONFIG_PM
2758 .suspend = m3_suspend,
2759 .resume = m3_resume,
2760#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002761};
2762
2763static int __init alsa_card_m3_init(void)
2764{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002765 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002766}
2767
2768static void __exit alsa_card_m3_exit(void)
2769{
2770 pci_unregister_driver(&driver);
2771}
2772
2773module_init(alsa_card_m3_init)
2774module_exit(alsa_card_m3_exit)