Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 1 | /* |
| 2 | * Low-Level PCI Support for the SH7780 |
| 3 | * |
| 4 | * Dustin McIntire (dustin@sensoria.com) |
| 5 | * Derived from arch/i386/kernel/pci-*.c which bore the message: |
| 6 | * (c) 1999--2000 Martin Mares <mj@ucw.cz> |
| 7 | * |
| 8 | * Ported to the new API by Paul Mundt <lethal@linux-sh.org> |
| 9 | * With cleanup by Paul van Gool <pvangool@mimotech.com> |
| 10 | * |
| 11 | * May be copied or modified under the terms of the GNU General Public |
| 12 | * License. See linux/COPYING for more information. |
| 13 | * |
| 14 | */ |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 15 | #undef DEBUG |
| 16 | |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 17 | #include <linux/types.h> |
| 18 | #include <linux/kernel.h> |
| 19 | #include <linux/init.h> |
| 20 | #include <linux/pci.h> |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 21 | #include <linux/errno.h> |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 22 | #include <linux/delay.h> |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 23 | #include "pci-sh4.h" |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 24 | |
Paul Mundt | 9a7ef6d | 2006-11-20 13:55:34 +0900 | [diff] [blame] | 25 | #define INTC_BASE 0xffd00000 |
| 26 | #define INTC_ICR0 (INTC_BASE+0x0) |
| 27 | #define INTC_ICR1 (INTC_BASE+0x1c) |
| 28 | #define INTC_INTPRI (INTC_BASE+0x10) |
| 29 | #define INTC_INTREQ (INTC_BASE+0x24) |
| 30 | #define INTC_INTMSK0 (INTC_BASE+0x44) |
| 31 | #define INTC_INTMSK1 (INTC_BASE+0x48) |
| 32 | #define INTC_INTMSK2 (INTC_BASE+0x40080) |
| 33 | #define INTC_INTMSKCLR0 (INTC_BASE+0x64) |
| 34 | #define INTC_INTMSKCLR1 (INTC_BASE+0x68) |
| 35 | #define INTC_INTMSKCLR2 (INTC_BASE+0x40084) |
| 36 | #define INTC_INT2MSKR (INTC_BASE+0x40038) |
| 37 | #define INTC_INT2MSKCR (INTC_BASE+0x4003c) |
| 38 | |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 39 | /* |
| 40 | * Initialization. Try all known PCI access methods. Note that we support |
| 41 | * using both PCI BIOS and direct access: in such cases, we use I/O ports |
| 42 | * to access config space. |
| 43 | * |
| 44 | * Note that the platform specific initialization (BSC registers, and memory |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 45 | * space mapping) will be called via the platform defined function |
| 46 | * pcibios_init_platform(). |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 47 | */ |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 48 | static int __init sh7780_pci_init(void) |
| 49 | { |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 50 | unsigned int id; |
Paul Mundt | 32351a2 | 2007-03-12 14:38:59 +0900 | [diff] [blame] | 51 | int ret, match = 0; |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 52 | |
| 53 | pr_debug("PCI: Starting intialization.\n"); |
| 54 | |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 55 | outl(0x00000001, SH7780_PCI_VCR2); /* Enable PCIC */ |
| 56 | |
| 57 | /* check for SH7780/SH7780R hardware */ |
| 58 | id = pci_read_reg(SH7780_PCIVID); |
Paul Mundt | 32351a2 | 2007-03-12 14:38:59 +0900 | [diff] [blame] | 59 | if ((id & 0xffff) == SH7780_VENDOR_ID) { |
| 60 | switch ((id >> 16) & 0xffff) { |
| 61 | case SH7780_DEVICE_ID: |
| 62 | case SH7781_DEVICE_ID: |
| 63 | case SH7785_DEVICE_ID: |
| 64 | match = 1; |
| 65 | break; |
| 66 | } |
| 67 | } |
| 68 | |
| 69 | if (unlikely(!match)) { |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 70 | printk(KERN_ERR "PCI: This is not an SH7780 (%x)\n", id); |
| 71 | return -ENODEV; |
| 72 | } |
| 73 | |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 74 | /* Setup the INTC */ |
Nobuhiro Iwamatsu | b757623 | 2007-03-29 00:07:35 +0900 | [diff] [blame] | 75 | if (mach_is_7780se()) { |
| 76 | /* ICR0: IRL=use separately */ |
| 77 | ctrl_outl(0x00C00020, INTC_ICR0); |
| 78 | /* ICR1: detect low level(for 2ndcut) */ |
| 79 | ctrl_outl(0xAAAA0000, INTC_ICR1); |
| 80 | /* INTPRI: priority=3(all) */ |
| 81 | ctrl_outl(0x33333333, INTC_INTPRI); |
Nobuhiro Iwamatsu | b757623 | 2007-03-29 00:07:35 +0900 | [diff] [blame] | 82 | } |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 83 | |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 84 | if ((ret = sh4_pci_check_direct()) != 0) |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 85 | return ret; |
| 86 | |
| 87 | return pcibios_init_platform(); |
| 88 | } |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 89 | core_initcall(sh7780_pci_init); |
| 90 | |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 91 | int __init sh7780_pcic_init(struct sh4_pci_address_map *map) |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 92 | { |
| 93 | u32 word; |
| 94 | |
| 95 | /* |
| 96 | * This code is unused for some boards as it is done in the |
| 97 | * bootloader and doing it here means the MAC addresses loaded |
| 98 | * by the bootloader get lost. |
| 99 | */ |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 100 | if (!(map->flags & SH4_PCIC_NO_RESET)) { |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 101 | /* toggle PCI reset pin */ |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 102 | word = SH4_PCICR_PREFIX | SH4_PCICR_PRST; |
| 103 | pci_write_reg(word, SH4_PCICR); |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 104 | /* Wait for a long time... not 1 sec. but long enough */ |
| 105 | mdelay(100); |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 106 | word = SH4_PCICR_PREFIX; |
| 107 | pci_write_reg(word, SH4_PCICR); |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 108 | } |
| 109 | |
| 110 | /* set the command/status bits to: |
| 111 | * Wait Cycle Control + Parity Enable + Bus Master + |
| 112 | * Mem space enable |
| 113 | */ |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 114 | pci_write_reg(0x00000046, SH7780_PCICMD); |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 115 | |
| 116 | /* define this host as the host bridge */ |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 117 | word = PCI_BASE_CLASS_BRIDGE << 24; |
| 118 | pci_write_reg(word, SH7780_PCIRID); |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 119 | |
| 120 | /* Set IO and Mem windows to local address |
| 121 | * Make PCI and local address the same for easy 1 to 1 mapping |
| 122 | * Window0 = map->window0.size @ non-cached area base = SDRAM |
| 123 | * Window1 = map->window1.size @ cached area base = SDRAM |
| 124 | */ |
| 125 | word = ((map->window0.size - 1) & 0x1ff00001) | 0x01; |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 126 | pci_write_reg(0x07f00001, SH4_PCILSR0); |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 127 | word = ((map->window1.size - 1) & 0x1ff00001) | 0x01; |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 128 | pci_write_reg(0x00000001, SH4_PCILSR1); |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 129 | /* Set the values on window 0 PCI config registers */ |
| 130 | word = P2SEGADDR(map->window0.base); |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 131 | pci_write_reg(0xa8000000, SH4_PCILAR0); |
| 132 | pci_write_reg(0x08000000, SH7780_PCIMBAR0); |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 133 | /* Set the values on window 1 PCI config registers */ |
| 134 | word = P2SEGADDR(map->window1.base); |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 135 | pci_write_reg(0x00000000, SH4_PCILAR1); |
| 136 | pci_write_reg(0x00000000, SH7780_PCIMBAR1); |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 137 | |
| 138 | /* Map IO space into PCI IO window |
| 139 | * The IO window is 64K-PCIBIOS_MIN_IO in size |
| 140 | * IO addresses will be translated to the |
| 141 | * PCI IO window base address |
| 142 | */ |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 143 | pr_debug("PCI: Mapping IO address 0x%x - 0x%x to base 0x%x\n", |
| 144 | PCIBIOS_MIN_IO, (64 << 10), |
| 145 | SH7780_PCI_IO_BASE + PCIBIOS_MIN_IO); |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 146 | |
| 147 | /* NOTE: I'm ignoring the PCI error IRQs for now.. |
| 148 | * TODO: add support for the internal error interrupts and |
| 149 | * DMA interrupts... |
| 150 | */ |
| 151 | |
Nobuhiro Iwamatsu | b757623 | 2007-03-29 00:07:35 +0900 | [diff] [blame] | 152 | /* Apply any last-minute PCIC fixups */ |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 153 | pci_fixup_pcic(); |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 154 | |
| 155 | /* SH7780 init done, set central function init complete */ |
| 156 | /* use round robin mode to stop a device starving/overruning */ |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 157 | word = SH4_PCICR_PREFIX | SH4_PCICR_CFIN | SH4_PCICR_FTO; |
| 158 | pci_write_reg(word, SH4_PCICR); |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 159 | |
| 160 | return 1; |
| 161 | } |