blob: f6f51b4259e7ebecbcd43080aff025678833a931 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2007 Dave Airlied
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24/*
25 * Authors: Dave Airlied <airlied@linux.ie>
26 * Ben Skeggs <darktama@iinet.net.au>
27 * Jeremy Kolb <jkolb@brandeis.edu>
28 */
29
30#include "drmP.h"
31
32#include "nouveau_drm.h"
33#include "nouveau_drv.h"
34#include "nouveau_dma.h"
35
Maarten Maathuisa5106042009-12-26 21:46:36 +010036#include <linux/log2.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Maarten Maathuisa5106042009-12-26 21:46:36 +010038
Ben Skeggs6ee73862009-12-11 19:24:15 +100039static void
40nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
41{
42 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010043 struct drm_device *dev = dev_priv->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +100044 struct nouveau_bo *nvbo = nouveau_bo(bo);
45
Ben Skeggs6ee73862009-12-11 19:24:15 +100046 if (unlikely(nvbo->gem))
47 DRM_ERROR("bo %p still attached to GEM object\n", bo);
48
Francisco Jereza5cf68b2010-10-24 16:14:41 +020049 nv10_mem_put_tile_region(dev, nvbo->tile, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +100050 kfree(nvbo);
51}
52
Francisco Jereza0af9ad2009-12-11 16:51:09 +010053static void
54nouveau_bo_fixup_align(struct drm_device *dev,
55 uint32_t tile_mode, uint32_t tile_flags,
56 int *align, int *size)
57{
58 struct drm_nouveau_private *dev_priv = dev->dev_private;
59
60 /*
61 * Some of the tile_flags have a periodic structure of N*4096 bytes,
Maarten Maathuiseb1dba02009-12-27 12:22:07 +010062 * align to to that as well as the page size. Align the size to the
63 * appropriate boundaries. This does imply that sizes are rounded up
64 * 3-7 pages, so be aware of this and do not waste memory by allocating
65 * many small buffers.
Francisco Jereza0af9ad2009-12-11 16:51:09 +010066 */
67 if (dev_priv->card_type == NV_50) {
Ben Skeggsa76fb4e2010-03-18 09:45:20 +100068 uint32_t block_size = dev_priv->vram_size >> 15;
Maarten Maathuisa5106042009-12-26 21:46:36 +010069 int i;
70
Francisco Jereza0af9ad2009-12-11 16:51:09 +010071 switch (tile_flags) {
72 case 0x1800:
73 case 0x2800:
74 case 0x4800:
75 case 0x7a00:
Maarten Maathuisa5106042009-12-26 21:46:36 +010076 if (is_power_of_2(block_size)) {
Maarten Maathuisa5106042009-12-26 21:46:36 +010077 for (i = 1; i < 10; i++) {
78 *align = 12 * i * block_size;
79 if (!(*align % 65536))
80 break;
81 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +010082 } else {
Maarten Maathuisa5106042009-12-26 21:46:36 +010083 for (i = 1; i < 10; i++) {
84 *align = 8 * i * block_size;
85 if (!(*align % 65536))
86 break;
87 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +010088 }
Maarten Maathuiseb1dba02009-12-27 12:22:07 +010089 *size = roundup(*size, *align);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010090 break;
91 default:
92 break;
93 }
94
95 } else {
96 if (tile_mode) {
97 if (dev_priv->chipset >= 0x40) {
98 *align = 65536;
99 *size = roundup(*size, 64 * tile_mode);
100
101 } else if (dev_priv->chipset >= 0x30) {
102 *align = 32768;
103 *size = roundup(*size, 64 * tile_mode);
104
105 } else if (dev_priv->chipset >= 0x20) {
106 *align = 16384;
107 *size = roundup(*size, 64 * tile_mode);
108
109 } else if (dev_priv->chipset >= 0x10) {
110 *align = 16384;
111 *size = roundup(*size, 32 * tile_mode);
112 }
113 }
114 }
115
Maarten Maathuis1c7059e2009-12-25 18:51:17 +0100116 /* ALIGN works only on powers of two. */
117 *size = roundup(*size, PAGE_SIZE);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100118
119 if (dev_priv->card_type == NV_50) {
Maarten Maathuis1c7059e2009-12-25 18:51:17 +0100120 *size = roundup(*size, 65536);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100121 *align = max(65536, *align);
122 }
123}
124
Ben Skeggs6ee73862009-12-11 19:24:15 +1000125int
126nouveau_bo_new(struct drm_device *dev, struct nouveau_channel *chan,
127 int size, int align, uint32_t flags, uint32_t tile_mode,
128 uint32_t tile_flags, bool no_vm, bool mappable,
129 struct nouveau_bo **pnvbo)
130{
131 struct drm_nouveau_private *dev_priv = dev->dev_private;
132 struct nouveau_bo *nvbo;
Francisco Jerez8dea4a12009-12-16 19:03:28 +0100133 int ret = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000134
135 nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
136 if (!nvbo)
137 return -ENOMEM;
138 INIT_LIST_HEAD(&nvbo->head);
139 INIT_LIST_HEAD(&nvbo->entry);
140 nvbo->mappable = mappable;
141 nvbo->no_vm = no_vm;
142 nvbo->tile_mode = tile_mode;
143 nvbo->tile_flags = tile_flags;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200144 nvbo->bo.bdev = &dev_priv->ttm.bdev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000145
Francisco Jerezf13b3262010-10-10 06:01:08 +0200146 nouveau_bo_fixup_align(dev, tile_mode, nouveau_bo_tile_layout(nvbo),
147 &align, &size);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000148 align >>= PAGE_SHIFT;
149
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100150 nouveau_bo_placement_set(nvbo, flags, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000151
152 nvbo->channel = chan;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000153 ret = ttm_bo_init(&dev_priv->ttm.bdev, &nvbo->bo, size,
154 ttm_bo_type_device, &nvbo->placement, align, 0,
155 false, NULL, size, nouveau_bo_del_ttm);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000156 if (ret) {
157 /* ttm will call nouveau_bo_del_ttm if it fails.. */
158 return ret;
159 }
Ben Skeggs90af89b2010-04-15 14:42:34 +1000160 nvbo->channel = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000161
Ben Skeggs6ee73862009-12-11 19:24:15 +1000162 *pnvbo = nvbo;
163 return 0;
164}
165
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100166static void
167set_placement_list(uint32_t *pl, unsigned *n, uint32_t type, uint32_t flags)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000168{
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100169 *n = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000170
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100171 if (type & TTM_PL_FLAG_VRAM)
172 pl[(*n)++] = TTM_PL_FLAG_VRAM | flags;
173 if (type & TTM_PL_FLAG_TT)
174 pl[(*n)++] = TTM_PL_FLAG_TT | flags;
175 if (type & TTM_PL_FLAG_SYSTEM)
176 pl[(*n)++] = TTM_PL_FLAG_SYSTEM | flags;
177}
Ben Skeggs37cb3e082009-12-16 16:22:42 +1000178
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200179static void
180set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
181{
182 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
183
184 if (dev_priv->card_type == NV_10 &&
185 nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM)) {
186 /*
187 * Make sure that the color and depth buffers are handled
188 * by independent memory controller units. Up to a 9x
189 * speed up when alpha-blending and depth-test are enabled
190 * at the same time.
191 */
192 int vram_pages = dev_priv->vram_size >> PAGE_SHIFT;
193
194 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
195 nvbo->placement.fpfn = vram_pages / 2;
196 nvbo->placement.lpfn = ~0;
197 } else {
198 nvbo->placement.fpfn = 0;
199 nvbo->placement.lpfn = vram_pages / 2;
200 }
201 }
202}
203
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100204void
205nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
206{
207 struct ttm_placement *pl = &nvbo->placement;
208 uint32_t flags = TTM_PL_MASK_CACHING |
209 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
210
211 pl->placement = nvbo->placements;
212 set_placement_list(nvbo->placements, &pl->num_placement,
213 type, flags);
214
215 pl->busy_placement = nvbo->busy_placements;
216 set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
217 type | busy, flags);
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200218
219 set_placement_range(nvbo, type);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000220}
221
222int
223nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
224{
225 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
226 struct ttm_buffer_object *bo = &nvbo->bo;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100227 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000228
229 if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
230 NV_ERROR(nouveau_bdev(bo->bdev)->dev,
231 "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
232 1 << bo->mem.mem_type, memtype);
233 return -EINVAL;
234 }
235
236 if (nvbo->pin_refcnt++)
237 return 0;
238
239 ret = ttm_bo_reserve(bo, false, false, false, 0);
240 if (ret)
241 goto out;
242
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100243 nouveau_bo_placement_set(nvbo, memtype, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000244
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000245 ret = ttm_bo_validate(bo, &nvbo->placement, false, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000246 if (ret == 0) {
247 switch (bo->mem.mem_type) {
248 case TTM_PL_VRAM:
249 dev_priv->fb_aper_free -= bo->mem.size;
250 break;
251 case TTM_PL_TT:
252 dev_priv->gart_info.aper_free -= bo->mem.size;
253 break;
254 default:
255 break;
256 }
257 }
258 ttm_bo_unreserve(bo);
259out:
260 if (unlikely(ret))
261 nvbo->pin_refcnt--;
262 return ret;
263}
264
265int
266nouveau_bo_unpin(struct nouveau_bo *nvbo)
267{
268 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
269 struct ttm_buffer_object *bo = &nvbo->bo;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100270 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000271
272 if (--nvbo->pin_refcnt)
273 return 0;
274
275 ret = ttm_bo_reserve(bo, false, false, false, 0);
276 if (ret)
277 return ret;
278
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100279 nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000280
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000281 ret = ttm_bo_validate(bo, &nvbo->placement, false, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000282 if (ret == 0) {
283 switch (bo->mem.mem_type) {
284 case TTM_PL_VRAM:
285 dev_priv->fb_aper_free += bo->mem.size;
286 break;
287 case TTM_PL_TT:
288 dev_priv->gart_info.aper_free += bo->mem.size;
289 break;
290 default:
291 break;
292 }
293 }
294
295 ttm_bo_unreserve(bo);
296 return ret;
297}
298
299int
300nouveau_bo_map(struct nouveau_bo *nvbo)
301{
302 int ret;
303
304 ret = ttm_bo_reserve(&nvbo->bo, false, false, false, 0);
305 if (ret)
306 return ret;
307
308 ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
309 ttm_bo_unreserve(&nvbo->bo);
310 return ret;
311}
312
313void
314nouveau_bo_unmap(struct nouveau_bo *nvbo)
315{
Ben Skeggs9d59e8a2010-08-27 13:04:41 +1000316 if (nvbo)
317 ttm_bo_kunmap(&nvbo->kmap);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000318}
319
320u16
321nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
322{
323 bool is_iomem;
324 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
325 mem = &mem[index];
326 if (is_iomem)
327 return ioread16_native((void __force __iomem *)mem);
328 else
329 return *mem;
330}
331
332void
333nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
334{
335 bool is_iomem;
336 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
337 mem = &mem[index];
338 if (is_iomem)
339 iowrite16_native(val, (void __force __iomem *)mem);
340 else
341 *mem = val;
342}
343
344u32
345nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
346{
347 bool is_iomem;
348 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
349 mem = &mem[index];
350 if (is_iomem)
351 return ioread32_native((void __force __iomem *)mem);
352 else
353 return *mem;
354}
355
356void
357nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
358{
359 bool is_iomem;
360 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
361 mem = &mem[index];
362 if (is_iomem)
363 iowrite32_native(val, (void __force __iomem *)mem);
364 else
365 *mem = val;
366}
367
368static struct ttm_backend *
369nouveau_bo_create_ttm_backend_entry(struct ttm_bo_device *bdev)
370{
371 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
372 struct drm_device *dev = dev_priv->dev;
373
374 switch (dev_priv->gart_info.type) {
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000375#if __OS_HAS_AGP
Ben Skeggs6ee73862009-12-11 19:24:15 +1000376 case NOUVEAU_GART_AGP:
377 return ttm_agp_backend_init(bdev, dev->agp->bridge);
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000378#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000379 case NOUVEAU_GART_SGDMA:
380 return nouveau_sgdma_init_ttm(dev);
381 default:
382 NV_ERROR(dev, "Unknown GART type %d\n",
383 dev_priv->gart_info.type);
384 break;
385 }
386
387 return NULL;
388}
389
390static int
391nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
392{
393 /* We'll do this from user space. */
394 return 0;
395}
396
397static int
398nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
399 struct ttm_mem_type_manager *man)
400{
401 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
402 struct drm_device *dev = dev_priv->dev;
403
404 switch (type) {
405 case TTM_PL_SYSTEM:
406 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
407 man->available_caching = TTM_PL_MASK_CACHING;
408 man->default_caching = TTM_PL_FLAG_CACHED;
409 break;
410 case TTM_PL_VRAM:
Ben Skeggsd961db72010-08-05 10:48:18 +1000411 man->func = &ttm_bo_manager_func;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000412 man->flags = TTM_MEMTYPE_FLAG_FIXED |
Jerome Glissef32f02f2010-04-09 14:39:25 +0200413 TTM_MEMTYPE_FLAG_MAPPABLE;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000414 man->available_caching = TTM_PL_FLAG_UNCACHED |
415 TTM_PL_FLAG_WC;
416 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000417 if (dev_priv->card_type == NV_50)
418 man->gpu_offset = 0x40000000;
419 else
420 man->gpu_offset = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000421 break;
422 case TTM_PL_TT:
Ben Skeggsd961db72010-08-05 10:48:18 +1000423 man->func = &ttm_bo_manager_func;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000424 switch (dev_priv->gart_info.type) {
425 case NOUVEAU_GART_AGP:
Jerome Glissef32f02f2010-04-09 14:39:25 +0200426 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Francisco Jereza3d487e2010-11-20 22:11:22 +0100427 man->available_caching = TTM_PL_FLAG_UNCACHED |
428 TTM_PL_FLAG_WC;
429 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000430 break;
431 case NOUVEAU_GART_SGDMA:
432 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
433 TTM_MEMTYPE_FLAG_CMA;
434 man->available_caching = TTM_PL_MASK_CACHING;
435 man->default_caching = TTM_PL_FLAG_CACHED;
436 break;
437 default:
438 NV_ERROR(dev, "Unknown GART type: %d\n",
439 dev_priv->gart_info.type);
440 return -EINVAL;
441 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000442 man->gpu_offset = dev_priv->vm_gart_base;
443 break;
444 default:
445 NV_ERROR(dev, "Unsupported memory type %u\n", (unsigned)type);
446 return -EINVAL;
447 }
448 return 0;
449}
450
451static void
452nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
453{
454 struct nouveau_bo *nvbo = nouveau_bo(bo);
455
456 switch (bo->mem.mem_type) {
Francisco Jerez22fbd532009-12-11 18:40:17 +0100457 case TTM_PL_VRAM:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100458 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
459 TTM_PL_FLAG_SYSTEM);
Francisco Jerez22fbd532009-12-11 18:40:17 +0100460 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000461 default:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100462 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000463 break;
464 }
Francisco Jerez22fbd532009-12-11 18:40:17 +0100465
466 *pl = nvbo->placement;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000467}
468
469
470/* GPU-assisted copy using NV_MEMORY_TO_MEMORY_FORMAT, can access
471 * TTM_PL_{VRAM,TT} directly.
472 */
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100473
Ben Skeggs6ee73862009-12-11 19:24:15 +1000474static int
475nouveau_bo_move_accel_cleanup(struct nouveau_channel *chan,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000476 struct nouveau_bo *nvbo, bool evict,
477 bool no_wait_reserve, bool no_wait_gpu,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000478 struct ttm_mem_reg *new_mem)
479{
480 struct nouveau_fence *fence = NULL;
481 int ret;
482
483 ret = nouveau_fence_new(chan, &fence, true);
484 if (ret)
485 return ret;
486
Francisco Jerez64798812010-09-21 19:02:01 +0200487 ret = ttm_bo_move_accel_cleanup(&nvbo->bo, fence, NULL, evict,
Francisco Jerez311ab692010-07-04 12:54:23 +0200488 no_wait_reserve, no_wait_gpu, new_mem);
Marcin Slusarz382d62e2010-10-20 21:50:24 +0200489 nouveau_fence_unref(&fence);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000490 return ret;
491}
492
493static inline uint32_t
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000494nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
495 struct nouveau_channel *chan, struct ttm_mem_reg *mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000496{
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000497 struct nouveau_bo *nvbo = nouveau_bo(bo);
498
499 if (nvbo->no_vm) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000500 if (mem->mem_type == TTM_PL_TT)
501 return NvDmaGART;
502 return NvDmaVRAM;
503 }
504
505 if (mem->mem_type == TTM_PL_TT)
506 return chan->gart_handle;
507 return chan->vram_handle;
508}
509
510static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000511nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
512 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000513{
Ben Skeggs6ee73862009-12-11 19:24:15 +1000514 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000515 struct nouveau_bo *nvbo = nouveau_bo(bo);
516 u64 length = (new_mem->num_pages << PAGE_SHIFT);
517 u64 src_offset, dst_offset;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000518 int ret;
519
Ben Skeggsd961db72010-08-05 10:48:18 +1000520 src_offset = old_mem->start << PAGE_SHIFT;
521 dst_offset = new_mem->start << PAGE_SHIFT;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000522 if (!nvbo->no_vm) {
523 if (old_mem->mem_type == TTM_PL_VRAM)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000524 src_offset += dev_priv->vm_vram_base;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000525 else
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000526 src_offset += dev_priv->vm_gart_base;
527
528 if (new_mem->mem_type == TTM_PL_VRAM)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000529 dst_offset += dev_priv->vm_vram_base;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000530 else
531 dst_offset += dev_priv->vm_gart_base;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000532 }
533
534 ret = RING_SPACE(chan, 3);
535 if (ret)
536 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000537
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000538 BEGIN_RING(chan, NvSubM2MF, 0x0184, 2);
539 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
540 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));
541
542 while (length) {
543 u32 amount, stride, height;
544
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000545 amount = min(length, (u64)(4 * 1024 * 1024));
546 stride = 16 * 4;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000547 height = amount / stride;
548
Francisco Jerezf13b3262010-10-10 06:01:08 +0200549 if (new_mem->mem_type == TTM_PL_VRAM &&
550 nouveau_bo_tile_layout(nvbo)) {
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000551 ret = RING_SPACE(chan, 8);
552 if (ret)
553 return ret;
554
555 BEGIN_RING(chan, NvSubM2MF, 0x0200, 7);
556 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000557 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000558 OUT_RING (chan, stride);
559 OUT_RING (chan, height);
560 OUT_RING (chan, 1);
561 OUT_RING (chan, 0);
562 OUT_RING (chan, 0);
563 } else {
564 ret = RING_SPACE(chan, 2);
565 if (ret)
566 return ret;
567
568 BEGIN_RING(chan, NvSubM2MF, 0x0200, 1);
569 OUT_RING (chan, 1);
570 }
Francisco Jerezf13b3262010-10-10 06:01:08 +0200571 if (old_mem->mem_type == TTM_PL_VRAM &&
572 nouveau_bo_tile_layout(nvbo)) {
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000573 ret = RING_SPACE(chan, 8);
574 if (ret)
575 return ret;
576
577 BEGIN_RING(chan, NvSubM2MF, 0x021c, 7);
578 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000579 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000580 OUT_RING (chan, stride);
581 OUT_RING (chan, height);
582 OUT_RING (chan, 1);
583 OUT_RING (chan, 0);
584 OUT_RING (chan, 0);
585 } else {
586 ret = RING_SPACE(chan, 2);
587 if (ret)
588 return ret;
589
590 BEGIN_RING(chan, NvSubM2MF, 0x021c, 1);
591 OUT_RING (chan, 1);
592 }
593
594 ret = RING_SPACE(chan, 14);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000595 if (ret)
596 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000597
598 BEGIN_RING(chan, NvSubM2MF, 0x0238, 2);
599 OUT_RING (chan, upper_32_bits(src_offset));
600 OUT_RING (chan, upper_32_bits(dst_offset));
601 BEGIN_RING(chan, NvSubM2MF, 0x030c, 8);
602 OUT_RING (chan, lower_32_bits(src_offset));
603 OUT_RING (chan, lower_32_bits(dst_offset));
604 OUT_RING (chan, stride);
605 OUT_RING (chan, stride);
606 OUT_RING (chan, stride);
607 OUT_RING (chan, height);
608 OUT_RING (chan, 0x00000101);
609 OUT_RING (chan, 0x00000000);
610 BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
611 OUT_RING (chan, 0);
612
613 length -= amount;
614 src_offset += amount;
615 dst_offset += amount;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000616 }
617
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000618 return 0;
619}
620
621static int
622nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
623 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
624{
Ben Skeggsd961db72010-08-05 10:48:18 +1000625 u32 src_offset = old_mem->start << PAGE_SHIFT;
626 u32 dst_offset = new_mem->start << PAGE_SHIFT;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000627 u32 page_count = new_mem->num_pages;
628 int ret;
629
630 ret = RING_SPACE(chan, 3);
631 if (ret)
632 return ret;
633
634 BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
635 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
636 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));
637
Ben Skeggs6ee73862009-12-11 19:24:15 +1000638 page_count = new_mem->num_pages;
639 while (page_count) {
640 int line_count = (page_count > 2047) ? 2047 : page_count;
641
Ben Skeggs6ee73862009-12-11 19:24:15 +1000642 ret = RING_SPACE(chan, 11);
643 if (ret)
644 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000645
Ben Skeggs6ee73862009-12-11 19:24:15 +1000646 BEGIN_RING(chan, NvSubM2MF,
647 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000648 OUT_RING (chan, src_offset);
649 OUT_RING (chan, dst_offset);
650 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
651 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
652 OUT_RING (chan, PAGE_SIZE); /* line_length */
653 OUT_RING (chan, line_count);
654 OUT_RING (chan, 0x00000101);
655 OUT_RING (chan, 0x00000000);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000656 BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000657 OUT_RING (chan, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000658
659 page_count -= line_count;
660 src_offset += (PAGE_SIZE * line_count);
661 dst_offset += (PAGE_SIZE * line_count);
662 }
663
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000664 return 0;
665}
666
667static int
668nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
669 bool no_wait_reserve, bool no_wait_gpu,
670 struct ttm_mem_reg *new_mem)
671{
672 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
673 struct nouveau_bo *nvbo = nouveau_bo(bo);
674 struct nouveau_channel *chan;
675 int ret;
676
677 chan = nvbo->channel;
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000678 if (!chan || nvbo->no_vm) {
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000679 chan = dev_priv->channel;
Francisco Jereze419cf02010-10-25 23:38:59 +0200680 mutex_lock_nested(&chan->mutex, NOUVEAU_KCHANNEL_MUTEX);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000681 }
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000682
683 if (dev_priv->card_type < NV_50)
684 ret = nv04_bo_move_m2mf(chan, bo, &bo->mem, new_mem);
685 else
686 ret = nv50_bo_move_m2mf(chan, bo, &bo->mem, new_mem);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000687 if (ret == 0) {
688 ret = nouveau_bo_move_accel_cleanup(chan, nvbo, evict,
689 no_wait_reserve,
690 no_wait_gpu, new_mem);
691 }
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000692
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000693 if (chan == dev_priv->channel)
694 mutex_unlock(&chan->mutex);
695 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000696}
697
698static int
699nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000700 bool no_wait_reserve, bool no_wait_gpu,
701 struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000702{
703 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
704 struct ttm_placement placement;
705 struct ttm_mem_reg tmp_mem;
706 int ret;
707
708 placement.fpfn = placement.lpfn = 0;
709 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +0100710 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000711
712 tmp_mem = *new_mem;
713 tmp_mem.mm_node = NULL;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000714 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000715 if (ret)
716 return ret;
717
718 ret = ttm_tt_bind(bo->ttm, &tmp_mem);
719 if (ret)
720 goto out;
721
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000722 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_reserve, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000723 if (ret)
724 goto out;
725
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000726 ret = ttm_bo_move_ttm(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000727out:
Ben Skeggs42311ff2010-08-04 12:07:08 +1000728 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000729 return ret;
730}
731
732static int
733nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000734 bool no_wait_reserve, bool no_wait_gpu,
735 struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000736{
737 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
738 struct ttm_placement placement;
739 struct ttm_mem_reg tmp_mem;
740 int ret;
741
742 placement.fpfn = placement.lpfn = 0;
743 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +0100744 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000745
746 tmp_mem = *new_mem;
747 tmp_mem.mm_node = NULL;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000748 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000749 if (ret)
750 return ret;
751
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000752 ret = ttm_bo_move_ttm(bo, evict, no_wait_reserve, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000753 if (ret)
754 goto out;
755
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000756 ret = nouveau_bo_move_m2mf(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000757 if (ret)
758 goto out;
759
760out:
Ben Skeggs42311ff2010-08-04 12:07:08 +1000761 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000762 return ret;
763}
764
765static int
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100766nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
767 struct nouveau_tile_reg **new_tile)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000768{
769 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000770 struct drm_device *dev = dev_priv->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100771 struct nouveau_bo *nvbo = nouveau_bo(bo);
772 uint64_t offset;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000773 int ret;
774
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100775 if (nvbo->no_vm || new_mem->mem_type != TTM_PL_VRAM) {
776 /* Nothing to do. */
777 *new_tile = NULL;
778 return 0;
779 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000780
Ben Skeggsd961db72010-08-05 10:48:18 +1000781 offset = new_mem->start << PAGE_SHIFT;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100782
783 if (dev_priv->card_type == NV_50) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000784 ret = nv50_mem_vm_bind_linear(dev,
785 offset + dev_priv->vm_vram_base,
Francisco Jerezf13b3262010-10-10 06:01:08 +0200786 new_mem->size,
787 nouveau_bo_tile_layout(nvbo),
Ben Skeggs6ee73862009-12-11 19:24:15 +1000788 offset);
789 if (ret)
790 return ret;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100791
792 } else if (dev_priv->card_type >= NV_10) {
793 *new_tile = nv10_mem_set_tiling(dev, offset, new_mem->size,
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200794 nvbo->tile_mode,
795 nvbo->tile_flags);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000796 }
797
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100798 return 0;
799}
Ben Skeggs6ee73862009-12-11 19:24:15 +1000800
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100801static void
802nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
803 struct nouveau_tile_reg *new_tile,
804 struct nouveau_tile_reg **old_tile)
805{
806 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
807 struct drm_device *dev = dev_priv->dev;
808
809 if (dev_priv->card_type >= NV_10 &&
810 dev_priv->card_type < NV_50) {
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200811 nv10_mem_put_tile_region(dev, *old_tile, bo->sync_obj);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100812 *old_tile = new_tile;
813 }
814}
815
816static int
817nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000818 bool no_wait_reserve, bool no_wait_gpu,
819 struct ttm_mem_reg *new_mem)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100820{
821 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
822 struct nouveau_bo *nvbo = nouveau_bo(bo);
823 struct ttm_mem_reg *old_mem = &bo->mem;
824 struct nouveau_tile_reg *new_tile = NULL;
825 int ret = 0;
826
827 ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
828 if (ret)
829 return ret;
830
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100831 /* Fake bo copy. */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000832 if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
833 BUG_ON(bo->mem.mm_node != NULL);
834 bo->mem = *new_mem;
835 new_mem->mm_node = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100836 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000837 }
838
Ben Skeggsb8a6a802010-08-27 11:55:43 +1000839 /* Software copy if the card isn't up and running yet. */
840 if (!dev_priv->channel) {
841 ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
842 goto out;
843 }
844
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100845 /* Hardware assisted copy. */
846 if (new_mem->mem_type == TTM_PL_SYSTEM)
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000847 ret = nouveau_bo_move_flipd(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100848 else if (old_mem->mem_type == TTM_PL_SYSTEM)
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000849 ret = nouveau_bo_move_flips(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100850 else
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000851 ret = nouveau_bo_move_m2mf(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000852
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100853 if (!ret)
854 goto out;
855
856 /* Fallback to software copy. */
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000857 ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100858
859out:
860 if (ret)
861 nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
862 else
863 nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
864
865 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000866}
867
868static int
869nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
870{
871 return 0;
872}
873
Jerome Glissef32f02f2010-04-09 14:39:25 +0200874static int
875nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
876{
877 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
878 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
879 struct drm_device *dev = dev_priv->dev;
880
881 mem->bus.addr = NULL;
882 mem->bus.offset = 0;
883 mem->bus.size = mem->num_pages << PAGE_SHIFT;
884 mem->bus.base = 0;
885 mem->bus.is_iomem = false;
886 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
887 return -EINVAL;
888 switch (mem->mem_type) {
889 case TTM_PL_SYSTEM:
890 /* System memory */
891 return 0;
892 case TTM_PL_TT:
893#if __OS_HAS_AGP
894 if (dev_priv->gart_info.type == NOUVEAU_GART_AGP) {
Ben Skeggsd961db72010-08-05 10:48:18 +1000895 mem->bus.offset = mem->start << PAGE_SHIFT;
Jerome Glissef32f02f2010-04-09 14:39:25 +0200896 mem->bus.base = dev_priv->gart_info.aper_base;
897 mem->bus.is_iomem = true;
898 }
899#endif
900 break;
901 case TTM_PL_VRAM:
Ben Skeggsd961db72010-08-05 10:48:18 +1000902 mem->bus.offset = mem->start << PAGE_SHIFT;
Jordan Crouse01d73a62010-05-27 13:40:24 -0600903 mem->bus.base = pci_resource_start(dev->pdev, 1);
Jerome Glissef32f02f2010-04-09 14:39:25 +0200904 mem->bus.is_iomem = true;
905 break;
906 default:
907 return -EINVAL;
908 }
909 return 0;
910}
911
912static void
913nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
914{
915}
916
917static int
918nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
919{
Ben Skeggse1429b42010-09-10 11:12:25 +1000920 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
921 struct nouveau_bo *nvbo = nouveau_bo(bo);
922
923 /* as long as the bo isn't in vram, and isn't tiled, we've got
924 * nothing to do here.
925 */
926 if (bo->mem.mem_type != TTM_PL_VRAM) {
Francisco Jerezf13b3262010-10-10 06:01:08 +0200927 if (dev_priv->card_type < NV_50 ||
928 !nouveau_bo_tile_layout(nvbo))
Ben Skeggse1429b42010-09-10 11:12:25 +1000929 return 0;
930 }
931
932 /* make sure bo is in mappable vram */
Ben Skeggsd961db72010-08-05 10:48:18 +1000933 if (bo->mem.start + bo->mem.num_pages < dev_priv->fb_mappable_pages)
Ben Skeggse1429b42010-09-10 11:12:25 +1000934 return 0;
935
936
937 nvbo->placement.fpfn = 0;
938 nvbo->placement.lpfn = dev_priv->fb_mappable_pages;
939 nouveau_bo_placement_set(nvbo, TTM_PL_VRAM, 0);
940 return ttm_bo_validate(bo, &nvbo->placement, false, true, false);
Jerome Glissef32f02f2010-04-09 14:39:25 +0200941}
942
Francisco Jerez332b2422010-10-20 23:35:40 +0200943void
944nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence)
945{
Francisco Jerez23c45e82010-10-28 23:10:29 +0200946 struct nouveau_fence *old_fence;
Francisco Jerez332b2422010-10-20 23:35:40 +0200947
948 if (likely(fence))
Francisco Jerez23c45e82010-10-28 23:10:29 +0200949 nouveau_fence_ref(fence);
Francisco Jerez332b2422010-10-20 23:35:40 +0200950
Francisco Jerez23c45e82010-10-28 23:10:29 +0200951 spin_lock(&nvbo->bo.bdev->fence_lock);
952 old_fence = nvbo->bo.sync_obj;
953 nvbo->bo.sync_obj = fence;
Francisco Jerez332b2422010-10-20 23:35:40 +0200954 spin_unlock(&nvbo->bo.bdev->fence_lock);
Francisco Jerez23c45e82010-10-28 23:10:29 +0200955
956 nouveau_fence_unref(&old_fence);
Francisco Jerez332b2422010-10-20 23:35:40 +0200957}
958
Ben Skeggs6ee73862009-12-11 19:24:15 +1000959struct ttm_bo_driver nouveau_bo_driver = {
960 .create_ttm_backend_entry = nouveau_bo_create_ttm_backend_entry,
961 .invalidate_caches = nouveau_bo_invalidate_caches,
962 .init_mem_type = nouveau_bo_init_mem_type,
963 .evict_flags = nouveau_bo_evict_flags,
964 .move = nouveau_bo_move,
965 .verify_access = nouveau_bo_verify_access,
Marcin Slusarz382d62e2010-10-20 21:50:24 +0200966 .sync_obj_signaled = __nouveau_fence_signalled,
967 .sync_obj_wait = __nouveau_fence_wait,
968 .sync_obj_flush = __nouveau_fence_flush,
969 .sync_obj_unref = __nouveau_fence_unref,
970 .sync_obj_ref = __nouveau_fence_ref,
Jerome Glissef32f02f2010-04-09 14:39:25 +0200971 .fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
972 .io_mem_reserve = &nouveau_ttm_io_mem_reserve,
973 .io_mem_free = &nouveau_ttm_io_mem_free,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000974};
975