blob: fbe15699584e537d6715a17d849acdb639296d7f [file] [log] [blame]
Divy Le Ray4d22de32007-01-18 22:04:14 -05001/*
Divy Le Raya02d44a2008-10-13 18:47:30 -07002 * Copyright (c) 2003-2008 Chelsio, Inc. All rights reserved.
Divy Le Ray4d22de32007-01-18 22:04:14 -05003 *
Divy Le Ray1d68e932007-01-30 19:44:35 -08004 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
Divy Le Ray4d22de32007-01-18 22:04:14 -05009 *
Divy Le Ray1d68e932007-01-30 19:44:35 -080010 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
Divy Le Ray4d22de32007-01-18 22:04:14 -050031 */
32
33/* This file should not be included directly. Include common.h instead. */
34
35#ifndef __T3_ADAPTER_H__
36#define __T3_ADAPTER_H__
37
38#include <linux/pci.h>
39#include <linux/spinlock.h>
40#include <linux/interrupt.h>
41#include <linux/timer.h>
42#include <linux/cache.h>
Divy Le Raya13fbee2007-01-30 19:44:29 -080043#include <linux/mutex.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070044#include <linux/bitops.h>
Divy Le Ray4d22de32007-01-18 22:04:14 -050045#include "t3cdev.h"
Divy Le Ray4d22de32007-01-18 22:04:14 -050046#include <asm/io.h>
47
Divy Le Ray4d22de32007-01-18 22:04:14 -050048struct vlan_group;
Divy Le Ray5fbf8162007-08-29 19:15:47 -070049struct adapter;
Stephen Hemmingerbea33482007-10-03 16:41:36 -070050struct sge_qset;
51
Roland Dreier47fd23f2009-01-11 00:19:36 -080052enum { /* rx_offload flags */
53 T3_RX_CSUM = 1 << 0,
54 T3_LRO = 1 << 1,
55};
56
Divy Le Ray4d22de32007-01-18 22:04:14 -050057struct port_info {
Divy Le Ray5fbf8162007-08-29 19:15:47 -070058 struct adapter *adapter;
Divy Le Ray4d22de32007-01-18 22:04:14 -050059 struct vlan_group *vlan_grp;
Stephen Hemmingerbea33482007-10-03 16:41:36 -070060 struct sge_qset *qs;
Divy Le Ray4d22de32007-01-18 22:04:14 -050061 u8 port_id;
Roland Dreier47fd23f2009-01-11 00:19:36 -080062 u8 rx_offload;
Divy Le Ray4d22de32007-01-18 22:04:14 -050063 u8 nqsets;
64 u8 first_qset;
65 struct cphy phy;
66 struct cmac mac;
67 struct link_config link_config;
68 struct net_device_stats netstats;
69 int activity;
Karen Xiea109a5b2008-12-18 22:56:20 -080070 __be32 iscsi_ipv4addr;
Divy Le Ray4d22de32007-01-18 22:04:14 -050071};
72
73enum { /* adapter flags */
74 FULL_INIT_DONE = (1 << 0),
75 USING_MSI = (1 << 1),
76 USING_MSIX = (1 << 2),
Divy Le Ray14ab9892007-01-30 19:43:50 -080077 QUEUES_BOUND = (1 << 3),
Divy Le Rayb8819552007-12-17 18:47:31 -080078 TP_PARITY_INIT = (1 << 4),
Divy Le Ray48c4b6d2008-05-06 19:25:56 -070079 NAPI_INIT = (1 << 5),
Divy Le Ray4d22de32007-01-18 22:04:14 -050080};
81
Divy Le Raycf992af2007-05-30 21:10:47 -070082struct fl_pg_chunk {
83 struct page *page;
84 void *va;
85 unsigned int offset;
86};
87
Divy Le Ray4d22de32007-01-18 22:04:14 -050088struct rx_desc;
89struct rx_sw_desc;
90
Divy Le Raycf992af2007-05-30 21:10:47 -070091struct sge_fl { /* SGE per free-buffer list state */
92 unsigned int buf_size; /* size of each Rx buffer */
93 unsigned int credits; /* # of available Rx buffers */
94 unsigned int size; /* capacity of free list */
95 unsigned int cidx; /* consumer index */
96 unsigned int pidx; /* producer index */
97 unsigned int gen; /* free list generation */
98 struct fl_pg_chunk pg_chunk;/* page chunk cache */
99 unsigned int use_pages; /* whether FL uses pages or sk_buffs */
Divy Le Ray7385ecf2008-05-21 18:56:21 -0700100 unsigned int order; /* order of page allocations */
Divy Le Raycf992af2007-05-30 21:10:47 -0700101 struct rx_desc *desc; /* address of HW Rx descriptor ring */
102 struct rx_sw_desc *sdesc; /* address of SW Rx descriptor ring */
103 dma_addr_t phys_addr; /* physical address of HW ring start */
104 unsigned int cntxt_id; /* SGE context id for the free list */
105 unsigned long empty; /* # of times queue ran out of buffers */
Divy Le Raye0994eb2007-02-24 16:44:17 -0800106 unsigned long alloc_failed; /* # of times buffer allocation failed */
Divy Le Ray4d22de32007-01-18 22:04:14 -0500107};
108
109/*
110 * Bundle size for grouping offload RX packets for delivery to the stack.
111 * Don't make this too big as we do prefetch on each packet in a bundle.
112 */
113# define RX_BUNDLE_SIZE 8
114
115struct rsp_desc;
116
117struct sge_rspq { /* state for an SGE response queue */
118 unsigned int credits; /* # of pending response credits */
119 unsigned int size; /* capacity of response queue */
120 unsigned int cidx; /* consumer index */
121 unsigned int gen; /* current generation bit */
122 unsigned int polling; /* is the queue serviced through NAPI? */
123 unsigned int holdoff_tmr; /* interrupt holdoff timer in 100ns */
124 unsigned int next_holdoff; /* holdoff time for next interrupt */
Divy Le Ray7385ecf2008-05-21 18:56:21 -0700125 unsigned int rx_recycle_buf; /* whether recycling occurred
126 within current sop-eop */
Divy Le Ray4d22de32007-01-18 22:04:14 -0500127 struct rsp_desc *desc; /* address of HW response ring */
128 dma_addr_t phys_addr; /* physical address of the ring */
129 unsigned int cntxt_id; /* SGE context id for the response q */
130 spinlock_t lock; /* guards response processing */
David S. Miller147e70e2008-09-22 01:29:52 -0700131 struct sk_buff_head rx_queue; /* offload packet receive queue */
Divy Le Ray7385ecf2008-05-21 18:56:21 -0700132 struct sk_buff *pg_skb; /* used to build frag list in napi handler */
Divy Le Ray4d22de32007-01-18 22:04:14 -0500133
134 unsigned long offload_pkts;
135 unsigned long offload_bundles;
136 unsigned long eth_pkts; /* # of ethernet packets */
137 unsigned long pure_rsps; /* # of pure (non-data) responses */
138 unsigned long imm_data; /* responses with immediate data */
139 unsigned long rx_drops; /* # of packets dropped due to no mem */
140 unsigned long async_notif; /* # of asynchronous notification events */
141 unsigned long empty; /* # of times queue ran out of credits */
142 unsigned long nomem; /* # of responses deferred due to no mem */
143 unsigned long unhandled_irqs; /* # of spurious intrs */
Divy Le Raybae73f42007-02-24 16:44:12 -0800144 unsigned long starved;
145 unsigned long restarted;
Divy Le Ray4d22de32007-01-18 22:04:14 -0500146};
147
148struct tx_desc;
149struct tx_sw_desc;
150
151struct sge_txq { /* state for an SGE Tx queue */
152 unsigned long flags; /* HW DMA fetch status */
153 unsigned int in_use; /* # of in-use Tx descriptors */
154 unsigned int size; /* # of descriptors */
155 unsigned int processed; /* total # of descs HW has processed */
156 unsigned int cleaned; /* total # of descs SW has reclaimed */
157 unsigned int stop_thres; /* SW TX queue suspend threshold */
158 unsigned int cidx; /* consumer index */
159 unsigned int pidx; /* producer index */
160 unsigned int gen; /* current value of generation bit */
161 unsigned int unacked; /* Tx descriptors used since last COMPL */
162 struct tx_desc *desc; /* address of HW Tx descriptor ring */
163 struct tx_sw_desc *sdesc; /* address of SW Tx descriptor ring */
164 spinlock_t lock; /* guards enqueueing of new packets */
165 unsigned int token; /* WR token */
166 dma_addr_t phys_addr; /* physical address of the ring */
167 struct sk_buff_head sendq; /* List of backpressured offload packets */
168 struct tasklet_struct qresume_tsk; /* restarts the queue */
169 unsigned int cntxt_id; /* SGE context id for the Tx q */
170 unsigned long stops; /* # of times q has been stopped */
171 unsigned long restarts; /* # of queue restarts */
172};
173
174enum { /* per port SGE statistics */
175 SGE_PSTAT_TSO, /* # of TSO requests */
176 SGE_PSTAT_RX_CSUM_GOOD, /* # of successful RX csum offloads */
177 SGE_PSTAT_TX_CSUM, /* # of TX checksum offloads */
178 SGE_PSTAT_VLANEX, /* # of VLAN tag extractions */
179 SGE_PSTAT_VLANINS, /* # of VLAN tag insertions */
180
181 SGE_PSTAT_MAX /* must be last */
182};
183
Herbert Xu7be2df42009-01-21 14:39:13 -0800184struct napi_gro_fraginfo;
Divy Le Rayb47385b2008-05-21 18:56:26 -0700185
Divy Le Ray4d22de32007-01-18 22:04:14 -0500186struct sge_qset { /* an SGE queue set */
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700187 struct adapter *adap;
188 struct napi_struct napi;
Divy Le Ray4d22de32007-01-18 22:04:14 -0500189 struct sge_rspq rspq;
190 struct sge_fl fl[SGE_RXQ_PER_SET];
191 struct sge_txq txq[SGE_TXQ_PER_SET];
Herbert Xu7be2df42009-01-21 14:39:13 -0800192 struct napi_gro_fraginfo lro_frag_tbl;
Divy Le Rayb47385b2008-05-21 18:56:26 -0700193 int lro_enabled;
Divy Le Rayb47385b2008-05-21 18:56:26 -0700194 void *lro_va;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700195 struct net_device *netdev;
Divy Le Ray82ad3322008-12-16 01:09:39 -0800196 struct netdev_queue *tx_q; /* associated netdev TX queue */
Divy Le Ray4d22de32007-01-18 22:04:14 -0500197 unsigned long txq_stopped; /* which Tx queues are stopped */
198 struct timer_list tx_reclaim_timer; /* reclaims TX buffers */
199 unsigned long port_stats[SGE_PSTAT_MAX];
200} ____cacheline_aligned;
201
202struct sge {
203 struct sge_qset qs[SGE_QSETS];
204 spinlock_t reg_lock; /* guards non-atomic SGE registers (eg context) */
205};
206
207struct adapter {
208 struct t3cdev tdev;
209 struct list_head adapter_list;
210 void __iomem *regs;
211 struct pci_dev *pdev;
212 unsigned long registered_device_map;
213 unsigned long open_device_map;
214 unsigned long flags;
215
216 const char *name;
217 int msg_enable;
218 unsigned int mmio_len;
219
220 struct adapter_params params;
221 unsigned int slow_intr_mask;
222 unsigned long irq_stats[IRQ_NUM_STATS];
223
Divy Le Ray5cda9362009-01-18 21:29:40 -0800224 int msix_nvectors;
Divy Le Ray4d22de32007-01-18 22:04:14 -0500225 struct {
226 unsigned short vec;
227 char desc[22];
228 } msix_info[SGE_QSETS + 1];
229
230 /* T3 modules */
231 struct sge sge;
232 struct mc7 pmrx;
233 struct mc7 pmtx;
234 struct mc7 cm;
235 struct mc5 mc5;
236
237 struct net_device *port[MAX_NPORTS];
238 unsigned int check_task_cnt;
239 struct delayed_work adap_check_task;
240 struct work_struct ext_intr_handler_task;
Divy Le Ray20d3fc12008-10-08 17:36:03 -0700241 struct work_struct fatal_error_handler_task;
Divy Le Ray4d22de32007-01-18 22:04:14 -0500242
Divy Le Ray4d22de32007-01-18 22:04:14 -0500243 struct dentry *debugfs_root;
244
245 struct mutex mdio_lock;
246 spinlock_t stats_lock;
247 spinlock_t work_lock;
248};
249
250static inline u32 t3_read_reg(struct adapter *adapter, u32 reg_addr)
251{
252 u32 val = readl(adapter->regs + reg_addr);
253
254 CH_DBG(adapter, MMIO, "read register 0x%x value 0x%x\n", reg_addr, val);
255 return val;
256}
257
258static inline void t3_write_reg(struct adapter *adapter, u32 reg_addr, u32 val)
259{
260 CH_DBG(adapter, MMIO, "setting register 0x%x to 0x%x\n", reg_addr, val);
261 writel(val, adapter->regs + reg_addr);
262}
263
264static inline struct port_info *adap2pinfo(struct adapter *adap, int idx)
265{
266 return netdev_priv(adap->port[idx]);
267}
268
Divy Le Ray4d22de32007-01-18 22:04:14 -0500269#define OFFLOAD_DEVMAP_BIT 15
270
271#define tdev2adap(d) container_of(d, struct adapter, tdev)
272
273static inline int offload_running(struct adapter *adapter)
274{
275 return test_bit(OFFLOAD_DEVMAP_BIT, &adapter->open_device_map);
276}
277
278int t3_offload_tx(struct t3cdev *tdev, struct sk_buff *skb);
279
280void t3_os_ext_intr_handler(struct adapter *adapter);
281void t3_os_link_changed(struct adapter *adapter, int port_id, int link_status,
282 int speed, int duplex, int fc);
Divy Le Ray04497982008-10-08 17:38:29 -0700283void t3_os_phymod_changed(struct adapter *adap, int port_id);
Divy Le Ray4d22de32007-01-18 22:04:14 -0500284
285void t3_sge_start(struct adapter *adap);
286void t3_sge_stop(struct adapter *adap);
Divy Le Ray0ca41c02008-09-25 14:05:28 +0000287void t3_stop_sge_timers(struct adapter *adap);
Divy Le Ray4d22de32007-01-18 22:04:14 -0500288void t3_free_sge_resources(struct adapter *adap);
289void t3_sge_err_intr_handler(struct adapter *adapter);
Jeff Garzik7c239972007-10-19 03:12:20 -0400290irq_handler_t t3_intr_handler(struct adapter *adap, int polling);
Divy Le Ray4d22de32007-01-18 22:04:14 -0500291int t3_eth_xmit(struct sk_buff *skb, struct net_device *dev);
Divy Le Ray14ab9892007-01-30 19:43:50 -0800292int t3_mgmt_tx(struct adapter *adap, struct sk_buff *skb);
Divy Le Ray4d22de32007-01-18 22:04:14 -0500293void t3_update_qset_coalesce(struct sge_qset *qs, const struct qset_params *p);
294int t3_sge_alloc_qset(struct adapter *adapter, unsigned int id, int nports,
295 int irq_vec_idx, const struct qset_params *p,
Divy Le Ray82ad3322008-12-16 01:09:39 -0800296 int ntxq, struct net_device *dev,
297 struct netdev_queue *netdevq);
Divy Le Ray4d22de32007-01-18 22:04:14 -0500298int t3_get_desc(const struct sge_qset *qs, unsigned int qnum, unsigned int idx,
299 unsigned char *data);
300irqreturn_t t3_sge_intr_msix(int irq, void *cookie);
301
302#endif /* __T3_ADAPTER_H__ */