blob: fa8067b0c5ba2bbdc66d2cd683431870bfcb9b53 [file] [log] [blame]
Arend van Spriel5b435de2011-10-05 13:19:03 +02001/*
2 * Copyright (c) 2010 Broadcom Corporation
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
11 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
13 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
14 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 *
16 * File contents: support functions for PCI/PCIe
17 */
18
Joe Perches8505a7e2011-11-13 11:41:04 -080019#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
20
Arend van Spriel5b435de2011-10-05 13:19:03 +020021#include <linux/delay.h>
22#include <linux/pci.h>
23
24#include <defs.h>
25#include <chipcommon.h>
26#include <brcmu_utils.h>
27#include <brcm_hw_ids.h>
28#include <soc.h>
29#include "types.h"
30#include "pub.h"
31#include "pmu.h"
32#include "srom.h"
33#include "nicpci.h"
34#include "aiutils.h"
35
36/* slow_clk_ctl */
37 /* slow clock source mask */
38#define SCC_SS_MASK 0x00000007
39 /* source of slow clock is LPO */
40#define SCC_SS_LPO 0x00000000
41 /* source of slow clock is crystal */
42#define SCC_SS_XTAL 0x00000001
43 /* source of slow clock is PCI */
44#define SCC_SS_PCI 0x00000002
45 /* LPOFreqSel, 1: 160Khz, 0: 32KHz */
46#define SCC_LF 0x00000200
47 /* LPOPowerDown, 1: LPO is disabled, 0: LPO is enabled */
48#define SCC_LP 0x00000400
49 /* ForceSlowClk, 1: sb/cores running on slow clock, 0: power logic control */
50#define SCC_FS 0x00000800
51 /* IgnorePllOffReq, 1/0:
52 * power logic ignores/honors PLL clock disable requests from core
53 */
54#define SCC_IP 0x00001000
55 /* XtalControlEn, 1/0:
56 * power logic does/doesn't disable crystal when appropriate
57 */
58#define SCC_XC 0x00002000
59 /* XtalPU (RO), 1/0: crystal running/disabled */
60#define SCC_XP 0x00004000
61 /* ClockDivider (SlowClk = 1/(4+divisor)) */
62#define SCC_CD_MASK 0xffff0000
63#define SCC_CD_SHIFT 16
64
65/* system_clk_ctl */
66 /* ILPen: Enable Idle Low Power */
67#define SYCC_IE 0x00000001
68 /* ALPen: Enable Active Low Power */
69#define SYCC_AE 0x00000002
70 /* ForcePLLOn */
71#define SYCC_FP 0x00000004
72 /* Force ALP (or HT if ALPen is not set */
73#define SYCC_AR 0x00000008
74 /* Force HT */
75#define SYCC_HR 0x00000010
76 /* ClkDiv (ILP = 1/(4 * (divisor + 1)) */
77#define SYCC_CD_MASK 0xffff0000
78#define SYCC_CD_SHIFT 16
79
80#define CST4329_SPROM_OTP_SEL_MASK 0x00000003
81 /* OTP is powered up, use def. CIS, no SPROM */
82#define CST4329_DEFCIS_SEL 0
83 /* OTP is powered up, SPROM is present */
84#define CST4329_SPROM_SEL 1
85 /* OTP is powered up, no SPROM */
86#define CST4329_OTP_SEL 2
87 /* OTP is powered down, SPROM is present */
88#define CST4329_OTP_PWRDN 3
89
90#define CST4329_SPI_SDIO_MODE_MASK 0x00000004
91#define CST4329_SPI_SDIO_MODE_SHIFT 2
92
93/* 43224 chip-specific ChipControl register bits */
94#define CCTRL43224_GPIO_TOGGLE 0x8000
95 /* 12 mA drive strength */
96#define CCTRL_43224A0_12MA_LED_DRIVE 0x00F000F0
97 /* 12 mA drive strength for later 43224s */
98#define CCTRL_43224B0_12MA_LED_DRIVE 0xF0
99
100/* 43236 Chip specific ChipStatus register bits */
101#define CST43236_SFLASH_MASK 0x00000040
102#define CST43236_OTP_MASK 0x00000080
103#define CST43236_HSIC_MASK 0x00000100 /* USB/HSIC */
104#define CST43236_BP_CLK 0x00000200 /* 120/96Mbps */
105#define CST43236_BOOT_MASK 0x00001800
106#define CST43236_BOOT_SHIFT 11
107#define CST43236_BOOT_FROM_SRAM 0 /* boot from SRAM, ARM in reset */
108#define CST43236_BOOT_FROM_ROM 1 /* boot from ROM */
109#define CST43236_BOOT_FROM_FLASH 2 /* boot from FLASH */
110#define CST43236_BOOT_FROM_INVALID 3
111
112/* 4331 chip-specific ChipControl register bits */
113 /* 0 disable */
114#define CCTRL4331_BT_COEXIST (1<<0)
115 /* 0 SECI is disabled (JTAG functional) */
116#define CCTRL4331_SECI (1<<1)
117 /* 0 disable */
118#define CCTRL4331_EXT_LNA (1<<2)
119 /* sprom/gpio13-15 mux */
120#define CCTRL4331_SPROM_GPIO13_15 (1<<3)
121 /* 0 ext pa disable, 1 ext pa enabled */
122#define CCTRL4331_EXTPA_EN (1<<4)
123 /* set drive out GPIO_CLK on sprom_cs pin */
124#define CCTRL4331_GPIOCLK_ON_SPROMCS (1<<5)
125 /* use sprom_cs pin as PCIE mdio interface */
126#define CCTRL4331_PCIE_MDIO_ON_SPROMCS (1<<6)
127 /* aband extpa will be at gpio2/5 and sprom_dout */
128#define CCTRL4331_EXTPA_ON_GPIO2_5 (1<<7)
129 /* override core control on pipe_AuxClkEnable */
130#define CCTRL4331_OVR_PIPEAUXCLKEN (1<<8)
131 /* override core control on pipe_AuxPowerDown */
132#define CCTRL4331_OVR_PIPEAUXPWRDOWN (1<<9)
133 /* pcie_auxclkenable */
134#define CCTRL4331_PCIE_AUXCLKEN (1<<10)
135 /* pcie_pipe_pllpowerdown */
136#define CCTRL4331_PCIE_PIPE_PLLDOWN (1<<11)
137 /* enable bt_shd0 at gpio4 */
138#define CCTRL4331_BT_SHD0_ON_GPIO4 (1<<16)
139 /* enable bt_shd1 at gpio5 */
140#define CCTRL4331_BT_SHD1_ON_GPIO5 (1<<17)
141
142/* 4331 Chip specific ChipStatus register bits */
143 /* crystal frequency 20/40Mhz */
144#define CST4331_XTAL_FREQ 0x00000001
145#define CST4331_SPROM_PRESENT 0x00000002
146#define CST4331_OTP_PRESENT 0x00000004
147#define CST4331_LDO_RF 0x00000008
148#define CST4331_LDO_PAR 0x00000010
149
150/* 4319 chip-specific ChipStatus register bits */
151#define CST4319_SPI_CPULESSUSB 0x00000001
152#define CST4319_SPI_CLK_POL 0x00000002
153#define CST4319_SPI_CLK_PH 0x00000008
154 /* gpio [7:6], SDIO CIS selection */
155#define CST4319_SPROM_OTP_SEL_MASK 0x000000c0
156#define CST4319_SPROM_OTP_SEL_SHIFT 6
157 /* use default CIS, OTP is powered up */
158#define CST4319_DEFCIS_SEL 0x00000000
159 /* use SPROM, OTP is powered up */
160#define CST4319_SPROM_SEL 0x00000040
161 /* use OTP, OTP is powered up */
162#define CST4319_OTP_SEL 0x00000080
163 /* use SPROM, OTP is powered down */
164#define CST4319_OTP_PWRDN 0x000000c0
165 /* gpio [8], sdio/usb mode */
166#define CST4319_SDIO_USB_MODE 0x00000100
167#define CST4319_REMAP_SEL_MASK 0x00000600
168#define CST4319_ILPDIV_EN 0x00000800
169#define CST4319_XTAL_PD_POL 0x00001000
170#define CST4319_LPO_SEL 0x00002000
171#define CST4319_RES_INIT_MODE 0x0000c000
172 /* PALDO is configured with external PNP */
173#define CST4319_PALDO_EXTPNP 0x00010000
174#define CST4319_CBUCK_MODE_MASK 0x00060000
175#define CST4319_CBUCK_MODE_BURST 0x00020000
176#define CST4319_CBUCK_MODE_LPBURST 0x00060000
177#define CST4319_RCAL_VALID 0x01000000
178#define CST4319_RCAL_VALUE_MASK 0x3e000000
179#define CST4319_RCAL_VALUE_SHIFT 25
180
181/* 4336 chip-specific ChipStatus register bits */
182#define CST4336_SPI_MODE_MASK 0x00000001
183#define CST4336_SPROM_PRESENT 0x00000002
184#define CST4336_OTP_PRESENT 0x00000004
185#define CST4336_ARMREMAP_0 0x00000008
186#define CST4336_ILPDIV_EN_MASK 0x00000010
187#define CST4336_ILPDIV_EN_SHIFT 4
188#define CST4336_XTAL_PD_POL_MASK 0x00000020
189#define CST4336_XTAL_PD_POL_SHIFT 5
190#define CST4336_LPO_SEL_MASK 0x00000040
191#define CST4336_LPO_SEL_SHIFT 6
192#define CST4336_RES_INIT_MODE_MASK 0x00000180
193#define CST4336_RES_INIT_MODE_SHIFT 7
194#define CST4336_CBUCK_MODE_MASK 0x00000600
195#define CST4336_CBUCK_MODE_SHIFT 9
196
197/* 4313 chip-specific ChipStatus register bits */
198#define CST4313_SPROM_PRESENT 1
199#define CST4313_OTP_PRESENT 2
200#define CST4313_SPROM_OTP_SEL_MASK 0x00000002
201#define CST4313_SPROM_OTP_SEL_SHIFT 0
202
203/* 4313 Chip specific ChipControl register bits */
204 /* 12 mA drive strengh for later 4313 */
205#define CCTRL_4313_12MA_LED_DRIVE 0x00000007
206
207/* Manufacturer Ids */
208#define MFGID_ARM 0x43b
209#define MFGID_BRCM 0x4bf
210#define MFGID_MIPS 0x4a7
211
212/* Enumeration ROM registers */
213#define ER_EROMENTRY 0x000
214#define ER_REMAPCONTROL 0xe00
215#define ER_REMAPSELECT 0xe04
216#define ER_MASTERSELECT 0xe10
217#define ER_ITCR 0xf00
218#define ER_ITIP 0xf04
219
220/* Erom entries */
221#define ER_TAG 0xe
222#define ER_TAG1 0x6
223#define ER_VALID 1
224#define ER_CI 0
225#define ER_MP 2
226#define ER_ADD 4
227#define ER_END 0xe
228#define ER_BAD 0xffffffff
229
230/* EROM CompIdentA */
231#define CIA_MFG_MASK 0xfff00000
232#define CIA_MFG_SHIFT 20
233#define CIA_CID_MASK 0x000fff00
234#define CIA_CID_SHIFT 8
235#define CIA_CCL_MASK 0x000000f0
236#define CIA_CCL_SHIFT 4
237
238/* EROM CompIdentB */
239#define CIB_REV_MASK 0xff000000
240#define CIB_REV_SHIFT 24
241#define CIB_NSW_MASK 0x00f80000
242#define CIB_NSW_SHIFT 19
243#define CIB_NMW_MASK 0x0007c000
244#define CIB_NMW_SHIFT 14
245#define CIB_NSP_MASK 0x00003e00
246#define CIB_NSP_SHIFT 9
247#define CIB_NMP_MASK 0x000001f0
248#define CIB_NMP_SHIFT 4
249
250/* EROM AddrDesc */
251#define AD_ADDR_MASK 0xfffff000
252#define AD_SP_MASK 0x00000f00
253#define AD_SP_SHIFT 8
254#define AD_ST_MASK 0x000000c0
255#define AD_ST_SHIFT 6
256#define AD_ST_SLAVE 0x00000000
257#define AD_ST_BRIDGE 0x00000040
258#define AD_ST_SWRAP 0x00000080
259#define AD_ST_MWRAP 0x000000c0
260#define AD_SZ_MASK 0x00000030
261#define AD_SZ_SHIFT 4
262#define AD_SZ_4K 0x00000000
263#define AD_SZ_8K 0x00000010
264#define AD_SZ_16K 0x00000020
265#define AD_SZ_SZD 0x00000030
266#define AD_AG32 0x00000008
267#define AD_ADDR_ALIGN 0x00000fff
268#define AD_SZ_BASE 0x00001000 /* 4KB */
269
270/* EROM SizeDesc */
271#define SD_SZ_MASK 0xfffff000
272#define SD_SG32 0x00000008
273#define SD_SZ_ALIGN 0x00000fff
274
275/* PCI config space bit 4 for 4306c0 slow clock source */
276#define PCI_CFG_GPIO_SCS 0x10
277/* PCI config space GPIO 14 for Xtal power-up */
278#define PCI_CFG_GPIO_XTAL 0x40
279/* PCI config space GPIO 15 for PLL power-down */
280#define PCI_CFG_GPIO_PLL 0x80
281
282/* power control defines */
283#define PLL_DELAY 150 /* us pll on delay */
284#define FREF_DELAY 200 /* us fref change delay */
285#define XTAL_ON_DELAY 1000 /* us crystal power-on delay */
286
287/* resetctrl */
288#define AIRC_RESET 1
289
290#define NOREV -1 /* Invalid rev */
291
292/* GPIO Based LED powersave defines */
293#define DEFAULT_GPIO_ONTIME 10 /* Default: 10% on */
294#define DEFAULT_GPIO_OFFTIME 90 /* Default: 10% on */
295
296/* When Srom support present, fields in sromcontrol */
297#define SRC_START 0x80000000
298#define SRC_BUSY 0x80000000
299#define SRC_OPCODE 0x60000000
300#define SRC_OP_READ 0x00000000
301#define SRC_OP_WRITE 0x20000000
302#define SRC_OP_WRDIS 0x40000000
303#define SRC_OP_WREN 0x60000000
304#define SRC_OTPSEL 0x00000010
305#define SRC_LOCK 0x00000008
306#define SRC_SIZE_MASK 0x00000006
307#define SRC_SIZE_1K 0x00000000
308#define SRC_SIZE_4K 0x00000002
309#define SRC_SIZE_16K 0x00000004
310#define SRC_SIZE_SHIFT 1
311#define SRC_PRESENT 0x00000001
312
313/* External PA enable mask */
314#define GPIO_CTRL_EPA_EN_MASK 0x40
315
316#define DEFAULT_GPIOTIMERVAL \
317 ((DEFAULT_GPIO_ONTIME << GPIO_ONTIME_SHIFT) | DEFAULT_GPIO_OFFTIME)
318
319#define BADIDX (SI_MAXCORES + 1)
320
Arend van Spriel5b435de2011-10-05 13:19:03 +0200321#define IS_SIM(chippkg) \
322 ((chippkg == HDLSIM_PKG_ID) || (chippkg == HWSIM_PKG_ID))
323
324/*
325 * Macros to disable/restore function core(D11, ENET, ILINE20, etc) interrupts
326 * before after core switching to avoid invalid register accesss inside ISR.
327 */
328#define INTR_OFF(si, intr_val) \
329 if ((si)->intrsoff_fn && \
330 (si)->coreid[(si)->curidx] == (si)->dev_coreid) \
331 intr_val = (*(si)->intrsoff_fn)((si)->intr_arg)
332
333#define INTR_RESTORE(si, intr_val) \
334 if ((si)->intrsrestore_fn && \
335 (si)->coreid[(si)->curidx] == (si)->dev_coreid) \
336 (*(si)->intrsrestore_fn)((si)->intr_arg, intr_val)
337
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800338#define PCI(sih) (ai_get_buscoretype(sih) == PCI_CORE_ID)
339#define PCIE(sih) (ai_get_buscoretype(sih) == PCIE_CORE_ID)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200340
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800341#define PCI_FORCEHT(sih) (PCIE(sih) && (ai_get_chip_id(sih) == BCM4716_CHIP_ID))
Arend van Spriel5b435de2011-10-05 13:19:03 +0200342
343#ifdef BCMDBG
Joe Perches8505a7e2011-11-13 11:41:04 -0800344#define SI_MSG(fmt, ...) pr_debug(fmt, ##__VA_ARGS__)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200345#else
Joe Perches8505a7e2011-11-13 11:41:04 -0800346#define SI_MSG(fmt, ...) no_printk(fmt, ##__VA_ARGS__)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200347#endif /* BCMDBG */
348
349#define GOODCOREADDR(x, b) \
350 (((x) >= (b)) && ((x) < ((b) + SI_MAXCORES * SI_CORE_SIZE)) && \
351 IS_ALIGNED((x), SI_CORE_SIZE))
352
Arend van Spriel5b435de2011-10-05 13:19:03 +0200353struct aidmp {
354 u32 oobselina30; /* 0x000 */
355 u32 oobselina74; /* 0x004 */
356 u32 PAD[6];
357 u32 oobselinb30; /* 0x020 */
358 u32 oobselinb74; /* 0x024 */
359 u32 PAD[6];
360 u32 oobselinc30; /* 0x040 */
361 u32 oobselinc74; /* 0x044 */
362 u32 PAD[6];
363 u32 oobselind30; /* 0x060 */
364 u32 oobselind74; /* 0x064 */
365 u32 PAD[38];
366 u32 oobselouta30; /* 0x100 */
367 u32 oobselouta74; /* 0x104 */
368 u32 PAD[6];
369 u32 oobseloutb30; /* 0x120 */
370 u32 oobseloutb74; /* 0x124 */
371 u32 PAD[6];
372 u32 oobseloutc30; /* 0x140 */
373 u32 oobseloutc74; /* 0x144 */
374 u32 PAD[6];
375 u32 oobseloutd30; /* 0x160 */
376 u32 oobseloutd74; /* 0x164 */
377 u32 PAD[38];
378 u32 oobsynca; /* 0x200 */
379 u32 oobseloutaen; /* 0x204 */
380 u32 PAD[6];
381 u32 oobsyncb; /* 0x220 */
382 u32 oobseloutben; /* 0x224 */
383 u32 PAD[6];
384 u32 oobsyncc; /* 0x240 */
385 u32 oobseloutcen; /* 0x244 */
386 u32 PAD[6];
387 u32 oobsyncd; /* 0x260 */
388 u32 oobseloutden; /* 0x264 */
389 u32 PAD[38];
390 u32 oobaextwidth; /* 0x300 */
391 u32 oobainwidth; /* 0x304 */
392 u32 oobaoutwidth; /* 0x308 */
393 u32 PAD[5];
394 u32 oobbextwidth; /* 0x320 */
395 u32 oobbinwidth; /* 0x324 */
396 u32 oobboutwidth; /* 0x328 */
397 u32 PAD[5];
398 u32 oobcextwidth; /* 0x340 */
399 u32 oobcinwidth; /* 0x344 */
400 u32 oobcoutwidth; /* 0x348 */
401 u32 PAD[5];
402 u32 oobdextwidth; /* 0x360 */
403 u32 oobdinwidth; /* 0x364 */
404 u32 oobdoutwidth; /* 0x368 */
405 u32 PAD[37];
406 u32 ioctrlset; /* 0x400 */
407 u32 ioctrlclear; /* 0x404 */
408 u32 ioctrl; /* 0x408 */
409 u32 PAD[61];
410 u32 iostatus; /* 0x500 */
411 u32 PAD[127];
412 u32 ioctrlwidth; /* 0x700 */
413 u32 iostatuswidth; /* 0x704 */
414 u32 PAD[62];
415 u32 resetctrl; /* 0x800 */
416 u32 resetstatus; /* 0x804 */
417 u32 resetreadid; /* 0x808 */
418 u32 resetwriteid; /* 0x80c */
419 u32 PAD[60];
420 u32 errlogctrl; /* 0x900 */
421 u32 errlogdone; /* 0x904 */
422 u32 errlogstatus; /* 0x908 */
423 u32 errlogaddrlo; /* 0x90c */
424 u32 errlogaddrhi; /* 0x910 */
425 u32 errlogid; /* 0x914 */
426 u32 errloguser; /* 0x918 */
427 u32 errlogflags; /* 0x91c */
428 u32 PAD[56];
429 u32 intstatus; /* 0xa00 */
430 u32 PAD[127];
431 u32 config; /* 0xe00 */
432 u32 PAD[63];
433 u32 itcr; /* 0xf00 */
434 u32 PAD[3];
435 u32 itipooba; /* 0xf10 */
436 u32 itipoobb; /* 0xf14 */
437 u32 itipoobc; /* 0xf18 */
438 u32 itipoobd; /* 0xf1c */
439 u32 PAD[4];
440 u32 itipoobaout; /* 0xf30 */
441 u32 itipoobbout; /* 0xf34 */
442 u32 itipoobcout; /* 0xf38 */
443 u32 itipoobdout; /* 0xf3c */
444 u32 PAD[4];
445 u32 itopooba; /* 0xf50 */
446 u32 itopoobb; /* 0xf54 */
447 u32 itopoobc; /* 0xf58 */
448 u32 itopoobd; /* 0xf5c */
449 u32 PAD[4];
450 u32 itopoobain; /* 0xf70 */
451 u32 itopoobbin; /* 0xf74 */
452 u32 itopoobcin; /* 0xf78 */
453 u32 itopoobdin; /* 0xf7c */
454 u32 PAD[4];
455 u32 itopreset; /* 0xf90 */
456 u32 PAD[15];
457 u32 peripherialid4; /* 0xfd0 */
458 u32 peripherialid5; /* 0xfd4 */
459 u32 peripherialid6; /* 0xfd8 */
460 u32 peripherialid7; /* 0xfdc */
461 u32 peripherialid0; /* 0xfe0 */
462 u32 peripherialid1; /* 0xfe4 */
463 u32 peripherialid2; /* 0xfe8 */
464 u32 peripherialid3; /* 0xfec */
465 u32 componentid0; /* 0xff0 */
466 u32 componentid1; /* 0xff4 */
467 u32 componentid2; /* 0xff8 */
468 u32 componentid3; /* 0xffc */
469};
470
Arend van Spriel5b435de2011-10-05 13:19:03 +0200471/* parse the enumeration rom to identify all cores */
Arend van Spriel52045632011-12-08 15:06:50 -0800472static void ai_scan(struct si_pub *sih, struct bcma_bus *bus)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200473{
474 struct si_info *sii = (struct si_info *)sih;
Arend van Spriel52045632011-12-08 15:06:50 -0800475 struct bcma_device *core;
476 uint idx;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200477
Arend van Spriel52045632011-12-08 15:06:50 -0800478 list_for_each_entry(core, &bus->cores, list) {
479 idx = core->core_index;
480 sii->cia[idx] = core->id.manuf << CIA_MFG_SHIFT;
481 sii->cia[idx] |= core->id.id << CIA_CID_SHIFT;
482 sii->cia[idx] |= core->id.class << CIA_CCL_SHIFT;
483 sii->cib[idx] = core->id.rev << CIB_REV_SHIFT;
484 sii->coreid[idx] = core->id.id;
485 sii->coresba[idx] = core->addr;
486 sii->coresba_size[idx] = 0x1000;
487 sii->coresba2[idx] = 0;
488 sii->coresba2_size[idx] = 0;
489 sii->wrapba[idx] = core->wrap;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200490 sii->numcores++;
491 }
Arend van Spriel5b435de2011-10-05 13:19:03 +0200492}
493
Arend van Spriel16d28122011-12-08 15:06:51 -0800494static struct bcma_device *ai_find_bcma_core(struct si_pub *sih, uint coreidx)
495{
496 struct si_info *sii = (struct si_info *)sih;
497 struct bcma_device *core;
498
499 list_for_each_entry(core, &sii->icbus->cores, list) {
500 if (core->core_index == coreidx)
501 return core;
502 }
503 return NULL;
504}
Arend van Spriel5b435de2011-10-05 13:19:03 +0200505/*
506 * This function changes the logical "focus" to the indicated core.
507 * Return the current core's virtual address. Since each core starts with the
508 * same set of registers (BIST, clock control, etc), the returned address
509 * contains the first register of this 'common' register block (not to be
510 * confused with 'common core').
511 */
512void __iomem *ai_setcoreidx(struct si_pub *sih, uint coreidx)
513{
514 struct si_info *sii = (struct si_info *)sih;
Arend van Spriel16d28122011-12-08 15:06:51 -0800515 struct bcma_device *core;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200516
Arend van Spriel16d28122011-12-08 15:06:51 -0800517 if (sii->curidx != coreidx) {
518 core = ai_find_bcma_core(sih, coreidx);
519 if (core == NULL)
520 return NULL;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200521
Arend van Spriel16d28122011-12-08 15:06:51 -0800522 (void)bcma_aread32(core, BCMA_IOST);
523 sii->curidx = coreidx;
524 }
Arend van Spriel5b435de2011-10-05 13:19:03 +0200525 return sii->curmap;
526}
527
Arend van Spriel5b435de2011-10-05 13:19:03 +0200528uint ai_corerev(struct si_pub *sih)
529{
530 struct si_info *sii;
531 u32 cib;
532
533 sii = (struct si_info *)sih;
534 cib = sii->cib[sii->curidx];
535 return (cib & CIB_REV_MASK) >> CIB_REV_SHIFT;
536}
537
538bool ai_iscoreup(struct si_pub *sih)
539{
540 struct si_info *sii;
541 struct aidmp *ai;
542
543 sii = (struct si_info *)sih;
544 ai = sii->curwrap;
545
546 return (((R_REG(&ai->ioctrl) & (SICF_FGC | SICF_CLOCK_EN)) ==
547 SICF_CLOCK_EN)
548 && ((R_REG(&ai->resetctrl) & AIRC_RESET) == 0));
549}
550
Arend van Spriel5b435de2011-10-05 13:19:03 +0200551u32 ai_core_cflags(struct si_pub *sih, u32 mask, u32 val)
552{
553 struct si_info *sii;
554 struct aidmp *ai;
555 u32 w;
556
557 sii = (struct si_info *)sih;
558 ai = sii->curwrap;
559
560 if (mask || val) {
561 w = ((R_REG(&ai->ioctrl) & ~mask) | val);
562 W_REG(&ai->ioctrl, w);
563 }
564
565 return R_REG(&ai->ioctrl);
566}
567
568/* return true if PCIE capability exists in the pci config space */
569static bool ai_ispcie(struct si_info *sii)
570{
571 u8 cap_ptr;
572
573 cap_ptr =
Arend van Sprielcbc80db2011-12-08 15:06:48 -0800574 pcicore_find_pci_capability(sii->pcibus, PCI_CAP_ID_EXP, NULL,
Arend van Spriel5b435de2011-10-05 13:19:03 +0200575 NULL);
576 if (!cap_ptr)
577 return false;
578
579 return true;
580}
581
582static bool ai_buscore_prep(struct si_info *sii)
583{
584 /* kludge to enable the clock on the 4306 which lacks a slowclock */
585 if (!ai_ispcie(sii))
586 ai_clkctl_xtal(&sii->pub, XTAL | PLL, ON);
587 return true;
588}
589
590u32 ai_core_sflags(struct si_pub *sih, u32 mask, u32 val)
591{
592 struct si_info *sii;
593 struct aidmp *ai;
594 u32 w;
595
596 sii = (struct si_info *)sih;
597 ai = sii->curwrap;
598
599 if (mask || val) {
600 w = ((R_REG(&ai->iostatus) & ~mask) | val);
601 W_REG(&ai->iostatus, w);
602 }
603
604 return R_REG(&ai->iostatus);
605}
606
607static bool
608ai_buscore_setup(struct si_info *sii, u32 savewin, uint *origidx)
609{
610 bool pci, pcie;
611 uint i;
612 uint pciidx, pcieidx, pcirev, pcierev;
613 struct chipcregs __iomem *cc;
614
615 cc = ai_setcoreidx(&sii->pub, SI_CC_IDX);
616
617 /* get chipcommon rev */
618 sii->pub.ccrev = (int)ai_corerev(&sii->pub);
619
620 /* get chipcommon chipstatus */
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800621 if (ai_get_ccrev(&sii->pub) >= 11)
Arend van Spriel2e397c32011-12-08 15:06:44 -0800622 sii->chipst = R_REG(&cc->chipstatus);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200623
624 /* get chipcommon capabilites */
625 sii->pub.cccaps = R_REG(&cc->capabilities);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200626
627 /* get pmu rev and caps */
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800628 if (ai_get_cccaps(&sii->pub) & CC_CAP_PMU) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200629 sii->pub.pmucaps = R_REG(&cc->pmucapabilities);
630 sii->pub.pmurev = sii->pub.pmucaps & PCAP_REV_MASK;
631 }
632
633 /* figure out bus/orignal core idx */
634 sii->pub.buscoretype = NODEV_CORE_ID;
635 sii->pub.buscorerev = NOREV;
Arend van Spriel2e397c32011-12-08 15:06:44 -0800636 sii->buscoreidx = BADIDX;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200637
638 pci = pcie = false;
639 pcirev = pcierev = NOREV;
640 pciidx = pcieidx = BADIDX;
641
642 for (i = 0; i < sii->numcores; i++) {
643 uint cid, crev;
644
645 ai_setcoreidx(&sii->pub, i);
646 cid = ai_coreid(&sii->pub);
647 crev = ai_corerev(&sii->pub);
648
649 if (cid == PCI_CORE_ID) {
650 pciidx = i;
651 pcirev = crev;
652 pci = true;
653 } else if (cid == PCIE_CORE_ID) {
654 pcieidx = i;
655 pcierev = crev;
656 pcie = true;
657 }
658
659 /* find the core idx before entering this func. */
660 if ((savewin && (savewin == sii->coresba[i])) ||
661 (cc == sii->regs[i]))
662 *origidx = i;
663 }
664
665 if (pci && pcie) {
666 if (ai_ispcie(sii))
667 pci = false;
668 else
669 pcie = false;
670 }
671 if (pci) {
672 sii->pub.buscoretype = PCI_CORE_ID;
673 sii->pub.buscorerev = pcirev;
Arend van Spriel2e397c32011-12-08 15:06:44 -0800674 sii->buscoreidx = pciidx;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200675 } else if (pcie) {
676 sii->pub.buscoretype = PCIE_CORE_ID;
677 sii->pub.buscorerev = pcierev;
Arend van Spriel2e397c32011-12-08 15:06:44 -0800678 sii->buscoreidx = pcieidx;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200679 }
680
681 /* fixup necessary chip/core configurations */
Arend van Sprielad5db132011-12-08 15:06:55 -0800682 if (!sii->pch) {
683 sii->pch = pcicore_init(&sii->pub, sii->pcibus,
684 sii->curmap + PCI_16KB0_PCIREGS_OFFSET);
685 if (sii->pch == NULL)
686 return false;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200687 }
688 if (ai_pci_fixcfg(&sii->pub)) {
689 /* si_doattach: si_pci_fixcfg failed */
690 return false;
691 }
692
693 /* return to the original core */
694 ai_setcoreidx(&sii->pub, *origidx);
695
696 return true;
697}
698
699/*
700 * get boardtype and boardrev
701 */
702static __used void ai_nvram_process(struct si_info *sii)
703{
704 uint w = 0;
705
706 /* do a pci config read to get subsystem id and subvendor id */
Arend van Sprielcbc80db2011-12-08 15:06:48 -0800707 pci_read_config_dword(sii->pcibus, PCI_SUBSYSTEM_VENDOR_ID, &w);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200708
709 sii->pub.boardvendor = w & 0xffff;
710 sii->pub.boardtype = (w >> 16) & 0xffff;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200711}
712
713static struct si_info *ai_doattach(struct si_info *sii,
Arend van Spriel28a53442011-12-08 15:06:49 -0800714 struct bcma_bus *pbus)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200715{
Arend van Spriel28a53442011-12-08 15:06:49 -0800716 void __iomem *regs = pbus->mmio;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200717 struct si_pub *sih = &sii->pub;
718 u32 w, savewin;
719 struct chipcregs __iomem *cc;
720 uint socitype;
721 uint origidx;
722
723 memset((unsigned char *) sii, 0, sizeof(struct si_info));
724
725 savewin = 0;
726
Arend van Spriel28a53442011-12-08 15:06:49 -0800727 sii->icbus = pbus;
Arend van Spriel2e397c32011-12-08 15:06:44 -0800728 sii->buscoreidx = BADIDX;
Arend van Spriel28a53442011-12-08 15:06:49 -0800729 sii->pcibus = pbus->host_pci;
Arend van Spriel52045632011-12-08 15:06:50 -0800730 sii->curmap = regs;
731 sii->curwrap = sii->curmap + SI_CORE_SIZE;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200732
Arend van Spriel16d28122011-12-08 15:06:51 -0800733 /* switch to Chipcommon core */
734 bcma_read32(pbus->drv_cc.core, 0);
735 savewin = SI_ENUM_BASE;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200736
Arend van Spriel5b435de2011-10-05 13:19:03 +0200737 cc = (struct chipcregs __iomem *) regs;
738
739 /* bus/core/clk setup for register access */
740 if (!ai_buscore_prep(sii))
741 return NULL;
742
743 /*
744 * ChipID recognition.
745 * We assume we can read chipid at offset 0 from the regs arg.
746 * If we add other chiptypes (or if we need to support old sdio
747 * hosts w/o chipcommon), some way of recognizing them needs to
748 * be added here.
749 */
750 w = R_REG(&cc->chipid);
751 socitype = (w & CID_TYPE_MASK) >> CID_TYPE_SHIFT;
752 /* Might as wll fill in chip id rev & pkg */
753 sih->chip = w & CID_ID_MASK;
754 sih->chiprev = (w & CID_REV_MASK) >> CID_REV_SHIFT;
755 sih->chippkg = (w & CID_PKG_MASK) >> CID_PKG_SHIFT;
756
Arend van Spriel5b435de2011-10-05 13:19:03 +0200757 /* scan for cores */
758 if (socitype == SOCI_AI) {
Joe Perches8505a7e2011-11-13 11:41:04 -0800759 SI_MSG("Found chip type AI (0x%08x)\n", w);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200760 /* pass chipc address instead of original core base */
Arend van Spriel52045632011-12-08 15:06:50 -0800761 ai_scan(&sii->pub, pbus);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200762 } else {
763 /* Found chip of unknown type */
764 return NULL;
765 }
766 /* no cores found, bail out */
767 if (sii->numcores == 0)
768 return NULL;
769
770 /* bus/core/clk setup */
771 origidx = SI_CC_IDX;
772 if (!ai_buscore_setup(sii, savewin, &origidx))
773 goto exit;
774
775 /* Init nvram from sprom/otp if they exist */
776 if (srom_var_init(&sii->pub, cc))
777 goto exit;
778
779 ai_nvram_process(sii);
780
781 /* === NVRAM, clock is ready === */
782 cc = (struct chipcregs __iomem *) ai_setcore(sih, CC_CORE_ID, 0);
783 W_REG(&cc->gpiopullup, 0);
784 W_REG(&cc->gpiopulldown, 0);
785 ai_setcoreidx(sih, origidx);
786
787 /* PMU specific initializations */
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800788 if (ai_get_cccaps(sih) & CC_CAP_PMU) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200789 u32 xtalfreq;
790 si_pmu_init(sih);
791 si_pmu_chip_init(sih);
792
793 xtalfreq = si_pmu_measure_alpclk(sih);
794 si_pmu_pll_init(sih, xtalfreq);
795 si_pmu_res_init(sih);
796 si_pmu_swreg_init(sih);
797 }
798
799 /* setup the GPIO based LED powersave register */
800 w = getintvar(sih, BRCMS_SROM_LEDDC);
801 if (w == 0)
802 w = DEFAULT_GPIOTIMERVAL;
Arend van Spriel7d8e18e2011-12-08 15:06:56 -0800803 ai_cc_reg(sih, offsetof(struct chipcregs, gpiotimerval),
804 ~0, w);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200805
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800806 if (PCIE(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +0200807 pcicore_attach(sii->pch, SI_DOATTACH);
808
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800809 if (ai_get_chip_id(sih) == BCM43224_CHIP_ID) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200810 /*
811 * enable 12 mA drive strenth for 43224 and
812 * set chipControl register bit 15
813 */
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800814 if (ai_get_chiprev(sih) == 0) {
Joe Perches8505a7e2011-11-13 11:41:04 -0800815 SI_MSG("Applying 43224A0 WARs\n");
Arend van Spriel7d8e18e2011-12-08 15:06:56 -0800816 ai_cc_reg(sih, offsetof(struct chipcregs, chipcontrol),
817 CCTRL43224_GPIO_TOGGLE,
818 CCTRL43224_GPIO_TOGGLE);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200819 si_pmu_chipcontrol(sih, 0, CCTRL_43224A0_12MA_LED_DRIVE,
820 CCTRL_43224A0_12MA_LED_DRIVE);
821 }
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800822 if (ai_get_chiprev(sih) >= 1) {
Joe Perches8505a7e2011-11-13 11:41:04 -0800823 SI_MSG("Applying 43224B0+ WARs\n");
Arend van Spriel5b435de2011-10-05 13:19:03 +0200824 si_pmu_chipcontrol(sih, 0, CCTRL_43224B0_12MA_LED_DRIVE,
825 CCTRL_43224B0_12MA_LED_DRIVE);
826 }
827 }
828
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800829 if (ai_get_chip_id(sih) == BCM4313_CHIP_ID) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200830 /*
831 * enable 12 mA drive strenth for 4313 and
832 * set chipControl register bit 1
833 */
Joe Perches8505a7e2011-11-13 11:41:04 -0800834 SI_MSG("Applying 4313 WARs\n");
Arend van Spriel5b435de2011-10-05 13:19:03 +0200835 si_pmu_chipcontrol(sih, 0, CCTRL_4313_12MA_LED_DRIVE,
836 CCTRL_4313_12MA_LED_DRIVE);
837 }
838
839 return sii;
840
841 exit:
842 if (sii->pch)
843 pcicore_deinit(sii->pch);
844 sii->pch = NULL;
845
846 return NULL;
847}
848
849/*
Arend van Spriel28a53442011-12-08 15:06:49 -0800850 * Allocate a si handle and do the attach.
Arend van Spriel5b435de2011-10-05 13:19:03 +0200851 */
852struct si_pub *
Arend van Spriel28a53442011-12-08 15:06:49 -0800853ai_attach(struct bcma_bus *pbus)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200854{
855 struct si_info *sii;
856
857 /* alloc struct si_info */
858 sii = kmalloc(sizeof(struct si_info), GFP_ATOMIC);
859 if (sii == NULL)
860 return NULL;
861
Arend van Spriel28a53442011-12-08 15:06:49 -0800862 if (ai_doattach(sii, pbus) == NULL) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200863 kfree(sii);
864 return NULL;
865 }
866
867 return (struct si_pub *) sii;
868}
869
870/* may be called with core in reset */
871void ai_detach(struct si_pub *sih)
872{
873 struct si_info *sii;
874
875 struct si_pub *si_local = NULL;
876 memcpy(&si_local, &sih, sizeof(struct si_pub **));
877
878 sii = (struct si_info *)sih;
879
880 if (sii == NULL)
881 return;
882
883 if (sii->pch)
884 pcicore_deinit(sii->pch);
885 sii->pch = NULL;
886
887 srom_free_vars(sih);
888 kfree(sii);
889}
890
891/* register driver interrupt disabling and restoring callback functions */
892void
893ai_register_intr_callback(struct si_pub *sih, void *intrsoff_fn,
894 void *intrsrestore_fn,
895 void *intrsenabled_fn, void *intr_arg)
896{
897 struct si_info *sii;
898
899 sii = (struct si_info *)sih;
900 sii->intr_arg = intr_arg;
901 sii->intrsoff_fn = (u32 (*)(void *)) intrsoff_fn;
902 sii->intrsrestore_fn = (void (*) (void *, u32)) intrsrestore_fn;
903 sii->intrsenabled_fn = (bool (*)(void *)) intrsenabled_fn;
904 /* save current core id. when this function called, the current core
905 * must be the core which provides driver functions(il, et, wl, etc.)
906 */
907 sii->dev_coreid = sii->coreid[sii->curidx];
908}
909
910void ai_deregister_intr_callback(struct si_pub *sih)
911{
912 struct si_info *sii;
913
914 sii = (struct si_info *)sih;
915 sii->intrsoff_fn = NULL;
916}
917
918uint ai_coreid(struct si_pub *sih)
919{
920 struct si_info *sii;
921
922 sii = (struct si_info *)sih;
923 return sii->coreid[sii->curidx];
924}
925
926uint ai_coreidx(struct si_pub *sih)
927{
928 struct si_info *sii;
929
930 sii = (struct si_info *)sih;
931 return sii->curidx;
932}
933
Arend van Spriel5b435de2011-10-05 13:19:03 +0200934/* return index of coreid or BADIDX if not found */
935uint ai_findcoreidx(struct si_pub *sih, uint coreid, uint coreunit)
936{
Arend van Spriel16d28122011-12-08 15:06:51 -0800937 struct bcma_device *core;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200938 struct si_info *sii;
939 uint found;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200940
941 sii = (struct si_info *)sih;
942
943 found = 0;
944
Arend van Spriel16d28122011-12-08 15:06:51 -0800945 list_for_each_entry(core, &sii->icbus->cores, list)
946 if (core->id.id == coreid) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200947 if (found == coreunit)
Arend van Spriel16d28122011-12-08 15:06:51 -0800948 return core->core_index;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200949 found++;
950 }
951
952 return BADIDX;
953}
954
955/*
956 * This function changes logical "focus" to the indicated core;
957 * must be called with interrupts off.
958 * Moreover, callers should keep interrupts off during switching
959 * out of and back to d11 core.
960 */
961void __iomem *ai_setcore(struct si_pub *sih, uint coreid, uint coreunit)
962{
963 uint idx;
964
965 idx = ai_findcoreidx(sih, coreid, coreunit);
966 if (idx >= SI_MAXCORES)
967 return NULL;
968
969 return ai_setcoreidx(sih, idx);
970}
971
972/* Turn off interrupt as required by ai_setcore, before switch core */
973void __iomem *ai_switch_core(struct si_pub *sih, uint coreid, uint *origidx,
974 uint *intr_val)
975{
976 void __iomem *cc;
977 struct si_info *sii;
978
979 sii = (struct si_info *)sih;
980
Arend van Spriel5b435de2011-10-05 13:19:03 +0200981 INTR_OFF(sii, *intr_val);
982 *origidx = sii->curidx;
983 cc = ai_setcore(sih, coreid, 0);
984 return cc;
985}
986
987/* restore coreidx and restore interrupt */
988void ai_restore_core(struct si_pub *sih, uint coreid, uint intr_val)
989{
990 struct si_info *sii;
991
992 sii = (struct si_info *)sih;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200993
994 ai_setcoreidx(sih, coreid);
995 INTR_RESTORE(sii, intr_val);
996}
997
Arend van Spriel5b435de2011-10-05 13:19:03 +0200998/*
999 * Switch to 'coreidx', issue a single arbitrary 32bit register mask&set
1000 * operation, switch back to the original core, and return the new value.
1001 *
1002 * When using the silicon backplane, no fiddling with interrupts or core
1003 * switches is needed.
1004 *
1005 * Also, when using pci/pcie, we can optimize away the core switching for pci
1006 * registers and (on newer pci cores) chipcommon registers.
1007 */
Arend van Spriel7d8e18e2011-12-08 15:06:56 -08001008uint ai_cc_reg(struct si_pub *sih, uint regoff, u32 mask, u32 val)
Arend van Spriel5b435de2011-10-05 13:19:03 +02001009{
Arend van Spriel7d8e18e2011-12-08 15:06:56 -08001010 struct bcma_device *cc;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001011 uint origidx = 0;
Arend van Spriel7d8e18e2011-12-08 15:06:56 -08001012 u32 w;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001013 uint intr_val = 0;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001014 struct si_info *sii;
1015
1016 sii = (struct si_info *)sih;
Arend van Spriel7d8e18e2011-12-08 15:06:56 -08001017 cc = sii->icbus->drv_cc.core;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001018
Arend van Sprielad5db132011-12-08 15:06:55 -08001019 INTR_OFF(sii, intr_val);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001020
Arend van Sprielad5db132011-12-08 15:06:55 -08001021 /* save current core index */
1022 origidx = ai_coreidx(&sii->pub);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001023
Arend van Spriel5b435de2011-10-05 13:19:03 +02001024 /* mask and set */
1025 if (mask || val) {
Arend van Spriel7d8e18e2011-12-08 15:06:56 -08001026 bcma_maskset32(cc, regoff, ~mask, val);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001027 }
1028
1029 /* readback */
Arend van Spriel7d8e18e2011-12-08 15:06:56 -08001030 w = bcma_read32(cc, regoff);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001031
Arend van Sprielad5db132011-12-08 15:06:55 -08001032 /* restore core index */
Arend van Spriel7d8e18e2011-12-08 15:06:56 -08001033 ai_setcoreidx(&sii->pub, origidx);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001034
Arend van Sprielad5db132011-12-08 15:06:55 -08001035 INTR_RESTORE(sii, intr_val);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001036
1037 return w;
1038}
1039
1040void ai_core_disable(struct si_pub *sih, u32 bits)
1041{
1042 struct si_info *sii;
1043 u32 dummy;
1044 struct aidmp *ai;
1045
1046 sii = (struct si_info *)sih;
1047
1048 ai = sii->curwrap;
1049
1050 /* if core is already in reset, just return */
1051 if (R_REG(&ai->resetctrl) & AIRC_RESET)
1052 return;
1053
1054 W_REG(&ai->ioctrl, bits);
1055 dummy = R_REG(&ai->ioctrl);
1056 udelay(10);
1057
1058 W_REG(&ai->resetctrl, AIRC_RESET);
1059 udelay(1);
1060}
1061
1062/* reset and re-enable a core
1063 * inputs:
1064 * bits - core specific bits that are set during and after reset sequence
1065 * resetbits - core specific bits that are set only during reset sequence
1066 */
1067void ai_core_reset(struct si_pub *sih, u32 bits, u32 resetbits)
1068{
1069 struct si_info *sii;
1070 struct aidmp *ai;
1071 u32 dummy;
1072
1073 sii = (struct si_info *)sih;
1074 ai = sii->curwrap;
1075
1076 /*
1077 * Must do the disable sequence first to work
1078 * for arbitrary current core state.
1079 */
1080 ai_core_disable(sih, (bits | resetbits));
1081
1082 /*
1083 * Now do the initialization sequence.
1084 */
1085 W_REG(&ai->ioctrl, (bits | SICF_FGC | SICF_CLOCK_EN));
1086 dummy = R_REG(&ai->ioctrl);
1087 W_REG(&ai->resetctrl, 0);
1088 udelay(1);
1089
1090 W_REG(&ai->ioctrl, (bits | SICF_CLOCK_EN));
1091 dummy = R_REG(&ai->ioctrl);
1092 udelay(1);
1093}
1094
1095/* return the slow clock source - LPO, XTAL, or PCI */
1096static uint ai_slowclk_src(struct si_info *sii)
1097{
1098 struct chipcregs __iomem *cc;
1099 u32 val;
1100
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001101 if (ai_get_ccrev(&sii->pub) < 6) {
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001102 pci_read_config_dword(sii->pcibus, PCI_GPIO_OUT,
Arend van Spriel5b435de2011-10-05 13:19:03 +02001103 &val);
1104 if (val & PCI_CFG_GPIO_SCS)
1105 return SCC_SS_PCI;
1106 return SCC_SS_XTAL;
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001107 } else if (ai_get_ccrev(&sii->pub) < 10) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001108 cc = (struct chipcregs __iomem *)
1109 ai_setcoreidx(&sii->pub, sii->curidx);
1110 return R_REG(&cc->slow_clk_ctl) & SCC_SS_MASK;
1111 } else /* Insta-clock */
1112 return SCC_SS_XTAL;
1113}
1114
1115/*
1116* return the ILP (slowclock) min or max frequency
1117* precondition: we've established the chip has dynamic clk control
1118*/
1119static uint ai_slowclk_freq(struct si_info *sii, bool max_freq,
1120 struct chipcregs __iomem *cc)
1121{
1122 u32 slowclk;
1123 uint div;
1124
1125 slowclk = ai_slowclk_src(sii);
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001126 if (ai_get_ccrev(&sii->pub) < 6) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001127 if (slowclk == SCC_SS_PCI)
1128 return max_freq ? (PCIMAXFREQ / 64)
1129 : (PCIMINFREQ / 64);
1130 else
1131 return max_freq ? (XTALMAXFREQ / 32)
1132 : (XTALMINFREQ / 32);
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001133 } else if (ai_get_ccrev(&sii->pub) < 10) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001134 div = 4 *
1135 (((R_REG(&cc->slow_clk_ctl) & SCC_CD_MASK) >>
1136 SCC_CD_SHIFT) + 1);
1137 if (slowclk == SCC_SS_LPO)
1138 return max_freq ? LPOMAXFREQ : LPOMINFREQ;
1139 else if (slowclk == SCC_SS_XTAL)
1140 return max_freq ? (XTALMAXFREQ / div)
1141 : (XTALMINFREQ / div);
1142 else if (slowclk == SCC_SS_PCI)
1143 return max_freq ? (PCIMAXFREQ / div)
1144 : (PCIMINFREQ / div);
1145 } else {
1146 /* Chipc rev 10 is InstaClock */
1147 div = R_REG(&cc->system_clk_ctl) >> SYCC_CD_SHIFT;
1148 div = 4 * (div + 1);
1149 return max_freq ? XTALMAXFREQ : (XTALMINFREQ / div);
1150 }
1151 return 0;
1152}
1153
1154static void
1155ai_clkctl_setdelay(struct si_info *sii, struct chipcregs __iomem *cc)
1156{
1157 uint slowmaxfreq, pll_delay, slowclk;
1158 uint pll_on_delay, fref_sel_delay;
1159
1160 pll_delay = PLL_DELAY;
1161
1162 /*
1163 * If the slow clock is not sourced by the xtal then
1164 * add the xtal_on_delay since the xtal will also be
1165 * powered down by dynamic clk control logic.
1166 */
1167
1168 slowclk = ai_slowclk_src(sii);
1169 if (slowclk != SCC_SS_XTAL)
1170 pll_delay += XTAL_ON_DELAY;
1171
1172 /* Starting with 4318 it is ILP that is used for the delays */
1173 slowmaxfreq =
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001174 ai_slowclk_freq(sii,
1175 (ai_get_ccrev(&sii->pub) >= 10) ? false : true, cc);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001176
1177 pll_on_delay = ((slowmaxfreq * pll_delay) + 999999) / 1000000;
1178 fref_sel_delay = ((slowmaxfreq * FREF_DELAY) + 999999) / 1000000;
1179
1180 W_REG(&cc->pll_on_delay, pll_on_delay);
1181 W_REG(&cc->fref_sel_delay, fref_sel_delay);
1182}
1183
1184/* initialize power control delay registers */
1185void ai_clkctl_init(struct si_pub *sih)
1186{
1187 struct si_info *sii;
1188 uint origidx = 0;
1189 struct chipcregs __iomem *cc;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001190
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001191 if (!(ai_get_cccaps(sih) & CC_CAP_PWR_CTL))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001192 return;
1193
1194 sii = (struct si_info *)sih;
Arend van Sprielad5db132011-12-08 15:06:55 -08001195 origidx = sii->curidx;
1196 cc = (struct chipcregs __iomem *)
1197 ai_setcore(sih, CC_CORE_ID, 0);
1198 if (cc == NULL)
1199 return;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001200
1201 /* set all Instaclk chip ILP to 1 MHz */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001202 if (ai_get_ccrev(sih) >= 10)
Arend van Spriel5b435de2011-10-05 13:19:03 +02001203 SET_REG(&cc->system_clk_ctl, SYCC_CD_MASK,
1204 (ILP_DIV_1MHZ << SYCC_CD_SHIFT));
1205
1206 ai_clkctl_setdelay(sii, cc);
1207
Arend van Sprielad5db132011-12-08 15:06:55 -08001208 ai_setcoreidx(sih, origidx);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001209}
1210
1211/*
1212 * return the value suitable for writing to the
1213 * dot11 core FAST_PWRUP_DELAY register
1214 */
1215u16 ai_clkctl_fast_pwrup_delay(struct si_pub *sih)
1216{
1217 struct si_info *sii;
1218 uint origidx = 0;
1219 struct chipcregs __iomem *cc;
1220 uint slowminfreq;
1221 u16 fpdelay;
1222 uint intr_val = 0;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001223
1224 sii = (struct si_info *)sih;
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001225 if (ai_get_cccaps(sih) & CC_CAP_PMU) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001226 INTR_OFF(sii, intr_val);
1227 fpdelay = si_pmu_fast_pwrup_delay(sih);
1228 INTR_RESTORE(sii, intr_val);
1229 return fpdelay;
1230 }
1231
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001232 if (!(ai_get_cccaps(sih) & CC_CAP_PWR_CTL))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001233 return 0;
1234
Arend van Spriel5b435de2011-10-05 13:19:03 +02001235 fpdelay = 0;
Arend van Sprielad5db132011-12-08 15:06:55 -08001236 origidx = sii->curidx;
1237 INTR_OFF(sii, intr_val);
1238 cc = (struct chipcregs __iomem *)
1239 ai_setcore(sih, CC_CORE_ID, 0);
1240 if (cc == NULL)
1241 goto done;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001242
1243 slowminfreq = ai_slowclk_freq(sii, false, cc);
1244 fpdelay = (((R_REG(&cc->pll_on_delay) + 2) * 1000000) +
1245 (slowminfreq - 1)) / slowminfreq;
1246
1247 done:
Arend van Sprielad5db132011-12-08 15:06:55 -08001248 ai_setcoreidx(sih, origidx);
1249 INTR_RESTORE(sii, intr_val);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001250 return fpdelay;
1251}
1252
1253/* turn primary xtal and/or pll off/on */
1254int ai_clkctl_xtal(struct si_pub *sih, uint what, bool on)
1255{
1256 struct si_info *sii;
1257 u32 in, out, outen;
1258
1259 sii = (struct si_info *)sih;
1260
1261 /* pcie core doesn't have any mapping to control the xtal pu */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001262 if (PCIE(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001263 return -1;
1264
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001265 pci_read_config_dword(sii->pcibus, PCI_GPIO_IN, &in);
1266 pci_read_config_dword(sii->pcibus, PCI_GPIO_OUT, &out);
1267 pci_read_config_dword(sii->pcibus, PCI_GPIO_OUTEN, &outen);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001268
1269 /*
1270 * Avoid glitching the clock if GPRS is already using it.
1271 * We can't actually read the state of the PLLPD so we infer it
1272 * by the value of XTAL_PU which *is* readable via gpioin.
1273 */
1274 if (on && (in & PCI_CFG_GPIO_XTAL))
1275 return 0;
1276
1277 if (what & XTAL)
1278 outen |= PCI_CFG_GPIO_XTAL;
1279 if (what & PLL)
1280 outen |= PCI_CFG_GPIO_PLL;
1281
1282 if (on) {
1283 /* turn primary xtal on */
1284 if (what & XTAL) {
1285 out |= PCI_CFG_GPIO_XTAL;
1286 if (what & PLL)
1287 out |= PCI_CFG_GPIO_PLL;
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001288 pci_write_config_dword(sii->pcibus,
Arend van Spriel5b435de2011-10-05 13:19:03 +02001289 PCI_GPIO_OUT, out);
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001290 pci_write_config_dword(sii->pcibus,
Arend van Spriel5b435de2011-10-05 13:19:03 +02001291 PCI_GPIO_OUTEN, outen);
1292 udelay(XTAL_ON_DELAY);
1293 }
1294
1295 /* turn pll on */
1296 if (what & PLL) {
1297 out &= ~PCI_CFG_GPIO_PLL;
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001298 pci_write_config_dword(sii->pcibus,
Arend van Spriel5b435de2011-10-05 13:19:03 +02001299 PCI_GPIO_OUT, out);
1300 mdelay(2);
1301 }
1302 } else {
1303 if (what & XTAL)
1304 out &= ~PCI_CFG_GPIO_XTAL;
1305 if (what & PLL)
1306 out |= PCI_CFG_GPIO_PLL;
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001307 pci_write_config_dword(sii->pcibus,
Arend van Spriel5b435de2011-10-05 13:19:03 +02001308 PCI_GPIO_OUT, out);
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001309 pci_write_config_dword(sii->pcibus,
Arend van Spriel5b435de2011-10-05 13:19:03 +02001310 PCI_GPIO_OUTEN, outen);
1311 }
1312
1313 return 0;
1314}
1315
1316/* clk control mechanism through chipcommon, no policy checking */
1317static bool _ai_clkctl_cc(struct si_info *sii, uint mode)
1318{
1319 uint origidx = 0;
1320 struct chipcregs __iomem *cc;
1321 u32 scc;
1322 uint intr_val = 0;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001323
1324 /* chipcommon cores prior to rev6 don't support dynamic clock control */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001325 if (ai_get_ccrev(&sii->pub) < 6)
Arend van Spriel5b435de2011-10-05 13:19:03 +02001326 return false;
1327
Arend van Sprielad5db132011-12-08 15:06:55 -08001328 INTR_OFF(sii, intr_val);
1329 origidx = sii->curidx;
1330 cc = (struct chipcregs __iomem *)
1331 ai_setcore(&sii->pub, CC_CORE_ID, 0);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001332
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001333 if (!(ai_get_cccaps(&sii->pub) & CC_CAP_PWR_CTL) &&
1334 (ai_get_ccrev(&sii->pub) < 20))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001335 goto done;
1336
1337 switch (mode) {
1338 case CLK_FAST: /* FORCEHT, fast (pll) clock */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001339 if (ai_get_ccrev(&sii->pub) < 10) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001340 /*
1341 * don't forget to force xtal back
1342 * on before we clear SCC_DYN_XTAL..
1343 */
1344 ai_clkctl_xtal(&sii->pub, XTAL, ON);
1345 SET_REG(&cc->slow_clk_ctl,
1346 (SCC_XC | SCC_FS | SCC_IP), SCC_IP);
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001347 } else if (ai_get_ccrev(&sii->pub) < 20) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001348 OR_REG(&cc->system_clk_ctl, SYCC_HR);
1349 } else {
1350 OR_REG(&cc->clk_ctl_st, CCS_FORCEHT);
1351 }
1352
1353 /* wait for the PLL */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001354 if (ai_get_cccaps(&sii->pub) & CC_CAP_PMU) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001355 u32 htavail = CCS_HTAVAIL;
1356 SPINWAIT(((R_REG(&cc->clk_ctl_st) & htavail)
1357 == 0), PMU_MAX_TRANSITION_DLY);
1358 } else {
1359 udelay(PLL_DELAY);
1360 }
1361 break;
1362
1363 case CLK_DYNAMIC: /* enable dynamic clock control */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001364 if (ai_get_ccrev(&sii->pub) < 10) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001365 scc = R_REG(&cc->slow_clk_ctl);
1366 scc &= ~(SCC_FS | SCC_IP | SCC_XC);
1367 if ((scc & SCC_SS_MASK) != SCC_SS_XTAL)
1368 scc |= SCC_XC;
1369 W_REG(&cc->slow_clk_ctl, scc);
1370
1371 /*
1372 * for dynamic control, we have to
1373 * release our xtal_pu "force on"
1374 */
1375 if (scc & SCC_XC)
1376 ai_clkctl_xtal(&sii->pub, XTAL, OFF);
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001377 } else if (ai_get_ccrev(&sii->pub) < 20) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001378 /* Instaclock */
1379 AND_REG(&cc->system_clk_ctl, ~SYCC_HR);
1380 } else {
1381 AND_REG(&cc->clk_ctl_st, ~CCS_FORCEHT);
1382 }
1383 break;
1384
1385 default:
1386 break;
1387 }
1388
1389 done:
Arend van Sprielad5db132011-12-08 15:06:55 -08001390 ai_setcoreidx(&sii->pub, origidx);
1391 INTR_RESTORE(sii, intr_val);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001392 return mode == CLK_FAST;
1393}
1394
1395/*
1396 * clock control policy function throught chipcommon
1397 *
1398 * set dynamic clk control mode (forceslow, forcefast, dynamic)
1399 * returns true if we are forcing fast clock
1400 * this is a wrapper over the next internal function
1401 * to allow flexible policy settings for outside caller
1402 */
1403bool ai_clkctl_cc(struct si_pub *sih, uint mode)
1404{
1405 struct si_info *sii;
1406
1407 sii = (struct si_info *)sih;
1408
1409 /* chipcommon cores prior to rev6 don't support dynamic clock control */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001410 if (ai_get_ccrev(sih) < 6)
Arend van Spriel5b435de2011-10-05 13:19:03 +02001411 return false;
1412
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001413 if (PCI_FORCEHT(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001414 return mode == CLK_FAST;
1415
1416 return _ai_clkctl_cc(sii, mode);
1417}
1418
Arend van Spriel5b435de2011-10-05 13:19:03 +02001419void ai_pci_up(struct si_pub *sih)
1420{
1421 struct si_info *sii;
1422
1423 sii = (struct si_info *)sih;
1424
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001425 if (PCI_FORCEHT(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001426 _ai_clkctl_cc(sii, CLK_FAST);
1427
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001428 if (PCIE(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001429 pcicore_up(sii->pch, SI_PCIUP);
1430
1431}
1432
1433/* Unconfigure and/or apply various WARs when system is going to sleep mode */
1434void ai_pci_sleep(struct si_pub *sih)
1435{
1436 struct si_info *sii;
1437
1438 sii = (struct si_info *)sih;
1439
1440 pcicore_sleep(sii->pch);
1441}
1442
1443/* Unconfigure and/or apply various WARs when going down */
1444void ai_pci_down(struct si_pub *sih)
1445{
1446 struct si_info *sii;
1447
1448 sii = (struct si_info *)sih;
1449
1450 /* release FORCEHT since chip is going to "down" state */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001451 if (PCI_FORCEHT(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001452 _ai_clkctl_cc(sii, CLK_DYNAMIC);
1453
1454 pcicore_down(sii->pch, SI_PCIDOWN);
1455}
1456
1457/*
1458 * Configure the pci core for pci client (NIC) action
1459 * coremask is the bitvec of cores by index to be enabled.
1460 */
1461void ai_pci_setup(struct si_pub *sih, uint coremask)
1462{
1463 struct si_info *sii;
1464 struct sbpciregs __iomem *regs = NULL;
Arend van Spriel834d5842011-12-08 15:06:57 -08001465 u32 w;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001466 uint idx = 0;
1467
1468 sii = (struct si_info *)sih;
1469
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001470 if (PCI(sih)) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001471 /* get current core index */
1472 idx = sii->curidx;
1473
Arend van Spriel5b435de2011-10-05 13:19:03 +02001474 /* switch over to pci core */
Arend van Spriel2e397c32011-12-08 15:06:44 -08001475 regs = ai_setcoreidx(sih, sii->buscoreidx);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001476 }
1477
1478 /*
1479 * Enable sb->pci interrupts. Assume
1480 * PCI rev 2.3 support was added in pci core rev 6 and things changed..
1481 */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001482 if (PCIE(sih) || (PCI(sih) && (ai_get_buscorerev(sih) >= 6))) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001483 /* pci config write to set this core bit in PCIIntMask */
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001484 pci_read_config_dword(sii->pcibus, PCI_INT_MASK, &w);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001485 w |= (coremask << PCI_SBIM_SHIFT);
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001486 pci_write_config_dword(sii->pcibus, PCI_INT_MASK, w);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001487 }
1488
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001489 if (PCI(sih)) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001490 pcicore_pci_setup(sii->pch, regs);
1491
1492 /* switch back to previous core */
1493 ai_setcoreidx(sih, idx);
1494 }
1495}
1496
1497/*
1498 * Fixup SROMless PCI device's configuration.
1499 * The current core may be changed upon return.
1500 */
1501int ai_pci_fixcfg(struct si_pub *sih)
1502{
1503 uint origidx;
1504 void __iomem *regs = NULL;
1505 struct si_info *sii = (struct si_info *)sih;
1506
1507 /* Fixup PI in SROM shadow area to enable the correct PCI core access */
1508 /* save the current index */
1509 origidx = ai_coreidx(&sii->pub);
1510
1511 /* check 'pi' is correct and fix it if not */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001512 regs = ai_setcore(&sii->pub, ai_get_buscoretype(sih), 0);
1513 if (ai_get_buscoretype(sih) == PCIE_CORE_ID)
Arend van Spriel5b435de2011-10-05 13:19:03 +02001514 pcicore_fixcfg_pcie(sii->pch,
1515 (struct sbpcieregs __iomem *)regs);
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001516 else if (ai_get_buscoretype(sih) == PCI_CORE_ID)
Arend van Spriel5b435de2011-10-05 13:19:03 +02001517 pcicore_fixcfg_pci(sii->pch, (struct sbpciregs __iomem *)regs);
1518
1519 /* restore the original index */
1520 ai_setcoreidx(&sii->pub, origidx);
1521
1522 pcicore_hwup(sii->pch);
1523 return 0;
1524}
1525
1526/* mask&set gpiocontrol bits */
1527u32 ai_gpiocontrol(struct si_pub *sih, u32 mask, u32 val, u8 priority)
1528{
1529 uint regoff;
1530
1531 regoff = offsetof(struct chipcregs, gpiocontrol);
Arend van Spriel7d8e18e2011-12-08 15:06:56 -08001532 return ai_cc_reg(sih, regoff, mask, val);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001533}
1534
1535void ai_chipcontrl_epa4331(struct si_pub *sih, bool on)
1536{
1537 struct si_info *sii;
1538 struct chipcregs __iomem *cc;
1539 uint origidx;
1540 u32 val;
1541
1542 sii = (struct si_info *)sih;
1543 origidx = ai_coreidx(sih);
1544
1545 cc = (struct chipcregs __iomem *) ai_setcore(sih, CC_CORE_ID, 0);
1546
1547 val = R_REG(&cc->chipcontrol);
1548
1549 if (on) {
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001550 if (ai_get_chippkg(sih) == 9 || ai_get_chippkg(sih) == 0xb)
Arend van Spriel5b435de2011-10-05 13:19:03 +02001551 /* Ext PA Controls for 4331 12x9 Package */
1552 W_REG(&cc->chipcontrol, val |
1553 CCTRL4331_EXTPA_EN |
1554 CCTRL4331_EXTPA_ON_GPIO2_5);
1555 else
1556 /* Ext PA Controls for 4331 12x12 Package */
1557 W_REG(&cc->chipcontrol,
1558 val | CCTRL4331_EXTPA_EN);
1559 } else {
1560 val &= ~(CCTRL4331_EXTPA_EN | CCTRL4331_EXTPA_ON_GPIO2_5);
1561 W_REG(&cc->chipcontrol, val);
1562 }
1563
1564 ai_setcoreidx(sih, origidx);
1565}
1566
1567/* Enable BT-COEX & Ex-PA for 4313 */
1568void ai_epa_4313war(struct si_pub *sih)
1569{
1570 struct si_info *sii;
1571 struct chipcregs __iomem *cc;
1572 uint origidx;
1573
1574 sii = (struct si_info *)sih;
1575 origidx = ai_coreidx(sih);
1576
1577 cc = ai_setcore(sih, CC_CORE_ID, 0);
1578
1579 /* EPA Fix */
1580 W_REG(&cc->gpiocontrol,
1581 R_REG(&cc->gpiocontrol) | GPIO_CTRL_EPA_EN_MASK);
1582
1583 ai_setcoreidx(sih, origidx);
1584}
1585
1586/* check if the device is removed */
1587bool ai_deviceremoved(struct si_pub *sih)
1588{
1589 u32 w;
1590 struct si_info *sii;
1591
1592 sii = (struct si_info *)sih;
1593
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001594 pci_read_config_dword(sii->pcibus, PCI_VENDOR_ID, &w);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001595 if ((w & 0xFFFF) != PCI_VENDOR_ID_BROADCOM)
1596 return true;
1597
1598 return false;
1599}
1600
1601bool ai_is_sprom_available(struct si_pub *sih)
1602{
Arend van Spriel2e397c32011-12-08 15:06:44 -08001603 struct si_info *sii = (struct si_info *)sih;
1604
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001605 if (ai_get_ccrev(sih) >= 31) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001606 uint origidx;
1607 struct chipcregs __iomem *cc;
1608 u32 sromctrl;
1609
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001610 if ((ai_get_cccaps(sih) & CC_CAP_SROM) == 0)
Arend van Spriel5b435de2011-10-05 13:19:03 +02001611 return false;
1612
Arend van Spriel5b435de2011-10-05 13:19:03 +02001613 origidx = sii->curidx;
1614 cc = ai_setcoreidx(sih, SI_CC_IDX);
1615 sromctrl = R_REG(&cc->sromcontrol);
1616 ai_setcoreidx(sih, origidx);
1617 return sromctrl & SRC_PRESENT;
1618 }
1619
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001620 switch (ai_get_chip_id(sih)) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001621 case BCM4313_CHIP_ID:
Arend van Spriel2e397c32011-12-08 15:06:44 -08001622 return (sii->chipst & CST4313_SPROM_PRESENT) != 0;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001623 default:
1624 return true;
1625 }
1626}
1627
1628bool ai_is_otp_disabled(struct si_pub *sih)
1629{
Arend van Spriel2e397c32011-12-08 15:06:44 -08001630 struct si_info *sii = (struct si_info *)sih;
1631
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001632 switch (ai_get_chip_id(sih)) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001633 case BCM4313_CHIP_ID:
Arend van Spriel2e397c32011-12-08 15:06:44 -08001634 return (sii->chipst & CST4313_OTP_PRESENT) == 0;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001635 /* These chips always have their OTP on */
1636 case BCM43224_CHIP_ID:
1637 case BCM43225_CHIP_ID:
1638 default:
1639 return false;
1640 }
1641}