blob: b5bf51a4502dc4f4e2ca4d2914673004c931c3b5 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070046static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e39522009-07-17 11:44:30 +0800100#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500119#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
Ma Ling044c7c42009-03-18 20:13:23 +0800142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
Eric Anholtbad720f2009-10-22 16:11:14 -0700239/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800248#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800327
Jesse Barnes2377b742010-07-07 14:06:43 -0700328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
Ma Lingd4906092009-03-18 20:13:27 +0800331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800341static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Keith Packarde4b36692009-06-05 19:22:17 -0700345static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800346 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
347 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
348 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
349 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
350 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
351 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
352 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
353 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
354 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
355 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800356 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700357};
358
359static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800360 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
361 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
362 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
363 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
364 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
365 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
366 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
367 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
368 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
369 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800370 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700371};
372
373static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800374 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
375 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
376 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
377 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
378 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
379 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
380 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
381 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
382 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
383 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800384 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700385};
386
387static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800388 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
389 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
390 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
391 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
392 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
393 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
394 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
395 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
396 /* The single-channel range is 25-112Mhz, and dual-channel
397 * is 80-224Mhz. Prefer single channel as much as possible.
398 */
399 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
400 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800401 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700402};
403
Ma Ling044c7c42009-03-18 20:13:23 +0800404 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700405static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800406 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
407 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
408 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
409 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
410 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
411 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
412 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
413 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
414 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
415 .p2_slow = G4X_P2_SDVO_SLOW,
416 .p2_fast = G4X_P2_SDVO_FAST
417 },
Ma Lingd4906092009-03-18 20:13:27 +0800418 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700419};
420
421static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800422 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
423 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
424 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
425 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
426 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
427 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
428 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
429 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
430 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
431 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
432 .p2_fast = G4X_P2_HDMI_DAC_FAST
433 },
Ma Lingd4906092009-03-18 20:13:27 +0800434 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700435};
436
437static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800438 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
439 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
440 .vco = { .min = G4X_VCO_MIN,
441 .max = G4X_VCO_MAX },
442 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
443 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
444 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
445 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
446 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
447 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
448 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
450 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
451 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
452 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
454 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
455 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
456 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
457 },
Ma Lingd4906092009-03-18 20:13:27 +0800458 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700459};
460
461static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800462 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
463 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
464 .vco = { .min = G4X_VCO_MIN,
465 .max = G4X_VCO_MAX },
466 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
467 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
468 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
469 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
470 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
471 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
472 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
474 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
475 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
476 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
478 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
479 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
480 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
481 },
Ma Lingd4906092009-03-18 20:13:27 +0800482 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700483};
484
485static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700486 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
487 .max = G4X_DOT_DISPLAY_PORT_MAX },
488 .vco = { .min = G4X_VCO_MIN,
489 .max = G4X_VCO_MAX},
490 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
491 .max = G4X_N_DISPLAY_PORT_MAX },
492 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
493 .max = G4X_M_DISPLAY_PORT_MAX },
494 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
495 .max = G4X_M1_DISPLAY_PORT_MAX },
496 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
497 .max = G4X_M2_DISPLAY_PORT_MAX },
498 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
499 .max = G4X_P_DISPLAY_PORT_MAX },
500 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
501 .max = G4X_P1_DISPLAY_PORT_MAX},
502 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
503 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
504 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
505 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700506};
507
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500508static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800509 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500510 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
511 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
512 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
513 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
514 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800515 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
516 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
517 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
518 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800519 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700520};
521
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500522static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800523 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500524 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
525 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
526 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
527 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
528 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
529 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800530 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500531 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800532 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
533 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800534 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700535};
536
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800537static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
539 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800540 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
541 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
543 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800544 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
545 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500546 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547 .p2_slow = IRONLAKE_DAC_P2_SLOW,
548 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800549 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700550};
551
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800552static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500553 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
554 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800555 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
556 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500557 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
558 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800559 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
560 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500561 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
563 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
564 .find_pll = intel_g4x_find_best_PLL,
565};
566
567static const intel_limit_t intel_limits_ironlake_dual_lvds = {
568 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
569 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
570 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
571 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
572 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
573 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
574 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
575 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
576 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
577 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
578 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
579 .find_pll = intel_g4x_find_best_PLL,
580};
581
582static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
583 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
584 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
585 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
586 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
587 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
588 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
589 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
590 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
591 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
592 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
593 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
594 .find_pll = intel_g4x_find_best_PLL,
595};
596
597static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
598 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
599 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
600 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
601 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
602 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
603 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
604 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
605 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
606 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
607 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
608 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800609 .find_pll = intel_g4x_find_best_PLL,
610};
611
612static const intel_limit_t intel_limits_ironlake_display_port = {
613 .dot = { .min = IRONLAKE_DOT_MIN,
614 .max = IRONLAKE_DOT_MAX },
615 .vco = { .min = IRONLAKE_VCO_MIN,
616 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800617 .n = { .min = IRONLAKE_DP_N_MIN,
618 .max = IRONLAKE_DP_N_MAX },
619 .m = { .min = IRONLAKE_DP_M_MIN,
620 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800621 .m1 = { .min = IRONLAKE_M1_MIN,
622 .max = IRONLAKE_M1_MAX },
623 .m2 = { .min = IRONLAKE_M2_MIN,
624 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800625 .p = { .min = IRONLAKE_DP_P_MIN,
626 .max = IRONLAKE_DP_P_MAX },
627 .p1 = { .min = IRONLAKE_DP_P1_MIN,
628 .max = IRONLAKE_DP_P1_MAX},
629 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
630 .p2_slow = IRONLAKE_DP_P2_SLOW,
631 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800632 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800633};
634
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500635static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800636{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800637 struct drm_device *dev = crtc->dev;
638 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800639 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800640 int refclk = 120;
641
642 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
643 if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
644 refclk = 100;
645
646 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
647 LVDS_CLKB_POWER_UP) {
648 /* LVDS dual channel */
649 if (refclk == 100)
650 limit = &intel_limits_ironlake_dual_lvds_100m;
651 else
652 limit = &intel_limits_ironlake_dual_lvds;
653 } else {
654 if (refclk == 100)
655 limit = &intel_limits_ironlake_single_lvds_100m;
656 else
657 limit = &intel_limits_ironlake_single_lvds;
658 }
659 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800660 HAS_eDP)
661 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800662 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800663 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800664
665 return limit;
666}
667
Ma Ling044c7c42009-03-18 20:13:23 +0800668static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
669{
670 struct drm_device *dev = crtc->dev;
671 struct drm_i915_private *dev_priv = dev->dev_private;
672 const intel_limit_t *limit;
673
674 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
675 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
676 LVDS_CLKB_POWER_UP)
677 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700678 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800679 else
680 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700681 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800682 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
683 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700684 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800685 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700686 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700687 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800689 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700690 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800691
692 return limit;
693}
694
Jesse Barnes79e53942008-11-07 14:24:08 -0800695static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
696{
697 struct drm_device *dev = crtc->dev;
698 const intel_limit_t *limit;
699
Eric Anholtbad720f2009-10-22 16:11:14 -0700700 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500701 limit = intel_ironlake_limit(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800702 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800703 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500704 } else if (IS_I9XX(dev) && !IS_PINEVIEW(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800705 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700706 limit = &intel_limits_i9xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800707 else
Keith Packarde4b36692009-06-05 19:22:17 -0700708 limit = &intel_limits_i9xx_sdvo;
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500709 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800710 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800712 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500713 limit = &intel_limits_pineview_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 } else {
715 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700716 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800717 else
Keith Packarde4b36692009-06-05 19:22:17 -0700718 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800719 }
720 return limit;
721}
722
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500723/* m1 is reserved as 0 in Pineview, n is a ring counter */
724static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800725{
Shaohua Li21778322009-02-23 15:19:16 +0800726 clock->m = clock->m2 + 2;
727 clock->p = clock->p1 * clock->p2;
728 clock->vco = refclk * clock->m / clock->n;
729 clock->dot = clock->vco / clock->p;
730}
731
732static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
733{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500734 if (IS_PINEVIEW(dev)) {
735 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800736 return;
737 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800738 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
739 clock->p = clock->p1 * clock->p2;
740 clock->vco = refclk * clock->m / (clock->n + 2);
741 clock->dot = clock->vco / clock->p;
742}
743
Jesse Barnes79e53942008-11-07 14:24:08 -0800744/**
745 * Returns whether any output on the specified pipe is of the specified type
746 */
747bool intel_pipe_has_type (struct drm_crtc *crtc, int type)
748{
749 struct drm_device *dev = crtc->dev;
750 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +0800751 struct drm_encoder *l_entry;
Jesse Barnes79e53942008-11-07 14:24:08 -0800752
Zhenyu Wangc5e4df32010-03-30 14:39:27 +0800753 list_for_each_entry(l_entry, &mode_config->encoder_list, head) {
754 if (l_entry && l_entry->crtc == crtc) {
755 struct intel_encoder *intel_encoder = enc_to_intel_encoder(l_entry);
Eric Anholt21d40d32010-03-25 11:11:14 -0700756 if (intel_encoder->type == type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800757 return true;
758 }
759 }
760 return false;
761}
762
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800763#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800764/**
765 * Returns whether the given set of divisors are valid for a given refclk with
766 * the given connectors.
767 */
768
769static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
770{
771 const intel_limit_t *limit = intel_limit (crtc);
Shaohua Li21778322009-02-23 15:19:16 +0800772 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800773
774 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
775 INTELPllInvalid ("p1 out of range\n");
776 if (clock->p < limit->p.min || limit->p.max < clock->p)
777 INTELPllInvalid ("p out of range\n");
778 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
779 INTELPllInvalid ("m2 out of range\n");
780 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
781 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500782 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800783 INTELPllInvalid ("m1 <= m2\n");
784 if (clock->m < limit->m.min || limit->m.max < clock->m)
785 INTELPllInvalid ("m out of range\n");
786 if (clock->n < limit->n.min || limit->n.max < clock->n)
787 INTELPllInvalid ("n out of range\n");
788 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
789 INTELPllInvalid ("vco out of range\n");
790 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
791 * connector, etc., rather than just a single range.
792 */
793 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
794 INTELPllInvalid ("dot out of range\n");
795
796 return true;
797}
798
Ma Lingd4906092009-03-18 20:13:27 +0800799static bool
800intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
801 int target, int refclk, intel_clock_t *best_clock)
802
Jesse Barnes79e53942008-11-07 14:24:08 -0800803{
804 struct drm_device *dev = crtc->dev;
805 struct drm_i915_private *dev_priv = dev->dev_private;
806 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800807 int err = target;
808
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200809 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800810 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800811 /*
812 * For LVDS, if the panel is on, just rely on its current
813 * settings for dual-channel. We haven't figured out how to
814 * reliably set up different single/dual channel state, if we
815 * even can.
816 */
817 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
818 LVDS_CLKB_POWER_UP)
819 clock.p2 = limit->p2.p2_fast;
820 else
821 clock.p2 = limit->p2.p2_slow;
822 } else {
823 if (target < limit->p2.dot_limit)
824 clock.p2 = limit->p2.p2_slow;
825 else
826 clock.p2 = limit->p2.p2_fast;
827 }
828
829 memset (best_clock, 0, sizeof (*best_clock));
830
Zhao Yakui42158662009-11-20 11:24:18 +0800831 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
832 clock.m1++) {
833 for (clock.m2 = limit->m2.min;
834 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500835 /* m1 is always 0 in Pineview */
836 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800837 break;
838 for (clock.n = limit->n.min;
839 clock.n <= limit->n.max; clock.n++) {
840 for (clock.p1 = limit->p1.min;
841 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800842 int this_err;
843
Shaohua Li21778322009-02-23 15:19:16 +0800844 intel_clock(dev, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800845
846 if (!intel_PLL_is_valid(crtc, &clock))
847 continue;
848
849 this_err = abs(clock.dot - target);
850 if (this_err < err) {
851 *best_clock = clock;
852 err = this_err;
853 }
854 }
855 }
856 }
857 }
858
859 return (err != target);
860}
861
Ma Lingd4906092009-03-18 20:13:27 +0800862static bool
863intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
864 int target, int refclk, intel_clock_t *best_clock)
865{
866 struct drm_device *dev = crtc->dev;
867 struct drm_i915_private *dev_priv = dev->dev_private;
868 intel_clock_t clock;
869 int max_n;
870 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400871 /* approximately equals target * 0.00585 */
872 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800873 found = false;
874
875 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800876 int lvds_reg;
877
Eric Anholtc619eed2010-01-28 16:45:52 -0800878 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800879 lvds_reg = PCH_LVDS;
880 else
881 lvds_reg = LVDS;
882 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800883 LVDS_CLKB_POWER_UP)
884 clock.p2 = limit->p2.p2_fast;
885 else
886 clock.p2 = limit->p2.p2_slow;
887 } else {
888 if (target < limit->p2.dot_limit)
889 clock.p2 = limit->p2.p2_slow;
890 else
891 clock.p2 = limit->p2.p2_fast;
892 }
893
894 memset(best_clock, 0, sizeof(*best_clock));
895 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200896 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800897 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200898 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800899 for (clock.m1 = limit->m1.max;
900 clock.m1 >= limit->m1.min; clock.m1--) {
901 for (clock.m2 = limit->m2.max;
902 clock.m2 >= limit->m2.min; clock.m2--) {
903 for (clock.p1 = limit->p1.max;
904 clock.p1 >= limit->p1.min; clock.p1--) {
905 int this_err;
906
Shaohua Li21778322009-02-23 15:19:16 +0800907 intel_clock(dev, refclk, &clock);
Ma Lingd4906092009-03-18 20:13:27 +0800908 if (!intel_PLL_is_valid(crtc, &clock))
909 continue;
910 this_err = abs(clock.dot - target) ;
911 if (this_err < err_most) {
912 *best_clock = clock;
913 err_most = this_err;
914 max_n = clock.n;
915 found = true;
916 }
917 }
918 }
919 }
920 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800921 return found;
922}
Ma Lingd4906092009-03-18 20:13:27 +0800923
Zhenyu Wang2c072452009-06-05 15:38:42 +0800924static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500925intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
926 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800927{
928 struct drm_device *dev = crtc->dev;
929 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800930
931 /* return directly when it is eDP */
932 if (HAS_eDP)
933 return true;
934
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800935 if (target < 200000) {
936 clock.n = 1;
937 clock.p1 = 2;
938 clock.p2 = 10;
939 clock.m1 = 12;
940 clock.m2 = 9;
941 } else {
942 clock.n = 2;
943 clock.p1 = 1;
944 clock.p2 = 10;
945 clock.m1 = 14;
946 clock.m2 = 8;
947 }
948 intel_clock(dev, refclk, &clock);
949 memcpy(best_clock, &clock, sizeof(intel_clock_t));
950 return true;
951}
952
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700953/* DisplayPort has only two frequencies, 162MHz and 270MHz */
954static bool
955intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
956 int target, int refclk, intel_clock_t *best_clock)
957{
958 intel_clock_t clock;
959 if (target < 200000) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700960 clock.p1 = 2;
961 clock.p2 = 10;
Keith Packardb3d25492009-06-24 23:09:15 -0700962 clock.n = 2;
963 clock.m1 = 23;
964 clock.m2 = 8;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965 } else {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966 clock.p1 = 1;
967 clock.p2 = 10;
Keith Packardb3d25492009-06-24 23:09:15 -0700968 clock.n = 1;
969 clock.m1 = 14;
970 clock.m2 = 2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700971 }
Keith Packardb3d25492009-06-24 23:09:15 -0700972 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
973 clock.p = (clock.p1 * clock.p2);
974 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
Jesse Barnesfe798b92009-10-20 07:55:28 +0900975 clock.vco = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700976 memcpy(best_clock, &clock, sizeof(intel_clock_t));
977 return true;
978}
979
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700980/**
981 * intel_wait_for_vblank - wait for vblank on a given pipe
982 * @dev: drm device
983 * @pipe: pipe to wait for
984 *
985 * Wait for vblank to occur on a given pipe. Needed for various bits of
986 * mode setting code.
987 */
988void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800989{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700990 struct drm_i915_private *dev_priv = dev->dev_private;
991 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
992
Chris Wilson300387c2010-09-05 20:25:43 +0100993 /* Clear existing vblank status. Note this will clear any other
994 * sticky status fields as well.
995 *
996 * This races with i915_driver_irq_handler() with the result
997 * that either function could miss a vblank event. Here it is not
998 * fatal, as we will either wait upon the next vblank interrupt or
999 * timeout. Generally speaking intel_wait_for_vblank() is only
1000 * called during modeset at which time the GPU should be idle and
1001 * should *not* be performing page flips and thus not waiting on
1002 * vblanks...
1003 * Currently, the result of us stealing a vblank from the irq
1004 * handler is that a single frame will be skipped during swapbuffers.
1005 */
1006 I915_WRITE(pipestat_reg,
1007 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1008
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001009 /* Wait for vblank interrupt bit to set */
1010 if (wait_for((I915_READ(pipestat_reg) &
Jesse Barnes9559fcd2010-08-24 11:31:16 -07001011 PIPE_VBLANK_INTERRUPT_STATUS),
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001012 50, 0))
1013 DRM_DEBUG_KMS("vblank wait timed out\n");
1014}
1015
1016/**
1017 * intel_wait_for_vblank_off - wait for vblank after disabling a pipe
1018 * @dev: drm device
1019 * @pipe: pipe to wait for
1020 *
1021 * After disabling a pipe, we can't wait for vblank in the usual way,
1022 * spinning on the vblank interrupt status bit, since we won't actually
1023 * see an interrupt when the pipe is disabled.
1024 *
1025 * So this function waits for the display line value to settle (it
1026 * usually ends up stopping at the start of the next frame).
1027 */
1028void intel_wait_for_vblank_off(struct drm_device *dev, int pipe)
1029{
1030 struct drm_i915_private *dev_priv = dev->dev_private;
1031 int pipedsl_reg = (pipe == 0 ? PIPEADSL : PIPEBDSL);
1032 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1033 u32 last_line;
1034
1035 /* Wait for the display line to settle */
1036 do {
1037 last_line = I915_READ(pipedsl_reg) & DSL_LINEMASK;
1038 mdelay(5);
1039 } while (((I915_READ(pipedsl_reg) & DSL_LINEMASK) != last_line) &&
1040 time_after(timeout, jiffies));
1041
1042 if (time_after(jiffies, timeout))
1043 DRM_DEBUG_KMS("vblank wait timed out\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08001044}
1045
Jesse Barnes80824002009-09-10 15:28:06 -07001046/* Parameters have changed, update FBC info */
1047static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1048{
1049 struct drm_device *dev = crtc->dev;
1050 struct drm_i915_private *dev_priv = dev->dev_private;
1051 struct drm_framebuffer *fb = crtc->fb;
1052 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001053 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001054 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1055 int plane, i;
1056 u32 fbc_ctl, fbc_ctl2;
1057
1058 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1059
1060 if (fb->pitch < dev_priv->cfb_pitch)
1061 dev_priv->cfb_pitch = fb->pitch;
1062
1063 /* FBC_CTL wants 64B units */
1064 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1065 dev_priv->cfb_fence = obj_priv->fence_reg;
1066 dev_priv->cfb_plane = intel_crtc->plane;
1067 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1068
1069 /* Clear old tags */
1070 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1071 I915_WRITE(FBC_TAG + (i * 4), 0);
1072
1073 /* Set it up... */
1074 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1075 if (obj_priv->tiling_mode != I915_TILING_NONE)
1076 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1077 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1078 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1079
1080 /* enable it... */
1081 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001082 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001083 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001084 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1085 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1086 if (obj_priv->tiling_mode != I915_TILING_NONE)
1087 fbc_ctl |= dev_priv->cfb_fence;
1088 I915_WRITE(FBC_CONTROL, fbc_ctl);
1089
Zhao Yakui28c97732009-10-09 11:39:41 +08001090 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Jesse Barnes80824002009-09-10 15:28:06 -07001091 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
1092}
1093
1094void i8xx_disable_fbc(struct drm_device *dev)
1095{
1096 struct drm_i915_private *dev_priv = dev->dev_private;
1097 u32 fbc_ctl;
1098
Jesse Barnesc1a1cdc2009-09-16 15:05:00 -07001099 if (!I915_HAS_FBC(dev))
1100 return;
1101
Jesse Barnes9517a922010-05-21 09:40:45 -07001102 if (!(I915_READ(FBC_CONTROL) & FBC_CTL_EN))
1103 return; /* Already off, just return */
1104
Jesse Barnes80824002009-09-10 15:28:06 -07001105 /* Disable compression */
1106 fbc_ctl = I915_READ(FBC_CONTROL);
1107 fbc_ctl &= ~FBC_CTL_EN;
1108 I915_WRITE(FBC_CONTROL, fbc_ctl);
1109
1110 /* Wait for compressing bit to clear */
Chris Wilson913d8d12010-08-07 11:01:35 +01001111 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10, 0)) {
1112 DRM_DEBUG_KMS("FBC idle timed out\n");
1113 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001114 }
Jesse Barnes80824002009-09-10 15:28:06 -07001115
Zhao Yakui28c97732009-10-09 11:39:41 +08001116 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001117}
1118
Adam Jacksonee5382a2010-04-23 11:17:39 -04001119static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001120{
Jesse Barnes80824002009-09-10 15:28:06 -07001121 struct drm_i915_private *dev_priv = dev->dev_private;
1122
1123 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1124}
1125
Jesse Barnes74dff282009-09-14 15:39:40 -07001126static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1127{
1128 struct drm_device *dev = crtc->dev;
1129 struct drm_i915_private *dev_priv = dev->dev_private;
1130 struct drm_framebuffer *fb = crtc->fb;
1131 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001132 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes74dff282009-09-14 15:39:40 -07001133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1134 int plane = (intel_crtc->plane == 0 ? DPFC_CTL_PLANEA :
1135 DPFC_CTL_PLANEB);
1136 unsigned long stall_watermark = 200;
1137 u32 dpfc_ctl;
1138
1139 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1140 dev_priv->cfb_fence = obj_priv->fence_reg;
1141 dev_priv->cfb_plane = intel_crtc->plane;
1142
1143 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1144 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1145 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1146 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1147 } else {
1148 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1149 }
1150
1151 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1152 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1153 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1154 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1155 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1156
1157 /* enable it... */
1158 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1159
Zhao Yakui28c97732009-10-09 11:39:41 +08001160 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001161}
1162
1163void g4x_disable_fbc(struct drm_device *dev)
1164{
1165 struct drm_i915_private *dev_priv = dev->dev_private;
1166 u32 dpfc_ctl;
1167
1168 /* Disable compression */
1169 dpfc_ctl = I915_READ(DPFC_CONTROL);
1170 dpfc_ctl &= ~DPFC_CTL_EN;
1171 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001172
Zhao Yakui28c97732009-10-09 11:39:41 +08001173 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes74dff282009-09-14 15:39:40 -07001174}
1175
Adam Jacksonee5382a2010-04-23 11:17:39 -04001176static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001177{
Jesse Barnes74dff282009-09-14 15:39:40 -07001178 struct drm_i915_private *dev_priv = dev->dev_private;
1179
1180 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1181}
1182
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001183static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1184{
1185 struct drm_device *dev = crtc->dev;
1186 struct drm_i915_private *dev_priv = dev->dev_private;
1187 struct drm_framebuffer *fb = crtc->fb;
1188 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1189 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
1190 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1191 int plane = (intel_crtc->plane == 0) ? DPFC_CTL_PLANEA :
1192 DPFC_CTL_PLANEB;
1193 unsigned long stall_watermark = 200;
1194 u32 dpfc_ctl;
1195
1196 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1197 dev_priv->cfb_fence = obj_priv->fence_reg;
1198 dev_priv->cfb_plane = intel_crtc->plane;
1199
1200 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1201 dpfc_ctl &= DPFC_RESERVED;
1202 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1203 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1204 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1205 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1206 } else {
1207 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1208 }
1209
1210 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
1211 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1212 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1213 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1214 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1215 I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
1216 /* enable it... */
1217 I915_WRITE(ILK_DPFC_CONTROL, I915_READ(ILK_DPFC_CONTROL) |
1218 DPFC_CTL_EN);
1219
1220 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1221}
1222
1223void ironlake_disable_fbc(struct drm_device *dev)
1224{
1225 struct drm_i915_private *dev_priv = dev->dev_private;
1226 u32 dpfc_ctl;
1227
1228 /* Disable compression */
1229 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1230 dpfc_ctl &= ~DPFC_CTL_EN;
1231 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001232
1233 DRM_DEBUG_KMS("disabled FBC\n");
1234}
1235
1236static bool ironlake_fbc_enabled(struct drm_device *dev)
1237{
1238 struct drm_i915_private *dev_priv = dev->dev_private;
1239
1240 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1241}
1242
Adam Jacksonee5382a2010-04-23 11:17:39 -04001243bool intel_fbc_enabled(struct drm_device *dev)
1244{
1245 struct drm_i915_private *dev_priv = dev->dev_private;
1246
1247 if (!dev_priv->display.fbc_enabled)
1248 return false;
1249
1250 return dev_priv->display.fbc_enabled(dev);
1251}
1252
1253void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1254{
1255 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1256
1257 if (!dev_priv->display.enable_fbc)
1258 return;
1259
1260 dev_priv->display.enable_fbc(crtc, interval);
1261}
1262
1263void intel_disable_fbc(struct drm_device *dev)
1264{
1265 struct drm_i915_private *dev_priv = dev->dev_private;
1266
1267 if (!dev_priv->display.disable_fbc)
1268 return;
1269
1270 dev_priv->display.disable_fbc(dev);
1271}
1272
Jesse Barnes80824002009-09-10 15:28:06 -07001273/**
1274 * intel_update_fbc - enable/disable FBC as needed
1275 * @crtc: CRTC to point the compressor at
1276 * @mode: mode in use
1277 *
1278 * Set up the framebuffer compression hardware at mode set time. We
1279 * enable it if possible:
1280 * - plane A only (on pre-965)
1281 * - no pixel mulitply/line duplication
1282 * - no alpha buffer discard
1283 * - no dual wide
1284 * - framebuffer <= 2048 in width, 1536 in height
1285 *
1286 * We can't assume that any compression will take place (worst case),
1287 * so the compressed buffer has to be the same size as the uncompressed
1288 * one. It also must reside (along with the line length buffer) in
1289 * stolen memory.
1290 *
1291 * We need to enable/disable FBC on a global basis.
1292 */
1293static void intel_update_fbc(struct drm_crtc *crtc,
1294 struct drm_display_mode *mode)
1295{
1296 struct drm_device *dev = crtc->dev;
1297 struct drm_i915_private *dev_priv = dev->dev_private;
1298 struct drm_framebuffer *fb = crtc->fb;
1299 struct intel_framebuffer *intel_fb;
1300 struct drm_i915_gem_object *obj_priv;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001301 struct drm_crtc *tmp_crtc;
Jesse Barnes80824002009-09-10 15:28:06 -07001302 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1303 int plane = intel_crtc->plane;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001304 int crtcs_enabled = 0;
1305
1306 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001307
1308 if (!i915_powersave)
1309 return;
1310
Adam Jacksonee5382a2010-04-23 11:17:39 -04001311 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001312 return;
1313
Jesse Barnes80824002009-09-10 15:28:06 -07001314 if (!crtc->fb)
1315 return;
1316
1317 intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001318 obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001319
1320 /*
1321 * If FBC is already on, we just have to verify that we can
1322 * keep it that way...
1323 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001324 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001325 * - changing FBC params (stride, fence, mode)
1326 * - new fb is too large to fit in compressed buffer
1327 * - going to an unsupported config (interlace, pixel multiply, etc.)
1328 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001329 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
1330 if (tmp_crtc->enabled)
1331 crtcs_enabled++;
1332 }
1333 DRM_DEBUG_KMS("%d pipes active\n", crtcs_enabled);
1334 if (crtcs_enabled > 1) {
1335 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1336 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1337 goto out_disable;
1338 }
Jesse Barnes80824002009-09-10 15:28:06 -07001339 if (intel_fb->obj->size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001340 DRM_DEBUG_KMS("framebuffer too large, disabling "
1341 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001342 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001343 goto out_disable;
1344 }
1345 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
1346 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001347 DRM_DEBUG_KMS("mode incompatible with compression, "
1348 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001349 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001350 goto out_disable;
1351 }
1352 if ((mode->hdisplay > 2048) ||
1353 (mode->vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001354 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001355 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001356 goto out_disable;
1357 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001358 if ((IS_I915GM(dev) || IS_I945GM(dev)) && plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001359 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001360 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001361 goto out_disable;
1362 }
1363 if (obj_priv->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001364 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001365 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001366 goto out_disable;
1367 }
1368
Jason Wesselc924b932010-08-05 09:22:32 -05001369 /* If the kernel debugger is active, always disable compression */
1370 if (in_dbg_master())
1371 goto out_disable;
1372
Adam Jacksonee5382a2010-04-23 11:17:39 -04001373 if (intel_fbc_enabled(dev)) {
Jesse Barnes80824002009-09-10 15:28:06 -07001374 /* We can re-enable it in this case, but need to update pitch */
Adam Jacksonee5382a2010-04-23 11:17:39 -04001375 if ((fb->pitch > dev_priv->cfb_pitch) ||
1376 (obj_priv->fence_reg != dev_priv->cfb_fence) ||
1377 (plane != dev_priv->cfb_plane))
1378 intel_disable_fbc(dev);
Jesse Barnes80824002009-09-10 15:28:06 -07001379 }
1380
Adam Jacksonee5382a2010-04-23 11:17:39 -04001381 /* Now try to turn it back on if possible */
1382 if (!intel_fbc_enabled(dev))
1383 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001384
1385 return;
1386
1387out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001388 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001389 if (intel_fbc_enabled(dev)) {
1390 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001391 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001392 }
Jesse Barnes80824002009-09-10 15:28:06 -07001393}
1394
Chris Wilson127bd2a2010-07-23 23:32:05 +01001395int
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001396intel_pin_and_fence_fb_obj(struct drm_device *dev, struct drm_gem_object *obj)
1397{
Daniel Vetter23010e42010-03-08 13:35:02 +01001398 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001399 u32 alignment;
1400 int ret;
1401
1402 switch (obj_priv->tiling_mode) {
1403 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001404 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1405 alignment = 128 * 1024;
1406 else if (IS_I965G(dev))
1407 alignment = 4 * 1024;
1408 else
1409 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001410 break;
1411 case I915_TILING_X:
1412 /* pin() will align the object as required by fence */
1413 alignment = 0;
1414 break;
1415 case I915_TILING_Y:
1416 /* FIXME: Is this true? */
1417 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1418 return -EINVAL;
1419 default:
1420 BUG();
1421 }
1422
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001423 ret = i915_gem_object_pin(obj, alignment);
1424 if (ret != 0)
1425 return ret;
1426
1427 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1428 * fence, whereas 965+ only requires a fence if using
1429 * framebuffer compression. For simplicity, we always install
1430 * a fence as the cost is not that onerous.
1431 */
1432 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
1433 obj_priv->tiling_mode != I915_TILING_NONE) {
1434 ret = i915_gem_object_get_fence_reg(obj);
1435 if (ret != 0) {
1436 i915_gem_object_unpin(obj);
1437 return ret;
1438 }
1439 }
1440
1441 return 0;
1442}
1443
Jesse Barnes81255562010-08-02 12:07:50 -07001444/* Assume fb object is pinned & idle & fenced and just update base pointers */
1445static int
1446intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1447 int x, int y)
1448{
1449 struct drm_device *dev = crtc->dev;
1450 struct drm_i915_private *dev_priv = dev->dev_private;
1451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1452 struct intel_framebuffer *intel_fb;
1453 struct drm_i915_gem_object *obj_priv;
1454 struct drm_gem_object *obj;
1455 int plane = intel_crtc->plane;
1456 unsigned long Start, Offset;
1457 int dspbase = (plane == 0 ? DSPAADDR : DSPBADDR);
1458 int dspsurf = (plane == 0 ? DSPASURF : DSPBSURF);
1459 int dspstride = (plane == 0) ? DSPASTRIDE : DSPBSTRIDE;
1460 int dsptileoff = (plane == 0 ? DSPATILEOFF : DSPBTILEOFF);
1461 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1462 u32 dspcntr;
1463
1464 switch (plane) {
1465 case 0:
1466 case 1:
1467 break;
1468 default:
1469 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1470 return -EINVAL;
1471 }
1472
1473 intel_fb = to_intel_framebuffer(fb);
1474 obj = intel_fb->obj;
1475 obj_priv = to_intel_bo(obj);
1476
1477 dspcntr = I915_READ(dspcntr_reg);
1478 /* Mask out pixel format bits in case we change it */
1479 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1480 switch (fb->bits_per_pixel) {
1481 case 8:
1482 dspcntr |= DISPPLANE_8BPP;
1483 break;
1484 case 16:
1485 if (fb->depth == 15)
1486 dspcntr |= DISPPLANE_15_16BPP;
1487 else
1488 dspcntr |= DISPPLANE_16BPP;
1489 break;
1490 case 24:
1491 case 32:
1492 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1493 break;
1494 default:
1495 DRM_ERROR("Unknown color depth\n");
1496 return -EINVAL;
1497 }
1498 if (IS_I965G(dev)) {
1499 if (obj_priv->tiling_mode != I915_TILING_NONE)
1500 dspcntr |= DISPPLANE_TILED;
1501 else
1502 dspcntr &= ~DISPPLANE_TILED;
1503 }
1504
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001505 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07001506 /* must disable */
1507 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1508
1509 I915_WRITE(dspcntr_reg, dspcntr);
1510
1511 Start = obj_priv->gtt_offset;
1512 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1513
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001514 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1515 Start, Offset, x, y, fb->pitch);
Jesse Barnes81255562010-08-02 12:07:50 -07001516 I915_WRITE(dspstride, fb->pitch);
1517 if (IS_I965G(dev)) {
Jesse Barnes81255562010-08-02 12:07:50 -07001518 I915_WRITE(dspsurf, Start);
Jesse Barnes81255562010-08-02 12:07:50 -07001519 I915_WRITE(dsptileoff, (y << 16) | x);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001520 I915_WRITE(dspbase, Offset);
Jesse Barnes81255562010-08-02 12:07:50 -07001521 } else {
1522 I915_WRITE(dspbase, Start + Offset);
Jesse Barnes81255562010-08-02 12:07:50 -07001523 }
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001524 POSTING_READ(dspbase);
Jesse Barnes81255562010-08-02 12:07:50 -07001525
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001526 if (IS_I965G(dev) || plane == 0)
Jesse Barnes81255562010-08-02 12:07:50 -07001527 intel_update_fbc(crtc, &crtc->mode);
1528
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001529 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes81255562010-08-02 12:07:50 -07001530 intel_increase_pllclock(crtc, true);
1531
1532 return 0;
1533}
1534
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001535static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001536intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1537 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001538{
1539 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001540 struct drm_i915_master_private *master_priv;
1541 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1542 struct intel_framebuffer *intel_fb;
1543 struct drm_i915_gem_object *obj_priv;
1544 struct drm_gem_object *obj;
1545 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07001546 int plane = intel_crtc->plane;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001547 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001548
1549 /* no fb bound */
1550 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001551 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001552 return 0;
1553 }
1554
Jesse Barnes80824002009-09-10 15:28:06 -07001555 switch (plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001556 case 0:
1557 case 1:
1558 break;
1559 default:
Jesse Barnes80824002009-09-10 15:28:06 -07001560 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001561 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001562 }
1563
1564 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08001565 obj = intel_fb->obj;
Daniel Vetter23010e42010-03-08 13:35:02 +01001566 obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08001567
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001568 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001569 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001570 if (ret != 0) {
1571 mutex_unlock(&dev->struct_mutex);
1572 return ret;
1573 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001574
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08001575 ret = i915_gem_object_set_to_display_plane(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001576 if (ret != 0) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001577 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001578 mutex_unlock(&dev->struct_mutex);
1579 return ret;
1580 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001581
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001582 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y);
1583 if (ret) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001584 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001585 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001586 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001587 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001588
1589 if (old_fb) {
1590 intel_fb = to_intel_framebuffer(old_fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001591 obj_priv = to_intel_bo(intel_fb->obj);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001592 i915_gem_object_unpin(intel_fb->obj);
1593 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001594
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001595 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001596
1597 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001598 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001599
1600 master_priv = dev->primary->master->driver_priv;
1601 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001602 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001603
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001604 if (pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001605 master_priv->sarea_priv->pipeB_x = x;
1606 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001607 } else {
1608 master_priv->sarea_priv->pipeA_x = x;
1609 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08001610 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001611
1612 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001613}
1614
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001615static void ironlake_set_pll_edp (struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001616{
1617 struct drm_device *dev = crtc->dev;
1618 struct drm_i915_private *dev_priv = dev->dev_private;
1619 u32 dpa_ctl;
1620
Zhao Yakui28c97732009-10-09 11:39:41 +08001621 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001622 dpa_ctl = I915_READ(DP_A);
1623 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1624
1625 if (clock < 200000) {
1626 u32 temp;
1627 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1628 /* workaround for 160Mhz:
1629 1) program 0x4600c bits 15:0 = 0x8124
1630 2) program 0x46010 bit 0 = 1
1631 3) program 0x46034 bit 24 = 1
1632 4) program 0x64000 bit 14 = 1
1633 */
1634 temp = I915_READ(0x4600c);
1635 temp &= 0xffff0000;
1636 I915_WRITE(0x4600c, temp | 0x8124);
1637
1638 temp = I915_READ(0x46010);
1639 I915_WRITE(0x46010, temp | 1);
1640
1641 temp = I915_READ(0x46034);
1642 I915_WRITE(0x46034, temp | (1 << 24));
1643 } else {
1644 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1645 }
1646 I915_WRITE(DP_A, dpa_ctl);
1647
1648 udelay(500);
1649}
1650
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001651/* The FDI link training functions for ILK/Ibexpeak. */
1652static void ironlake_fdi_link_train(struct drm_crtc *crtc)
1653{
1654 struct drm_device *dev = crtc->dev;
1655 struct drm_i915_private *dev_priv = dev->dev_private;
1656 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1657 int pipe = intel_crtc->pipe;
1658 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1659 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1660 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1661 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1662 u32 temp, tries = 0;
1663
Adam Jacksone1a44742010-06-25 15:32:14 -04001664 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1665 for train result */
1666 temp = I915_READ(fdi_rx_imr_reg);
1667 temp &= ~FDI_RX_SYMBOL_LOCK;
1668 temp &= ~FDI_RX_BIT_LOCK;
1669 I915_WRITE(fdi_rx_imr_reg, temp);
1670 I915_READ(fdi_rx_imr_reg);
1671 udelay(150);
1672
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001673 /* enable CPU FDI TX and PCH FDI RX */
1674 temp = I915_READ(fdi_tx_reg);
1675 temp |= FDI_TX_ENABLE;
Adam Jackson77ffb592010-04-12 11:38:44 -04001676 temp &= ~(7 << 19);
1677 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001678 temp &= ~FDI_LINK_TRAIN_NONE;
1679 temp |= FDI_LINK_TRAIN_PATTERN_1;
1680 I915_WRITE(fdi_tx_reg, temp);
1681 I915_READ(fdi_tx_reg);
1682
1683 temp = I915_READ(fdi_rx_reg);
1684 temp &= ~FDI_LINK_TRAIN_NONE;
1685 temp |= FDI_LINK_TRAIN_PATTERN_1;
1686 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1687 I915_READ(fdi_rx_reg);
1688 udelay(150);
1689
Adam Jacksone1a44742010-06-25 15:32:14 -04001690 for (tries = 0; tries < 5; tries++) {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001691 temp = I915_READ(fdi_rx_iir_reg);
1692 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1693
1694 if ((temp & FDI_RX_BIT_LOCK)) {
1695 DRM_DEBUG_KMS("FDI train 1 done.\n");
1696 I915_WRITE(fdi_rx_iir_reg,
1697 temp | FDI_RX_BIT_LOCK);
1698 break;
1699 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001700 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001701 if (tries == 5)
1702 DRM_DEBUG_KMS("FDI train 1 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001703
1704 /* Train 2 */
1705 temp = I915_READ(fdi_tx_reg);
1706 temp &= ~FDI_LINK_TRAIN_NONE;
1707 temp |= FDI_LINK_TRAIN_PATTERN_2;
1708 I915_WRITE(fdi_tx_reg, temp);
1709
1710 temp = I915_READ(fdi_rx_reg);
1711 temp &= ~FDI_LINK_TRAIN_NONE;
1712 temp |= FDI_LINK_TRAIN_PATTERN_2;
1713 I915_WRITE(fdi_rx_reg, temp);
1714 udelay(150);
1715
1716 tries = 0;
1717
Adam Jacksone1a44742010-06-25 15:32:14 -04001718 for (tries = 0; tries < 5; tries++) {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001719 temp = I915_READ(fdi_rx_iir_reg);
1720 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1721
1722 if (temp & FDI_RX_SYMBOL_LOCK) {
1723 I915_WRITE(fdi_rx_iir_reg,
1724 temp | FDI_RX_SYMBOL_LOCK);
1725 DRM_DEBUG_KMS("FDI train 2 done.\n");
1726 break;
1727 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001728 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001729 if (tries == 5)
1730 DRM_DEBUG_KMS("FDI train 2 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001731
1732 DRM_DEBUG_KMS("FDI train done\n");
1733}
1734
1735static int snb_b_fdi_train_param [] = {
1736 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
1737 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
1738 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
1739 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
1740};
1741
1742/* The FDI link training functions for SNB/Cougarpoint. */
1743static void gen6_fdi_link_train(struct drm_crtc *crtc)
1744{
1745 struct drm_device *dev = crtc->dev;
1746 struct drm_i915_private *dev_priv = dev->dev_private;
1747 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1748 int pipe = intel_crtc->pipe;
1749 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1750 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1751 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1752 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1753 u32 temp, i;
1754
Adam Jacksone1a44742010-06-25 15:32:14 -04001755 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1756 for train result */
1757 temp = I915_READ(fdi_rx_imr_reg);
1758 temp &= ~FDI_RX_SYMBOL_LOCK;
1759 temp &= ~FDI_RX_BIT_LOCK;
1760 I915_WRITE(fdi_rx_imr_reg, temp);
1761 I915_READ(fdi_rx_imr_reg);
1762 udelay(150);
1763
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001764 /* enable CPU FDI TX and PCH FDI RX */
1765 temp = I915_READ(fdi_tx_reg);
1766 temp |= FDI_TX_ENABLE;
Adam Jackson77ffb592010-04-12 11:38:44 -04001767 temp &= ~(7 << 19);
1768 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001769 temp &= ~FDI_LINK_TRAIN_NONE;
1770 temp |= FDI_LINK_TRAIN_PATTERN_1;
1771 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1772 /* SNB-B */
1773 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1774 I915_WRITE(fdi_tx_reg, temp);
1775 I915_READ(fdi_tx_reg);
1776
1777 temp = I915_READ(fdi_rx_reg);
1778 if (HAS_PCH_CPT(dev)) {
1779 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1780 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
1781 } else {
1782 temp &= ~FDI_LINK_TRAIN_NONE;
1783 temp |= FDI_LINK_TRAIN_PATTERN_1;
1784 }
1785 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1786 I915_READ(fdi_rx_reg);
1787 udelay(150);
1788
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001789 for (i = 0; i < 4; i++ ) {
1790 temp = I915_READ(fdi_tx_reg);
1791 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1792 temp |= snb_b_fdi_train_param[i];
1793 I915_WRITE(fdi_tx_reg, temp);
1794 udelay(500);
1795
1796 temp = I915_READ(fdi_rx_iir_reg);
1797 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1798
1799 if (temp & FDI_RX_BIT_LOCK) {
1800 I915_WRITE(fdi_rx_iir_reg,
1801 temp | FDI_RX_BIT_LOCK);
1802 DRM_DEBUG_KMS("FDI train 1 done.\n");
1803 break;
1804 }
1805 }
1806 if (i == 4)
1807 DRM_DEBUG_KMS("FDI train 1 fail!\n");
1808
1809 /* Train 2 */
1810 temp = I915_READ(fdi_tx_reg);
1811 temp &= ~FDI_LINK_TRAIN_NONE;
1812 temp |= FDI_LINK_TRAIN_PATTERN_2;
1813 if (IS_GEN6(dev)) {
1814 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1815 /* SNB-B */
1816 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1817 }
1818 I915_WRITE(fdi_tx_reg, temp);
1819
1820 temp = I915_READ(fdi_rx_reg);
1821 if (HAS_PCH_CPT(dev)) {
1822 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1823 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
1824 } else {
1825 temp &= ~FDI_LINK_TRAIN_NONE;
1826 temp |= FDI_LINK_TRAIN_PATTERN_2;
1827 }
1828 I915_WRITE(fdi_rx_reg, temp);
1829 udelay(150);
1830
1831 for (i = 0; i < 4; i++ ) {
1832 temp = I915_READ(fdi_tx_reg);
1833 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1834 temp |= snb_b_fdi_train_param[i];
1835 I915_WRITE(fdi_tx_reg, temp);
1836 udelay(500);
1837
1838 temp = I915_READ(fdi_rx_iir_reg);
1839 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1840
1841 if (temp & FDI_RX_SYMBOL_LOCK) {
1842 I915_WRITE(fdi_rx_iir_reg,
1843 temp | FDI_RX_SYMBOL_LOCK);
1844 DRM_DEBUG_KMS("FDI train 2 done.\n");
1845 break;
1846 }
1847 }
1848 if (i == 4)
1849 DRM_DEBUG_KMS("FDI train 2 fail!\n");
1850
1851 DRM_DEBUG_KMS("FDI train done.\n");
1852}
1853
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001854static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08001855{
1856 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001857 struct drm_i915_private *dev_priv = dev->dev_private;
1858 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1859 int pipe = intel_crtc->pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08001860 int plane = intel_crtc->plane;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001861 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
1862 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1863 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1864 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
1865 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1866 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001867 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001868 int cpu_htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
1869 int cpu_hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
1870 int cpu_hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
1871 int cpu_vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
1872 int cpu_vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
1873 int cpu_vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
1874 int trans_htot_reg = (pipe == 0) ? TRANS_HTOTAL_A : TRANS_HTOTAL_B;
1875 int trans_hblank_reg = (pipe == 0) ? TRANS_HBLANK_A : TRANS_HBLANK_B;
1876 int trans_hsync_reg = (pipe == 0) ? TRANS_HSYNC_A : TRANS_HSYNC_B;
1877 int trans_vtot_reg = (pipe == 0) ? TRANS_VTOTAL_A : TRANS_VTOTAL_B;
1878 int trans_vblank_reg = (pipe == 0) ? TRANS_VBLANK_A : TRANS_VBLANK_B;
1879 int trans_vsync_reg = (pipe == 0) ? TRANS_VSYNC_A : TRANS_VSYNC_B;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001880 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001881 u32 temp;
Zhao Yakui8faf3b32010-01-04 16:29:31 +08001882 u32 pipe_bpc;
1883
1884 temp = I915_READ(pipeconf_reg);
1885 pipe_bpc = temp & PIPE_BPC_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001886
1887 /* XXX: When our outputs are all unaware of DPMS modes other than off
1888 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
1889 */
1890 switch (mode) {
1891 case DRM_MODE_DPMS_ON:
1892 case DRM_MODE_DPMS_STANDBY:
1893 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01001894 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08001895
1896 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1897 temp = I915_READ(PCH_LVDS);
1898 if ((temp & LVDS_PORT_EN) == 0) {
1899 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
1900 POSTING_READ(PCH_LVDS);
1901 }
1902 }
1903
Jesse Barnesd240f202010-08-13 15:43:26 -07001904 if (!HAS_eDP) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08001905
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001906 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
1907 temp = I915_READ(fdi_rx_reg);
Zhao Yakui8faf3b32010-01-04 16:29:31 +08001908 /*
1909 * make the BPC in FDI Rx be consistent with that in
1910 * pipeconf reg.
1911 */
1912 temp &= ~(0x7 << 16);
1913 temp |= (pipe_bpc << 11);
Adam Jackson77ffb592010-04-12 11:38:44 -04001914 temp &= ~(7 << 19);
1915 temp |= (intel_crtc->fdi_lanes - 1) << 19;
1916 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001917 I915_READ(fdi_rx_reg);
1918 udelay(200);
Zhenyu Wang2c072452009-06-05 15:38:42 +08001919
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001920 /* Switch from Rawclk to PCDclk */
1921 temp = I915_READ(fdi_rx_reg);
1922 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
Zhenyu Wang2c072452009-06-05 15:38:42 +08001923 I915_READ(fdi_rx_reg);
1924 udelay(200);
1925
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001926 /* Enable CPU FDI TX PLL, always on for Ironlake */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001927 temp = I915_READ(fdi_tx_reg);
1928 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
1929 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
1930 I915_READ(fdi_tx_reg);
1931 udelay(100);
1932 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08001933 }
1934
Zhenyu Wang8dd81a32009-09-19 14:54:09 +08001935 /* Enable panel fitting for LVDS */
Chris Wilson52be1192010-09-05 10:01:13 +01001936 if (dev_priv->pch_pf_size &&
1937 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)
1938 || HAS_eDP || intel_pch_has_edp(crtc))) {
1939 /* Force use of hard-coded filter coefficients
1940 * as some pre-programmed values are broken,
1941 * e.g. x201.
1942 */
1943 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
1944 PF_ENABLE | PF_FILTER_MED_3x3);
1945 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
1946 dev_priv->pch_pf_pos);
1947 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
1948 dev_priv->pch_pf_size);
Zhenyu Wang8dd81a32009-09-19 14:54:09 +08001949 }
1950
Zhenyu Wang2c072452009-06-05 15:38:42 +08001951 /* Enable CPU pipe */
1952 temp = I915_READ(pipeconf_reg);
1953 if ((temp & PIPEACONF_ENABLE) == 0) {
1954 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
1955 I915_READ(pipeconf_reg);
1956 udelay(100);
1957 }
1958
1959 /* configure and enable CPU plane */
1960 temp = I915_READ(dspcntr_reg);
1961 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
1962 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
1963 /* Flush the plane changes */
1964 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
1965 }
1966
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001967 if (!HAS_eDP) {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001968 /* For PCH output, training FDI link */
1969 if (IS_GEN6(dev))
1970 gen6_fdi_link_train(crtc);
1971 else
1972 ironlake_fdi_link_train(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08001973
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001974 /* enable PCH DPLL */
1975 temp = I915_READ(pch_dpll_reg);
1976 if ((temp & DPLL_VCO_ENABLE) == 0) {
1977 I915_WRITE(pch_dpll_reg, temp | DPLL_VCO_ENABLE);
1978 I915_READ(pch_dpll_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +08001979 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001980 udelay(200);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001981
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001982 if (HAS_PCH_CPT(dev)) {
1983 /* Be sure PCH DPLL SEL is set */
1984 temp = I915_READ(PCH_DPLL_SEL);
1985 if (trans_dpll_sel == 0 &&
1986 (temp & TRANSA_DPLL_ENABLE) == 0)
1987 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
1988 else if (trans_dpll_sel == 1 &&
1989 (temp & TRANSB_DPLL_ENABLE) == 0)
1990 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
1991 I915_WRITE(PCH_DPLL_SEL, temp);
1992 I915_READ(PCH_DPLL_SEL);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001993 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001994
1995 /* set transcoder timing */
1996 I915_WRITE(trans_htot_reg, I915_READ(cpu_htot_reg));
1997 I915_WRITE(trans_hblank_reg, I915_READ(cpu_hblank_reg));
1998 I915_WRITE(trans_hsync_reg, I915_READ(cpu_hsync_reg));
1999
2000 I915_WRITE(trans_vtot_reg, I915_READ(cpu_vtot_reg));
2001 I915_WRITE(trans_vblank_reg, I915_READ(cpu_vblank_reg));
2002 I915_WRITE(trans_vsync_reg, I915_READ(cpu_vsync_reg));
2003
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002004 /* enable normal train */
2005 temp = I915_READ(fdi_tx_reg);
2006 temp &= ~FDI_LINK_TRAIN_NONE;
2007 I915_WRITE(fdi_tx_reg, temp | FDI_LINK_TRAIN_NONE |
2008 FDI_TX_ENHANCE_FRAME_ENABLE);
2009 I915_READ(fdi_tx_reg);
2010
2011 temp = I915_READ(fdi_rx_reg);
2012 if (HAS_PCH_CPT(dev)) {
2013 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2014 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2015 } else {
2016 temp &= ~FDI_LINK_TRAIN_NONE;
2017 temp |= FDI_LINK_TRAIN_NONE;
2018 }
2019 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2020 I915_READ(fdi_rx_reg);
2021
2022 /* wait one idle pattern time */
2023 udelay(100);
2024
Zhenyu Wange3421a12010-04-08 09:43:27 +08002025 /* For PCH DP, enable TRANS_DP_CTL */
2026 if (HAS_PCH_CPT(dev) &&
2027 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
2028 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2029 int reg;
2030
2031 reg = I915_READ(trans_dp_ctl);
Chris Wilson94113ce2010-08-04 11:25:21 +01002032 reg &= ~(TRANS_DP_PORT_SEL_MASK |
2033 TRANS_DP_SYNC_MASK);
2034 reg |= (TRANS_DP_OUTPUT_ENABLE |
2035 TRANS_DP_ENH_FRAMING);
Adam Jacksond6d95262010-07-16 14:46:30 -04002036
2037 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
2038 reg |= TRANS_DP_HSYNC_ACTIVE_HIGH;
2039 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
2040 reg |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002041
2042 switch (intel_trans_dp_port_sel(crtc)) {
2043 case PCH_DP_B:
2044 reg |= TRANS_DP_PORT_SEL_B;
2045 break;
2046 case PCH_DP_C:
2047 reg |= TRANS_DP_PORT_SEL_C;
2048 break;
2049 case PCH_DP_D:
2050 reg |= TRANS_DP_PORT_SEL_D;
2051 break;
2052 default:
2053 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
2054 reg |= TRANS_DP_PORT_SEL_B;
2055 break;
2056 }
2057
2058 I915_WRITE(trans_dp_ctl, reg);
2059 POSTING_READ(trans_dp_ctl);
2060 }
2061
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002062 /* enable PCH transcoder */
2063 temp = I915_READ(transconf_reg);
Zhao Yakui8faf3b32010-01-04 16:29:31 +08002064 /*
2065 * make the BPC in transcoder be consistent with
2066 * that in pipeconf reg.
2067 */
2068 temp &= ~PIPE_BPC_MASK;
2069 temp |= pipe_bpc;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002070 I915_WRITE(transconf_reg, temp | TRANS_ENABLE);
2071 I915_READ(transconf_reg);
2072
Chris Wilson0ad6ef22010-08-09 17:21:44 +01002073 if (wait_for(I915_READ(transconf_reg) & TRANS_STATE_ENABLE, 100, 1))
Chris Wilson913d8d12010-08-07 11:01:35 +01002074 DRM_ERROR("failed to enable transcoder\n");
Zhenyu Wang2c072452009-06-05 15:38:42 +08002075 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002076
2077 intel_crtc_load_lut(crtc);
2078
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002079 intel_update_fbc(crtc, &crtc->mode);
Chris Wilson868dc582010-08-07 11:01:31 +01002080 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002081
Zhenyu Wang2c072452009-06-05 15:38:42 +08002082 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002083 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002084
Li Pengc062df62010-01-23 00:12:58 +08002085 drm_vblank_off(dev, pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002086 /* Disable display plane */
2087 temp = I915_READ(dspcntr_reg);
2088 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2089 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2090 /* Flush the plane changes */
2091 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2092 I915_READ(dspbase_reg);
2093 }
2094
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002095 if (dev_priv->cfb_plane == plane &&
2096 dev_priv->display.disable_fbc)
2097 dev_priv->display.disable_fbc(dev);
2098
Zhenyu Wang2c072452009-06-05 15:38:42 +08002099 /* disable cpu pipe, disable after all planes disabled */
2100 temp = I915_READ(pipeconf_reg);
2101 if ((temp & PIPEACONF_ENABLE) != 0) {
2102 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
Chris Wilson913d8d12010-08-07 11:01:35 +01002103
Zhenyu Wang2c072452009-06-05 15:38:42 +08002104 /* wait for cpu pipe off, pipe state */
Chris Wilson913d8d12010-08-07 11:01:35 +01002105 if (wait_for((I915_READ(pipeconf_reg) & I965_PIPECONF_ACTIVE) == 0, 50, 1))
2106 DRM_ERROR("failed to turn off cpu pipe\n");
Zhenyu Wang2c072452009-06-05 15:38:42 +08002107 } else
Zhao Yakui28c97732009-10-09 11:39:41 +08002108 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002109
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002110 udelay(100);
2111
2112 /* Disable PF */
Chris Wilson52be1192010-09-05 10:01:13 +01002113 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2114 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002115
Zhenyu Wang2c072452009-06-05 15:38:42 +08002116 /* disable CPU FDI tx and PCH FDI rx */
2117 temp = I915_READ(fdi_tx_reg);
2118 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_ENABLE);
2119 I915_READ(fdi_tx_reg);
2120
2121 temp = I915_READ(fdi_rx_reg);
Zhao Yakui8faf3b32010-01-04 16:29:31 +08002122 /* BPC in FDI rx is consistent with that in pipeconf */
2123 temp &= ~(0x07 << 16);
2124 temp |= (pipe_bpc << 11);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002125 I915_WRITE(fdi_rx_reg, temp & ~FDI_RX_ENABLE);
2126 I915_READ(fdi_rx_reg);
2127
Zhenyu Wang249c0e62009-07-24 01:00:29 +08002128 udelay(100);
2129
Zhenyu Wang2c072452009-06-05 15:38:42 +08002130 /* still set train pattern 1 */
2131 temp = I915_READ(fdi_tx_reg);
2132 temp &= ~FDI_LINK_TRAIN_NONE;
2133 temp |= FDI_LINK_TRAIN_PATTERN_1;
2134 I915_WRITE(fdi_tx_reg, temp);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002135 POSTING_READ(fdi_tx_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002136
2137 temp = I915_READ(fdi_rx_reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002138 if (HAS_PCH_CPT(dev)) {
2139 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2140 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2141 } else {
2142 temp &= ~FDI_LINK_TRAIN_NONE;
2143 temp |= FDI_LINK_TRAIN_PATTERN_1;
2144 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002145 I915_WRITE(fdi_rx_reg, temp);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002146 POSTING_READ(fdi_rx_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002147
Zhenyu Wang249c0e62009-07-24 01:00:29 +08002148 udelay(100);
2149
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002150 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2151 temp = I915_READ(PCH_LVDS);
2152 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2153 I915_READ(PCH_LVDS);
2154 udelay(100);
2155 }
2156
Zhenyu Wang2c072452009-06-05 15:38:42 +08002157 /* disable PCH transcoder */
2158 temp = I915_READ(transconf_reg);
2159 if ((temp & TRANS_ENABLE) != 0) {
2160 I915_WRITE(transconf_reg, temp & ~TRANS_ENABLE);
Chris Wilson913d8d12010-08-07 11:01:35 +01002161
Zhenyu Wang2c072452009-06-05 15:38:42 +08002162 /* wait for PCH transcoder off, transcoder state */
Chris Wilson913d8d12010-08-07 11:01:35 +01002163 if (wait_for((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) == 0, 50, 1))
2164 DRM_ERROR("failed to disable transcoder\n");
Zhenyu Wang2c072452009-06-05 15:38:42 +08002165 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002166
Zhao Yakui8faf3b32010-01-04 16:29:31 +08002167 temp = I915_READ(transconf_reg);
2168 /* BPC in transcoder is consistent with that in pipeconf */
2169 temp &= ~PIPE_BPC_MASK;
2170 temp |= pipe_bpc;
2171 I915_WRITE(transconf_reg, temp);
2172 I915_READ(transconf_reg);
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002173 udelay(100);
2174
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002175 if (HAS_PCH_CPT(dev)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002176 /* disable TRANS_DP_CTL */
2177 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2178 int reg;
2179
2180 reg = I915_READ(trans_dp_ctl);
2181 reg &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2182 I915_WRITE(trans_dp_ctl, reg);
2183 POSTING_READ(trans_dp_ctl);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002184
2185 /* disable DPLL_SEL */
2186 temp = I915_READ(PCH_DPLL_SEL);
2187 if (trans_dpll_sel == 0)
2188 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2189 else
2190 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2191 I915_WRITE(PCH_DPLL_SEL, temp);
2192 I915_READ(PCH_DPLL_SEL);
2193
2194 }
2195
Zhenyu Wang2c072452009-06-05 15:38:42 +08002196 /* disable PCH DPLL */
2197 temp = I915_READ(pch_dpll_reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002198 I915_WRITE(pch_dpll_reg, temp & ~DPLL_VCO_ENABLE);
2199 I915_READ(pch_dpll_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002200
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002201 /* Switch from PCDclk to Rawclk */
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002202 temp = I915_READ(fdi_rx_reg);
2203 temp &= ~FDI_SEL_PCDCLK;
2204 I915_WRITE(fdi_rx_reg, temp);
2205 I915_READ(fdi_rx_reg);
2206
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002207 /* Disable CPU FDI TX PLL */
2208 temp = I915_READ(fdi_tx_reg);
2209 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_PLL_ENABLE);
2210 I915_READ(fdi_tx_reg);
2211 udelay(100);
2212
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002213 temp = I915_READ(fdi_rx_reg);
2214 temp &= ~FDI_RX_PLL_ENABLE;
2215 I915_WRITE(fdi_rx_reg, temp);
2216 I915_READ(fdi_rx_reg);
2217
Zhenyu Wang2c072452009-06-05 15:38:42 +08002218 /* Wait for the clocks to turn off. */
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002219 udelay(100);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002220 break;
2221 }
2222}
2223
Daniel Vetter02e792f2009-09-15 22:57:34 +02002224static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2225{
2226 struct intel_overlay *overlay;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002227 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +02002228
2229 if (!enable && intel_crtc->overlay) {
2230 overlay = intel_crtc->overlay;
2231 mutex_lock(&overlay->dev->struct_mutex);
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002232 for (;;) {
2233 ret = intel_overlay_switch_off(overlay);
2234 if (ret == 0)
2235 break;
2236
2237 ret = intel_overlay_recover_from_interrupt(overlay, 0);
2238 if (ret != 0) {
2239 /* overlay doesn't react anymore. Usually
2240 * results in a black screen and an unkillable
2241 * X server. */
2242 BUG();
2243 overlay->hw_wedged = HW_WEDGED;
2244 break;
2245 }
2246 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002247 mutex_unlock(&overlay->dev->struct_mutex);
2248 }
2249 /* Let userspace switch the overlay on again. In most cases userspace
2250 * has to recompute where to put it anyway. */
2251
2252 return;
2253}
2254
Zhenyu Wang2c072452009-06-05 15:38:42 +08002255static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2256{
2257 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002258 struct drm_i915_private *dev_priv = dev->dev_private;
2259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2260 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002261 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08002262 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
Jesse Barnes80824002009-09-10 15:28:06 -07002263 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2264 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
Jesse Barnes79e53942008-11-07 14:24:08 -08002265 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2266 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08002267
2268 /* XXX: When our outputs are all unaware of DPMS modes other than off
2269 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2270 */
2271 switch (mode) {
2272 case DRM_MODE_DPMS_ON:
2273 case DRM_MODE_DPMS_STANDBY:
2274 case DRM_MODE_DPMS_SUSPEND:
2275 /* Enable the DPLL */
2276 temp = I915_READ(dpll_reg);
2277 if ((temp & DPLL_VCO_ENABLE) == 0) {
2278 I915_WRITE(dpll_reg, temp);
2279 I915_READ(dpll_reg);
2280 /* Wait for the clocks to stabilize. */
2281 udelay(150);
2282 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2283 I915_READ(dpll_reg);
2284 /* Wait for the clocks to stabilize. */
2285 udelay(150);
2286 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2287 I915_READ(dpll_reg);
2288 /* Wait for the clocks to stabilize. */
2289 udelay(150);
2290 }
2291
2292 /* Enable the pipe */
2293 temp = I915_READ(pipeconf_reg);
2294 if ((temp & PIPEACONF_ENABLE) == 0)
2295 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
2296
2297 /* Enable the plane */
2298 temp = I915_READ(dspcntr_reg);
2299 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
2300 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
2301 /* Flush the plane changes */
2302 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2303 }
2304
2305 intel_crtc_load_lut(crtc);
2306
Jesse Barnes74dff282009-09-14 15:39:40 -07002307 if ((IS_I965G(dev) || plane == 0))
2308 intel_update_fbc(crtc, &crtc->mode);
Jesse Barnes80824002009-09-10 15:28:06 -07002309
Jesse Barnes79e53942008-11-07 14:24:08 -08002310 /* Give the overlay scaler a chance to enable if it's on this pipe */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002311 intel_crtc_dpms_overlay(intel_crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08002312 break;
2313 case DRM_MODE_DPMS_OFF:
2314 /* Give the overlay scaler a chance to disable if it's on this pipe */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002315 intel_crtc_dpms_overlay(intel_crtc, false);
Li Peng778c9022009-11-09 12:51:22 +08002316 drm_vblank_off(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08002317
Jesse Barnese70236a2009-09-21 10:42:27 -07002318 if (dev_priv->cfb_plane == plane &&
2319 dev_priv->display.disable_fbc)
2320 dev_priv->display.disable_fbc(dev);
Jesse Barnes80824002009-09-10 15:28:06 -07002321
Jesse Barnes79e53942008-11-07 14:24:08 -08002322 /* Disable display plane */
2323 temp = I915_READ(dspcntr_reg);
2324 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2325 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2326 /* Flush the plane changes */
2327 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2328 I915_READ(dspbase_reg);
2329 }
2330
Jesse Barnes9d0498a2010-08-18 13:20:54 -07002331 /* Wait for vblank for the disable to take effect */
2332 intel_wait_for_vblank_off(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08002333
Jesse Barnesb690e962010-07-19 13:53:12 -07002334 /* Don't disable pipe A or pipe A PLLs if needed */
2335 if (pipeconf_reg == PIPEACONF &&
2336 (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2337 goto skip_pipe_off;
2338
Jesse Barnes79e53942008-11-07 14:24:08 -08002339 /* Next, disable display pipes */
2340 temp = I915_READ(pipeconf_reg);
2341 if ((temp & PIPEACONF_ENABLE) != 0) {
2342 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
2343 I915_READ(pipeconf_reg);
2344 }
2345
2346 /* Wait for vblank for the disable to take effect. */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07002347 intel_wait_for_vblank_off(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08002348
2349 temp = I915_READ(dpll_reg);
2350 if ((temp & DPLL_VCO_ENABLE) != 0) {
2351 I915_WRITE(dpll_reg, temp & ~DPLL_VCO_ENABLE);
2352 I915_READ(dpll_reg);
2353 }
Jesse Barnesb690e962010-07-19 13:53:12 -07002354 skip_pipe_off:
Jesse Barnes79e53942008-11-07 14:24:08 -08002355 /* Wait for the clocks to turn off. */
2356 udelay(150);
2357 break;
2358 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002359}
2360
2361/**
2362 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08002363 */
2364static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2365{
2366 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07002367 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002368 struct drm_i915_master_private *master_priv;
2369 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2370 int pipe = intel_crtc->pipe;
2371 bool enabled;
2372
Chris Wilson032d2a02010-09-06 16:17:22 +01002373 if (intel_crtc->dpms_mode == mode)
2374 return;
2375
Chris Wilsondebcadd2010-08-07 11:01:33 +01002376 intel_crtc->dpms_mode = mode;
2377 intel_crtc->cursor_on = mode == DRM_MODE_DPMS_ON;
2378
2379 /* When switching on the display, ensure that SR is disabled
2380 * with multiple pipes prior to enabling to new pipe.
2381 *
2382 * When switching off the display, make sure the cursor is
2383 * properly hidden prior to disabling the pipe.
2384 */
2385 if (mode == DRM_MODE_DPMS_ON)
2386 intel_update_watermarks(dev);
2387 else
2388 intel_crtc_update_cursor(crtc);
2389
Jesse Barnese70236a2009-09-21 10:42:27 -07002390 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08002391
Chris Wilsondebcadd2010-08-07 11:01:33 +01002392 if (mode == DRM_MODE_DPMS_ON)
2393 intel_crtc_update_cursor(crtc);
2394 else
2395 intel_update_watermarks(dev);
Daniel Vetter65655d42009-08-11 16:05:31 +02002396
Jesse Barnes79e53942008-11-07 14:24:08 -08002397 if (!dev->primary->master)
2398 return;
2399
2400 master_priv = dev->primary->master->driver_priv;
2401 if (!master_priv->sarea_priv)
2402 return;
2403
2404 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2405
2406 switch (pipe) {
2407 case 0:
2408 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2409 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2410 break;
2411 case 1:
2412 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2413 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2414 break;
2415 default:
2416 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2417 break;
2418 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002419}
2420
2421static void intel_crtc_prepare (struct drm_crtc *crtc)
2422{
2423 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2424 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
2425}
2426
2427static void intel_crtc_commit (struct drm_crtc *crtc)
2428{
2429 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2430 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
2431}
2432
2433void intel_encoder_prepare (struct drm_encoder *encoder)
2434{
2435 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2436 /* lvds has its own version of prepare see intel_lvds_prepare */
2437 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2438}
2439
2440void intel_encoder_commit (struct drm_encoder *encoder)
2441{
2442 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2443 /* lvds has its own version of commit see intel_lvds_commit */
2444 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2445}
2446
Chris Wilsonea5b2132010-08-04 13:50:23 +01002447void intel_encoder_destroy(struct drm_encoder *encoder)
2448{
2449 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
2450
2451 if (intel_encoder->ddc_bus)
2452 intel_i2c_destroy(intel_encoder->ddc_bus);
2453
2454 if (intel_encoder->i2c_bus)
2455 intel_i2c_destroy(intel_encoder->i2c_bus);
2456
2457 drm_encoder_cleanup(encoder);
2458 kfree(intel_encoder);
2459}
2460
Jesse Barnes79e53942008-11-07 14:24:08 -08002461static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2462 struct drm_display_mode *mode,
2463 struct drm_display_mode *adjusted_mode)
2464{
Zhenyu Wang2c072452009-06-05 15:38:42 +08002465 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01002466
Eric Anholtbad720f2009-10-22 16:11:14 -07002467 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08002468 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07002469 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
2470 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002471 }
Chris Wilson89749352010-09-12 18:25:19 +01002472
2473 /* XXX some encoders set the crtcinfo, others don't.
2474 * Obviously we need some form of conflict resolution here...
2475 */
2476 if (adjusted_mode->crtc_htotal == 0)
2477 drm_mode_set_crtcinfo(adjusted_mode, 0);
2478
Jesse Barnes79e53942008-11-07 14:24:08 -08002479 return true;
2480}
2481
Jesse Barnese70236a2009-09-21 10:42:27 -07002482static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002483{
Jesse Barnese70236a2009-09-21 10:42:27 -07002484 return 400000;
2485}
Jesse Barnes79e53942008-11-07 14:24:08 -08002486
Jesse Barnese70236a2009-09-21 10:42:27 -07002487static int i915_get_display_clock_speed(struct drm_device *dev)
2488{
2489 return 333000;
2490}
Jesse Barnes79e53942008-11-07 14:24:08 -08002491
Jesse Barnese70236a2009-09-21 10:42:27 -07002492static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2493{
2494 return 200000;
2495}
Jesse Barnes79e53942008-11-07 14:24:08 -08002496
Jesse Barnese70236a2009-09-21 10:42:27 -07002497static int i915gm_get_display_clock_speed(struct drm_device *dev)
2498{
2499 u16 gcfgc = 0;
2500
2501 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2502
2503 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08002504 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07002505 else {
2506 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2507 case GC_DISPLAY_CLOCK_333_MHZ:
2508 return 333000;
2509 default:
2510 case GC_DISPLAY_CLOCK_190_200_MHZ:
2511 return 190000;
2512 }
2513 }
2514}
Jesse Barnes79e53942008-11-07 14:24:08 -08002515
Jesse Barnese70236a2009-09-21 10:42:27 -07002516static int i865_get_display_clock_speed(struct drm_device *dev)
2517{
2518 return 266000;
2519}
2520
2521static int i855_get_display_clock_speed(struct drm_device *dev)
2522{
2523 u16 hpllcc = 0;
2524 /* Assume that the hardware is in the high speed state. This
2525 * should be the default.
2526 */
2527 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2528 case GC_CLOCK_133_200:
2529 case GC_CLOCK_100_200:
2530 return 200000;
2531 case GC_CLOCK_166_250:
2532 return 250000;
2533 case GC_CLOCK_100_133:
2534 return 133000;
2535 }
2536
2537 /* Shouldn't happen */
2538 return 0;
2539}
2540
2541static int i830_get_display_clock_speed(struct drm_device *dev)
2542{
2543 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08002544}
2545
Jesse Barnes79e53942008-11-07 14:24:08 -08002546/**
2547 * Return the pipe currently connected to the panel fitter,
2548 * or -1 if the panel fitter is not present or not in use
2549 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002550int intel_panel_fitter_pipe (struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002551{
2552 struct drm_i915_private *dev_priv = dev->dev_private;
2553 u32 pfit_control;
2554
2555 /* i830 doesn't have a panel fitter */
2556 if (IS_I830(dev))
2557 return -1;
2558
2559 pfit_control = I915_READ(PFIT_CONTROL);
2560
2561 /* See if the panel fitter is in use */
2562 if ((pfit_control & PFIT_ENABLE) == 0)
2563 return -1;
2564
2565 /* 965 can place panel fitter on either pipe */
2566 if (IS_I965G(dev))
2567 return (pfit_control >> 29) & 0x3;
2568
2569 /* older chips can only use pipe 1 */
2570 return 1;
2571}
2572
Zhenyu Wang2c072452009-06-05 15:38:42 +08002573struct fdi_m_n {
2574 u32 tu;
2575 u32 gmch_m;
2576 u32 gmch_n;
2577 u32 link_m;
2578 u32 link_n;
2579};
2580
2581static void
2582fdi_reduce_ratio(u32 *num, u32 *den)
2583{
2584 while (*num > 0xffffff || *den > 0xffffff) {
2585 *num >>= 1;
2586 *den >>= 1;
2587 }
2588}
2589
2590#define DATA_N 0x800000
2591#define LINK_N 0x80000
2592
2593static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002594ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2595 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002596{
2597 u64 temp;
2598
2599 m_n->tu = 64; /* default size */
2600
2601 temp = (u64) DATA_N * pixel_clock;
2602 temp = div_u64(temp, link_clock);
Zhenyu Wang58a27472009-09-25 08:01:28 +00002603 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2604 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
Zhenyu Wang2c072452009-06-05 15:38:42 +08002605 m_n->gmch_n = DATA_N;
2606 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2607
2608 temp = (u64) LINK_N * pixel_clock;
2609 m_n->link_m = div_u64(temp, link_clock);
2610 m_n->link_n = LINK_N;
2611 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2612}
2613
2614
Shaohua Li7662c8b2009-06-26 11:23:55 +08002615struct intel_watermark_params {
2616 unsigned long fifo_size;
2617 unsigned long max_wm;
2618 unsigned long default_wm;
2619 unsigned long guard_size;
2620 unsigned long cacheline_size;
2621};
2622
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002623/* Pineview has different values for various configs */
2624static struct intel_watermark_params pineview_display_wm = {
2625 PINEVIEW_DISPLAY_FIFO,
2626 PINEVIEW_MAX_WM,
2627 PINEVIEW_DFT_WM,
2628 PINEVIEW_GUARD_WM,
2629 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002630};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002631static struct intel_watermark_params pineview_display_hplloff_wm = {
2632 PINEVIEW_DISPLAY_FIFO,
2633 PINEVIEW_MAX_WM,
2634 PINEVIEW_DFT_HPLLOFF_WM,
2635 PINEVIEW_GUARD_WM,
2636 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002637};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002638static struct intel_watermark_params pineview_cursor_wm = {
2639 PINEVIEW_CURSOR_FIFO,
2640 PINEVIEW_CURSOR_MAX_WM,
2641 PINEVIEW_CURSOR_DFT_WM,
2642 PINEVIEW_CURSOR_GUARD_WM,
2643 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002644};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002645static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2646 PINEVIEW_CURSOR_FIFO,
2647 PINEVIEW_CURSOR_MAX_WM,
2648 PINEVIEW_CURSOR_DFT_WM,
2649 PINEVIEW_CURSOR_GUARD_WM,
2650 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002651};
Jesse Barnes0e442c62009-10-19 10:09:33 +09002652static struct intel_watermark_params g4x_wm_info = {
2653 G4X_FIFO_SIZE,
2654 G4X_MAX_WM,
2655 G4X_MAX_WM,
2656 2,
2657 G4X_FIFO_LINE_SIZE,
2658};
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002659static struct intel_watermark_params g4x_cursor_wm_info = {
2660 I965_CURSOR_FIFO,
2661 I965_CURSOR_MAX_WM,
2662 I965_CURSOR_DFT_WM,
2663 2,
2664 G4X_FIFO_LINE_SIZE,
2665};
2666static struct intel_watermark_params i965_cursor_wm_info = {
2667 I965_CURSOR_FIFO,
2668 I965_CURSOR_MAX_WM,
2669 I965_CURSOR_DFT_WM,
2670 2,
2671 I915_FIFO_LINE_SIZE,
2672};
Shaohua Li7662c8b2009-06-26 11:23:55 +08002673static struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08002674 I945_FIFO_SIZE,
2675 I915_MAX_WM,
2676 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002677 2,
2678 I915_FIFO_LINE_SIZE
2679};
2680static struct intel_watermark_params i915_wm_info = {
2681 I915_FIFO_SIZE,
2682 I915_MAX_WM,
2683 1,
2684 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002685 I915_FIFO_LINE_SIZE
2686};
2687static struct intel_watermark_params i855_wm_info = {
2688 I855GM_FIFO_SIZE,
2689 I915_MAX_WM,
2690 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002691 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002692 I830_FIFO_LINE_SIZE
2693};
2694static struct intel_watermark_params i830_wm_info = {
2695 I830_FIFO_SIZE,
2696 I915_MAX_WM,
2697 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002698 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002699 I830_FIFO_LINE_SIZE
2700};
2701
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002702static struct intel_watermark_params ironlake_display_wm_info = {
2703 ILK_DISPLAY_FIFO,
2704 ILK_DISPLAY_MAXWM,
2705 ILK_DISPLAY_DFTWM,
2706 2,
2707 ILK_FIFO_LINE_SIZE
2708};
2709
Zhao Yakuic936f442010-06-12 14:32:26 +08002710static struct intel_watermark_params ironlake_cursor_wm_info = {
2711 ILK_CURSOR_FIFO,
2712 ILK_CURSOR_MAXWM,
2713 ILK_CURSOR_DFTWM,
2714 2,
2715 ILK_FIFO_LINE_SIZE
2716};
2717
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002718static struct intel_watermark_params ironlake_display_srwm_info = {
2719 ILK_DISPLAY_SR_FIFO,
2720 ILK_DISPLAY_MAX_SRWM,
2721 ILK_DISPLAY_DFT_SRWM,
2722 2,
2723 ILK_FIFO_LINE_SIZE
2724};
2725
2726static struct intel_watermark_params ironlake_cursor_srwm_info = {
2727 ILK_CURSOR_SR_FIFO,
2728 ILK_CURSOR_MAX_SRWM,
2729 ILK_CURSOR_DFT_SRWM,
2730 2,
2731 ILK_FIFO_LINE_SIZE
2732};
2733
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002734/**
2735 * intel_calculate_wm - calculate watermark level
2736 * @clock_in_khz: pixel clock
2737 * @wm: chip FIFO params
2738 * @pixel_size: display pixel size
2739 * @latency_ns: memory latency for the platform
2740 *
2741 * Calculate the watermark level (the level at which the display plane will
2742 * start fetching from memory again). Each chip has a different display
2743 * FIFO size and allocation, so the caller needs to figure that out and pass
2744 * in the correct intel_watermark_params structure.
2745 *
2746 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2747 * on the pixel size. When it reaches the watermark level, it'll start
2748 * fetching FIFO line sized based chunks from memory until the FIFO fills
2749 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2750 * will occur, and a display engine hang could result.
2751 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002752static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2753 struct intel_watermark_params *wm,
2754 int pixel_size,
2755 unsigned long latency_ns)
2756{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002757 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002758
Jesse Barnesd6604672009-09-11 12:25:56 -07002759 /*
2760 * Note: we need to make sure we don't overflow for various clock &
2761 * latency values.
2762 * clocks go from a few thousand to several hundred thousand.
2763 * latency is usually a few thousand
2764 */
2765 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2766 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01002767 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002768
Zhao Yakui28c97732009-10-09 11:39:41 +08002769 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002770
2771 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2772
Zhao Yakui28c97732009-10-09 11:39:41 +08002773 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002774
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002775 /* Don't promote wm_size to unsigned... */
2776 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002777 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01002778 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002779 wm_size = wm->default_wm;
2780 return wm_size;
2781}
2782
2783struct cxsr_latency {
2784 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08002785 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002786 unsigned long fsb_freq;
2787 unsigned long mem_freq;
2788 unsigned long display_sr;
2789 unsigned long display_hpll_disable;
2790 unsigned long cursor_sr;
2791 unsigned long cursor_hpll_disable;
2792};
2793
Chris Wilson403c89f2010-08-04 15:25:31 +01002794static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08002795 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2796 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2797 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2798 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
2799 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002800
Li Peng95534262010-05-18 18:58:44 +08002801 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2802 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2803 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2804 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
2805 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002806
Li Peng95534262010-05-18 18:58:44 +08002807 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2808 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2809 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2810 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
2811 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002812
Li Peng95534262010-05-18 18:58:44 +08002813 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2814 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2815 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2816 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
2817 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002818
Li Peng95534262010-05-18 18:58:44 +08002819 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2820 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2821 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2822 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
2823 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002824
Li Peng95534262010-05-18 18:58:44 +08002825 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2826 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2827 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2828 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
2829 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002830};
2831
Chris Wilson403c89f2010-08-04 15:25:31 +01002832static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
2833 int is_ddr3,
2834 int fsb,
2835 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002836{
Chris Wilson403c89f2010-08-04 15:25:31 +01002837 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002838 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002839
2840 if (fsb == 0 || mem == 0)
2841 return NULL;
2842
2843 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2844 latency = &cxsr_latency_table[i];
2845 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08002846 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302847 fsb == latency->fsb_freq && mem == latency->mem_freq)
2848 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002849 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302850
Zhao Yakui28c97732009-10-09 11:39:41 +08002851 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302852
2853 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002854}
2855
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002856static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002857{
2858 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002859
2860 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01002861 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002862}
2863
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07002864/*
2865 * Latency for FIFO fetches is dependent on several factors:
2866 * - memory configuration (speed, channels)
2867 * - chipset
2868 * - current MCH state
2869 * It can be fairly high in some situations, so here we assume a fairly
2870 * pessimal value. It's a tradeoff between extra memory fetches (if we
2871 * set this value too high, the FIFO will fetch frequently to stay full)
2872 * and power consumption (set it too low to save power and we might see
2873 * FIFO underruns and display "flicker").
2874 *
2875 * A value of 5us seems to be a good balance; safe for very low end
2876 * platforms but not overly aggressive on lower latency configs.
2877 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01002878static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002879
Jesse Barnese70236a2009-09-21 10:42:27 -07002880static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002881{
2882 struct drm_i915_private *dev_priv = dev->dev_private;
2883 uint32_t dsparb = I915_READ(DSPARB);
2884 int size;
2885
Chris Wilson8de9b312010-07-19 19:59:52 +01002886 size = dsparb & 0x7f;
2887 if (plane)
2888 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002889
Zhao Yakui28c97732009-10-09 11:39:41 +08002890 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2891 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002892
2893 return size;
2894}
Shaohua Li7662c8b2009-06-26 11:23:55 +08002895
Jesse Barnese70236a2009-09-21 10:42:27 -07002896static int i85x_get_fifo_size(struct drm_device *dev, int plane)
2897{
2898 struct drm_i915_private *dev_priv = dev->dev_private;
2899 uint32_t dsparb = I915_READ(DSPARB);
2900 int size;
2901
Chris Wilson8de9b312010-07-19 19:59:52 +01002902 size = dsparb & 0x1ff;
2903 if (plane)
2904 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07002905 size >>= 1; /* Convert to cachelines */
2906
Zhao Yakui28c97732009-10-09 11:39:41 +08002907 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2908 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07002909
2910 return size;
2911}
2912
2913static int i845_get_fifo_size(struct drm_device *dev, int plane)
2914{
2915 struct drm_i915_private *dev_priv = dev->dev_private;
2916 uint32_t dsparb = I915_READ(DSPARB);
2917 int size;
2918
2919 size = dsparb & 0x7f;
2920 size >>= 2; /* Convert to cachelines */
2921
Zhao Yakui28c97732009-10-09 11:39:41 +08002922 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2923 plane ? "B" : "A",
Jesse Barnese70236a2009-09-21 10:42:27 -07002924 size);
2925
2926 return size;
2927}
2928
2929static int i830_get_fifo_size(struct drm_device *dev, int plane)
2930{
2931 struct drm_i915_private *dev_priv = dev->dev_private;
2932 uint32_t dsparb = I915_READ(DSPARB);
2933 int size;
2934
2935 size = dsparb & 0x7f;
2936 size >>= 1; /* Convert to cachelines */
2937
Zhao Yakui28c97732009-10-09 11:39:41 +08002938 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2939 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07002940
2941 return size;
2942}
2943
Zhao Yakuid4294342010-03-22 22:45:36 +08002944static void pineview_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08002945 int planeb_clock, int sr_hdisplay, int unused,
2946 int pixel_size)
Zhao Yakuid4294342010-03-22 22:45:36 +08002947{
2948 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson403c89f2010-08-04 15:25:31 +01002949 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08002950 u32 reg;
2951 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08002952 int sr_clock;
2953
Chris Wilson403c89f2010-08-04 15:25:31 +01002954 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08002955 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08002956 if (!latency) {
2957 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
2958 pineview_disable_cxsr(dev);
2959 return;
2960 }
2961
2962 if (!planea_clock || !planeb_clock) {
2963 sr_clock = planea_clock ? planea_clock : planeb_clock;
2964
2965 /* Display SR */
2966 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
2967 pixel_size, latency->display_sr);
2968 reg = I915_READ(DSPFW1);
2969 reg &= ~DSPFW_SR_MASK;
2970 reg |= wm << DSPFW_SR_SHIFT;
2971 I915_WRITE(DSPFW1, reg);
2972 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
2973
2974 /* cursor SR */
2975 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
2976 pixel_size, latency->cursor_sr);
2977 reg = I915_READ(DSPFW3);
2978 reg &= ~DSPFW_CURSOR_SR_MASK;
2979 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
2980 I915_WRITE(DSPFW3, reg);
2981
2982 /* Display HPLL off SR */
2983 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
2984 pixel_size, latency->display_hpll_disable);
2985 reg = I915_READ(DSPFW3);
2986 reg &= ~DSPFW_HPLL_SR_MASK;
2987 reg |= wm & DSPFW_HPLL_SR_MASK;
2988 I915_WRITE(DSPFW3, reg);
2989
2990 /* cursor HPLL off SR */
2991 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
2992 pixel_size, latency->cursor_hpll_disable);
2993 reg = I915_READ(DSPFW3);
2994 reg &= ~DSPFW_HPLL_CURSOR_MASK;
2995 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
2996 I915_WRITE(DSPFW3, reg);
2997 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
2998
2999 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003000 I915_WRITE(DSPFW3,
3001 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003002 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3003 } else {
3004 pineview_disable_cxsr(dev);
3005 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3006 }
3007}
3008
Jesse Barnes0e442c62009-10-19 10:09:33 +09003009static void g4x_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003010 int planeb_clock, int sr_hdisplay, int sr_htotal,
3011 int pixel_size)
Jesse Barnes652c3932009-08-17 13:31:43 -07003012{
3013 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003014 int total_size, cacheline_size;
3015 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3016 struct intel_watermark_params planea_params, planeb_params;
3017 unsigned long line_time_us;
3018 int sr_clock, sr_entries = 0, entries_required;
Jesse Barnes652c3932009-08-17 13:31:43 -07003019
Jesse Barnes0e442c62009-10-19 10:09:33 +09003020 /* Create copies of the base settings for each pipe */
3021 planea_params = planeb_params = g4x_wm_info;
3022
3023 /* Grab a couple of global values before we overwrite them */
3024 total_size = planea_params.fifo_size;
3025 cacheline_size = planea_params.cacheline_size;
3026
3027 /*
3028 * Note: we need to make sure we don't overflow for various clock &
3029 * latency values.
3030 * clocks go from a few thousand to several hundred thousand.
3031 * latency is usually a few thousand
3032 */
3033 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3034 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003035 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003036 planea_wm = entries_required + planea_params.guard_size;
3037
3038 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3039 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003040 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003041 planeb_wm = entries_required + planeb_params.guard_size;
3042
3043 cursora_wm = cursorb_wm = 16;
3044 cursor_sr = 32;
3045
3046 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3047
3048 /* Calc sr entries for one plane configs */
3049 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3050 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003051 static const int sr_latency_ns = 12000;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003052
3053 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003054 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003055
3056 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003057 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3058 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003059 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003060
3061 entries_required = (((sr_latency_ns / line_time_us) +
3062 1000) / 1000) * pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003063 entries_required = DIV_ROUND_UP(entries_required,
3064 g4x_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003065 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3066
3067 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3068 cursor_sr = g4x_cursor_wm_info.max_wm;
3069 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3070 "cursor %d\n", sr_entries, cursor_sr);
3071
Jesse Barnes0e442c62009-10-19 10:09:33 +09003072 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303073 } else {
3074 /* Turn off self refresh if both pipes are enabled */
3075 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3076 & ~FW_BLC_SELF_EN);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003077 }
3078
3079 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3080 planea_wm, planeb_wm, sr_entries);
3081
3082 planea_wm &= 0x3f;
3083 planeb_wm &= 0x3f;
3084
3085 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3086 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3087 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3088 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3089 (cursora_wm << DSPFW_CURSORA_SHIFT));
3090 /* HPLL off in SR has some issues on G4x... disable it */
3091 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3092 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003093}
3094
Jesse Barnes1dc75462009-10-19 10:08:17 +09003095static void i965_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003096 int planeb_clock, int sr_hdisplay, int sr_htotal,
3097 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003098{
3099 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003100 unsigned long line_time_us;
3101 int sr_clock, sr_entries, srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003102 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003103
Jesse Barnes1dc75462009-10-19 10:08:17 +09003104 /* Calc sr entries for one plane configs */
3105 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3106 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003107 static const int sr_latency_ns = 12000;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003108
3109 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003110 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003111
3112 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003113 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3114 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003115 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003116 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
Zhao Yakui1b07e042010-06-12 14:32:24 +08003117 srwm = I965_FIFO_SIZE - sr_entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003118 if (srwm < 0)
3119 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003120 srwm &= 0x1ff;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003121
3122 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3123 pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003124 sr_entries = DIV_ROUND_UP(sr_entries,
3125 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003126 cursor_sr = i965_cursor_wm_info.fifo_size -
3127 (sr_entries + i965_cursor_wm_info.guard_size);
3128
3129 if (cursor_sr > i965_cursor_wm_info.max_wm)
3130 cursor_sr = i965_cursor_wm_info.max_wm;
3131
3132 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3133 "cursor %d\n", srwm, cursor_sr);
3134
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003135 if (IS_I965GM(dev))
3136 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303137 } else {
3138 /* Turn off self refresh if both pipes are enabled */
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003139 if (IS_I965GM(dev))
3140 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3141 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003142 }
3143
3144 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3145 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003146
3147 /* 965 has limitations... */
Jesse Barnes1dc75462009-10-19 10:08:17 +09003148 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3149 (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003150 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003151 /* update cursor SR watermark */
3152 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003153}
3154
3155static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003156 int planeb_clock, int sr_hdisplay, int sr_htotal,
3157 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003158{
3159 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003160 uint32_t fwater_lo;
3161 uint32_t fwater_hi;
3162 int total_size, cacheline_size, cwm, srwm = 1;
3163 int planea_wm, planeb_wm;
3164 struct intel_watermark_params planea_params, planeb_params;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003165 unsigned long line_time_us;
3166 int sr_clock, sr_entries = 0;
3167
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003168 /* Create copies of the base settings for each pipe */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003169 if (IS_I965GM(dev) || IS_I945GM(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003170 planea_params = planeb_params = i945_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003171 else if (IS_I9XX(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003172 planea_params = planeb_params = i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003173 else
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003174 planea_params = planeb_params = i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003175
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003176 /* Grab a couple of global values before we overwrite them */
3177 total_size = planea_params.fifo_size;
3178 cacheline_size = planea_params.cacheline_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003179
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003180 /* Update per-plane FIFO sizes */
Jesse Barnese70236a2009-09-21 10:42:27 -07003181 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3182 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003183
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003184 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3185 pixel_size, latency_ns);
3186 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3187 pixel_size, latency_ns);
Zhao Yakui28c97732009-10-09 11:39:41 +08003188 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003189
3190 /*
3191 * Overlay gets an aggressive default since video jitter is bad.
3192 */
3193 cwm = 2;
3194
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003195 /* Calc sr entries for one plane configs */
Jesse Barnes652c3932009-08-17 13:31:43 -07003196 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3197 (!planea_clock || !planeb_clock)) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003198 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003199 static const int sr_latency_ns = 6000;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003200
Shaohua Li7662c8b2009-06-26 11:23:55 +08003201 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003202 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003203
3204 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003205 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3206 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003207 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui28c97732009-10-09 11:39:41 +08003208 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003209 srwm = total_size - sr_entries;
3210 if (srwm < 0)
3211 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003212
3213 if (IS_I945G(dev) || IS_I945GM(dev))
3214 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3215 else if (IS_I915GM(dev)) {
3216 /* 915M has a smaller SRWM field */
3217 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3218 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3219 }
David John33c5fd12010-01-27 15:19:08 +05303220 } else {
3221 /* Turn off self refresh if both pipes are enabled */
Li Pengee980b82010-01-27 19:01:11 +08003222 if (IS_I945G(dev) || IS_I945GM(dev)) {
3223 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3224 & ~FW_BLC_SELF_EN);
3225 } else if (IS_I915GM(dev)) {
3226 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3227 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08003228 }
3229
Zhao Yakui28c97732009-10-09 11:39:41 +08003230 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003231 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003232
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003233 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3234 fwater_hi = (cwm & 0x1f);
3235
3236 /* Set request length to 8 cachelines per fetch */
3237 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3238 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003239
3240 I915_WRITE(FW_BLC, fwater_lo);
3241 I915_WRITE(FW_BLC2, fwater_hi);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003242}
3243
Jesse Barnese70236a2009-09-21 10:42:27 -07003244static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
Zhao Yakuifa143212010-06-12 14:32:23 +08003245 int unused2, int unused3, int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003246{
3247 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf3601322009-07-22 12:54:59 -07003248 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003249 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003250
Jesse Barnese70236a2009-09-21 10:42:27 -07003251 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003252
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003253 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3254 pixel_size, latency_ns);
Jesse Barnesf3601322009-07-22 12:54:59 -07003255 fwater_lo |= (3<<8) | planea_wm;
3256
Zhao Yakui28c97732009-10-09 11:39:41 +08003257 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003258
3259 I915_WRITE(FW_BLC, fwater_lo);
3260}
3261
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003262#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08003263#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003264
3265static void ironlake_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003266 int planeb_clock, int sr_hdisplay, int sr_htotal,
3267 int pixel_size)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003268{
3269 struct drm_i915_private *dev_priv = dev->dev_private;
3270 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
3271 int sr_wm, cursor_wm;
3272 unsigned long line_time_us;
3273 int sr_clock, entries_required;
3274 u32 reg_value;
Zhao Yakuic936f442010-06-12 14:32:26 +08003275 int line_count;
3276 int planea_htotal = 0, planeb_htotal = 0;
3277 struct drm_crtc *crtc;
Zhao Yakuic936f442010-06-12 14:32:26 +08003278
3279 /* Need htotal for all active display plane */
3280 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003281 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3282 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
Zhao Yakuic936f442010-06-12 14:32:26 +08003283 if (intel_crtc->plane == 0)
3284 planea_htotal = crtc->mode.htotal;
3285 else
3286 planeb_htotal = crtc->mode.htotal;
3287 }
3288 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003289
3290 /* Calculate and update the watermark for plane A */
3291 if (planea_clock) {
3292 entries_required = ((planea_clock / 1000) * pixel_size *
3293 ILK_LP0_PLANE_LATENCY) / 1000;
3294 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003295 ironlake_display_wm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003296 planea_wm = entries_required +
3297 ironlake_display_wm_info.guard_size;
3298
3299 if (planea_wm > (int)ironlake_display_wm_info.max_wm)
3300 planea_wm = ironlake_display_wm_info.max_wm;
3301
Zhao Yakuic936f442010-06-12 14:32:26 +08003302 /* Use the large buffer method to calculate cursor watermark */
3303 line_time_us = (planea_htotal * 1000) / planea_clock;
3304
3305 /* Use ns/us then divide to preserve precision */
3306 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3307
3308 /* calculate the cursor watermark for cursor A */
3309 entries_required = line_count * 64 * pixel_size;
3310 entries_required = DIV_ROUND_UP(entries_required,
3311 ironlake_cursor_wm_info.cacheline_size);
3312 cursora_wm = entries_required + ironlake_cursor_wm_info.guard_size;
3313 if (cursora_wm > ironlake_cursor_wm_info.max_wm)
3314 cursora_wm = ironlake_cursor_wm_info.max_wm;
3315
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003316 reg_value = I915_READ(WM0_PIPEA_ILK);
3317 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3318 reg_value |= (planea_wm << WM0_PIPE_PLANE_SHIFT) |
3319 (cursora_wm & WM0_PIPE_CURSOR_MASK);
3320 I915_WRITE(WM0_PIPEA_ILK, reg_value);
3321 DRM_DEBUG_KMS("FIFO watermarks For pipe A - plane %d, "
3322 "cursor: %d\n", planea_wm, cursora_wm);
3323 }
3324 /* Calculate and update the watermark for plane B */
3325 if (planeb_clock) {
3326 entries_required = ((planeb_clock / 1000) * pixel_size *
3327 ILK_LP0_PLANE_LATENCY) / 1000;
3328 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003329 ironlake_display_wm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003330 planeb_wm = entries_required +
3331 ironlake_display_wm_info.guard_size;
3332
3333 if (planeb_wm > (int)ironlake_display_wm_info.max_wm)
3334 planeb_wm = ironlake_display_wm_info.max_wm;
3335
Zhao Yakuic936f442010-06-12 14:32:26 +08003336 /* Use the large buffer method to calculate cursor watermark */
3337 line_time_us = (planeb_htotal * 1000) / planeb_clock;
3338
3339 /* Use ns/us then divide to preserve precision */
3340 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3341
3342 /* calculate the cursor watermark for cursor B */
3343 entries_required = line_count * 64 * pixel_size;
3344 entries_required = DIV_ROUND_UP(entries_required,
3345 ironlake_cursor_wm_info.cacheline_size);
3346 cursorb_wm = entries_required + ironlake_cursor_wm_info.guard_size;
3347 if (cursorb_wm > ironlake_cursor_wm_info.max_wm)
3348 cursorb_wm = ironlake_cursor_wm_info.max_wm;
3349
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003350 reg_value = I915_READ(WM0_PIPEB_ILK);
3351 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3352 reg_value |= (planeb_wm << WM0_PIPE_PLANE_SHIFT) |
3353 (cursorb_wm & WM0_PIPE_CURSOR_MASK);
3354 I915_WRITE(WM0_PIPEB_ILK, reg_value);
3355 DRM_DEBUG_KMS("FIFO watermarks For pipe B - plane %d, "
3356 "cursor: %d\n", planeb_wm, cursorb_wm);
3357 }
3358
3359 /*
3360 * Calculate and update the self-refresh watermark only when one
3361 * display plane is used.
3362 */
3363 if (!planea_clock || !planeb_clock) {
Zhao Yakuic936f442010-06-12 14:32:26 +08003364
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003365 /* Read the self-refresh latency. The unit is 0.5us */
3366 int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
3367
3368 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003369 line_time_us = ((sr_htotal * 1000) / sr_clock);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003370
3371 /* Use ns/us then divide to preserve precision */
3372 line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
3373 / 1000;
3374
3375 /* calculate the self-refresh watermark for display plane */
3376 entries_required = line_count * sr_hdisplay * pixel_size;
3377 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003378 ironlake_display_srwm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003379 sr_wm = entries_required +
3380 ironlake_display_srwm_info.guard_size;
3381
3382 /* calculate the self-refresh watermark for display cursor */
3383 entries_required = line_count * pixel_size * 64;
3384 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003385 ironlake_cursor_srwm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003386 cursor_wm = entries_required +
3387 ironlake_cursor_srwm_info.guard_size;
3388
3389 /* configure watermark and enable self-refresh */
3390 reg_value = I915_READ(WM1_LP_ILK);
3391 reg_value &= ~(WM1_LP_LATENCY_MASK | WM1_LP_SR_MASK |
3392 WM1_LP_CURSOR_MASK);
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003393 reg_value |= (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003394 (sr_wm << WM1_LP_SR_SHIFT) | cursor_wm;
3395
3396 I915_WRITE(WM1_LP_ILK, reg_value);
3397 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3398 "cursor %d\n", sr_wm, cursor_wm);
3399
3400 } else {
3401 /* Turn off self refresh if both pipes are enabled */
3402 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
3403 }
3404}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003405/**
3406 * intel_update_watermarks - update FIFO watermark values based on current modes
3407 *
3408 * Calculate watermark values for the various WM regs based on current mode
3409 * and plane configuration.
3410 *
3411 * There are several cases to deal with here:
3412 * - normal (i.e. non-self-refresh)
3413 * - self-refresh (SR) mode
3414 * - lines are large relative to FIFO size (buffer can hold up to 2)
3415 * - lines are small relative to FIFO size (buffer can hold more than 2
3416 * lines), so need to account for TLB latency
3417 *
3418 * The normal calculation is:
3419 * watermark = dotclock * bytes per pixel * latency
3420 * where latency is platform & configuration dependent (we assume pessimal
3421 * values here).
3422 *
3423 * The SR calculation is:
3424 * watermark = (trunc(latency/line time)+1) * surface width *
3425 * bytes per pixel
3426 * where
3427 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08003428 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08003429 * and latency is assumed to be high, as above.
3430 *
3431 * The final value programmed to the register should always be rounded up,
3432 * and include an extra 2 entries to account for clock crossings.
3433 *
3434 * We don't use the sprite, so we can ignore that. And on Crestline we have
3435 * to set the non-SR watermarks to 8.
3436 */
3437static void intel_update_watermarks(struct drm_device *dev)
3438{
Jesse Barnese70236a2009-09-21 10:42:27 -07003439 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003440 struct drm_crtc *crtc;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003441 int sr_hdisplay = 0;
3442 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
3443 int enabled = 0, pixel_size = 0;
Zhao Yakuifa143212010-06-12 14:32:23 +08003444 int sr_htotal = 0;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003445
Zhenyu Wangc03342f2009-09-29 11:01:23 +08003446 if (!dev_priv->display.update_wm)
3447 return;
3448
Shaohua Li7662c8b2009-06-26 11:23:55 +08003449 /* Get the clock config from both planes */
3450 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3452 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003453 enabled++;
3454 if (intel_crtc->plane == 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08003455 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
Shaohua Li7662c8b2009-06-26 11:23:55 +08003456 intel_crtc->pipe, crtc->mode.clock);
3457 planea_clock = crtc->mode.clock;
3458 } else {
Zhao Yakui28c97732009-10-09 11:39:41 +08003459 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
Shaohua Li7662c8b2009-06-26 11:23:55 +08003460 intel_crtc->pipe, crtc->mode.clock);
3461 planeb_clock = crtc->mode.clock;
3462 }
3463 sr_hdisplay = crtc->mode.hdisplay;
3464 sr_clock = crtc->mode.clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003465 sr_htotal = crtc->mode.htotal;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003466 if (crtc->fb)
3467 pixel_size = crtc->fb->bits_per_pixel / 8;
3468 else
3469 pixel_size = 4; /* by default */
3470 }
3471 }
3472
3473 if (enabled <= 0)
3474 return;
3475
Jesse Barnese70236a2009-09-21 10:42:27 -07003476 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003477 sr_hdisplay, sr_htotal, pixel_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003478}
3479
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003480static int intel_crtc_mode_set(struct drm_crtc *crtc,
3481 struct drm_display_mode *mode,
3482 struct drm_display_mode *adjusted_mode,
3483 int x, int y,
3484 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08003485{
3486 struct drm_device *dev = crtc->dev;
3487 struct drm_i915_private *dev_priv = dev->dev_private;
3488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3489 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003490 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003491 int fp_reg = (pipe == 0) ? FPA0 : FPB0;
3492 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
3493 int dpll_md_reg = (intel_crtc->pipe == 0) ? DPLL_A_MD : DPLL_B_MD;
Jesse Barnes80824002009-09-10 15:28:06 -07003494 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
Jesse Barnes79e53942008-11-07 14:24:08 -08003495 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
3496 int htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
3497 int hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
3498 int hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
3499 int vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
3500 int vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
3501 int vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
Jesse Barnes80824002009-09-10 15:28:06 -07003502 int dspsize_reg = (plane == 0) ? DSPASIZE : DSPBSIZE;
3503 int dsppos_reg = (plane == 0) ? DSPAPOS : DSPBPOS;
Jesse Barnes79e53942008-11-07 14:24:08 -08003504 int pipesrc_reg = (pipe == 0) ? PIPEASRC : PIPEBSRC;
Eric Anholtc751ce42010-03-25 11:48:48 -07003505 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003506 intel_clock_t clock, reduced_clock;
3507 u32 dpll = 0, fp = 0, fp2 = 0, dspcntr, pipeconf;
3508 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003509 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson8e647a22010-08-22 10:54:23 +01003510 struct intel_encoder *has_edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003511 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003512 struct drm_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08003513 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003514 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003515 struct fdi_m_n m_n = {0};
3516 int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
3517 int data_n1_reg = (pipe == 0) ? PIPEA_DATA_N1 : PIPEB_DATA_N1;
3518 int link_m1_reg = (pipe == 0) ? PIPEA_LINK_M1 : PIPEB_LINK_M1;
3519 int link_n1_reg = (pipe == 0) ? PIPEA_LINK_N1 : PIPEB_LINK_N1;
3520 int pch_fp_reg = (pipe == 0) ? PCH_FPA0 : PCH_FPB0;
3521 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
3522 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08003523 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
3524 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
Zhenyu Wang541998a2009-06-05 15:38:44 +08003525 int lvds_reg = LVDS;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003526 u32 temp;
3527 int sdvo_pixel_multiply;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003528 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08003529
3530 drm_vblank_pre_modeset(dev, pipe);
3531
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003532 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilson8e647a22010-08-22 10:54:23 +01003533 struct intel_encoder *intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003534
Chris Wilson8e647a22010-08-22 10:54:23 +01003535 if (encoder->crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003536 continue;
3537
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003538 intel_encoder = enc_to_intel_encoder(encoder);
Eric Anholt21d40d32010-03-25 11:11:14 -07003539 switch (intel_encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003540 case INTEL_OUTPUT_LVDS:
3541 is_lvds = true;
3542 break;
3543 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08003544 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08003545 is_sdvo = true;
Eric Anholt21d40d32010-03-25 11:11:14 -07003546 if (intel_encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003547 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003548 break;
3549 case INTEL_OUTPUT_DVO:
3550 is_dvo = true;
3551 break;
3552 case INTEL_OUTPUT_TVOUT:
3553 is_tv = true;
3554 break;
3555 case INTEL_OUTPUT_ANALOG:
3556 is_crt = true;
3557 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003558 case INTEL_OUTPUT_DISPLAYPORT:
3559 is_dp = true;
3560 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003561 case INTEL_OUTPUT_EDP:
Chris Wilson8e647a22010-08-22 10:54:23 +01003562 has_edp_encoder = intel_encoder;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003563 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003564 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003565
Eric Anholtc751ce42010-03-25 11:48:48 -07003566 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08003567 }
3568
Eric Anholtc751ce42010-03-25 11:48:48 -07003569 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003570 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08003571 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3572 refclk / 1000);
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003573 } else if (IS_I9XX(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003574 refclk = 96000;
Eric Anholtbad720f2009-10-22 16:11:14 -07003575 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003576 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08003577 } else {
3578 refclk = 48000;
3579 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003580
Jesse Barnes79e53942008-11-07 14:24:08 -08003581
Ma Lingd4906092009-03-18 20:13:27 +08003582 /*
3583 * Returns a set of divisors for the desired target clock with the given
3584 * refclk, or FALSE. The returned values represent the clock equation:
3585 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3586 */
3587 limit = intel_limit(crtc);
3588 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08003589 if (!ok) {
3590 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01003591 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003592 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003593 }
3594
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01003595 /* Ensure that the cursor is valid for the new mode before changing... */
3596 intel_crtc_update_cursor(crtc);
3597
Zhao Yakuiddc90032010-01-06 22:05:56 +08003598 if (is_lvds && dev_priv->lvds_downclock_avail) {
3599 has_reduced_clock = limit->find_pll(limit, crtc,
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003600 dev_priv->lvds_downclock,
Jesse Barnes652c3932009-08-17 13:31:43 -07003601 refclk,
3602 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003603 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3604 /*
3605 * If the different P is found, it means that we can't
3606 * switch the display clock by using the FP0/FP1.
3607 * In such case we will disable the LVDS downclock
3608 * feature.
3609 */
3610 DRM_DEBUG_KMS("Different P is found for "
3611 "LVDS clock/downclock\n");
3612 has_reduced_clock = 0;
3613 }
Jesse Barnes652c3932009-08-17 13:31:43 -07003614 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003615 /* SDVO TV has fixed PLL values depend on its clock range,
3616 this mirrors vbios setting. */
3617 if (is_sdvo && is_tv) {
3618 if (adjusted_mode->clock >= 100000
3619 && adjusted_mode->clock < 140500) {
3620 clock.p1 = 2;
3621 clock.p2 = 10;
3622 clock.n = 3;
3623 clock.m1 = 16;
3624 clock.m2 = 8;
3625 } else if (adjusted_mode->clock >= 140500
3626 && adjusted_mode->clock <= 200000) {
3627 clock.p1 = 1;
3628 clock.p2 = 10;
3629 clock.n = 6;
3630 clock.m1 = 12;
3631 clock.m2 = 8;
3632 }
3633 }
3634
Zhenyu Wang2c072452009-06-05 15:38:42 +08003635 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07003636 if (HAS_PCH_SPLIT(dev)) {
Adam Jackson77ffb592010-04-12 11:38:44 -04003637 int lane = 0, link_bw, bpp;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003638 /* eDP doesn't require FDI link, so just set DP M/N
3639 according to current link config */
Chris Wilson8e647a22010-08-22 10:54:23 +01003640 if (has_edp_encoder) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003641 target_clock = mode->clock;
Chris Wilson8e647a22010-08-22 10:54:23 +01003642 intel_edp_link_config(has_edp_encoder,
3643 &lane, &link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003644 } else {
3645 /* DP over FDI requires target mode clock
3646 instead of link clock */
3647 if (is_dp)
3648 target_clock = mode->clock;
3649 else
3650 target_clock = adjusted_mode->clock;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003651 link_bw = 270000;
3652 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00003653
3654 /* determine panel color depth */
3655 temp = I915_READ(pipeconf_reg);
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003656 temp &= ~PIPE_BPC_MASK;
3657 if (is_lvds) {
3658 int lvds_reg = I915_READ(PCH_LVDS);
3659 /* the BPC will be 6 if it is 18-bit LVDS panel */
3660 if ((lvds_reg & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
3661 temp |= PIPE_8BPC;
3662 else
3663 temp |= PIPE_6BPC;
Chris Wilson8e647a22010-08-22 10:54:23 +01003664 } else if (has_edp_encoder || (is_dp && intel_pch_has_edp(crtc))) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08003665 switch (dev_priv->edp_bpp/3) {
3666 case 8:
3667 temp |= PIPE_8BPC;
3668 break;
3669 case 10:
3670 temp |= PIPE_10BPC;
3671 break;
3672 case 6:
3673 temp |= PIPE_6BPC;
3674 break;
3675 case 12:
3676 temp |= PIPE_12BPC;
3677 break;
3678 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003679 } else
3680 temp |= PIPE_8BPC;
3681 I915_WRITE(pipeconf_reg, temp);
3682 I915_READ(pipeconf_reg);
Zhenyu Wang58a27472009-09-25 08:01:28 +00003683
3684 switch (temp & PIPE_BPC_MASK) {
3685 case PIPE_8BPC:
3686 bpp = 24;
3687 break;
3688 case PIPE_10BPC:
3689 bpp = 30;
3690 break;
3691 case PIPE_6BPC:
3692 bpp = 18;
3693 break;
3694 case PIPE_12BPC:
3695 bpp = 36;
3696 break;
3697 default:
3698 DRM_ERROR("unknown pipe bpc value\n");
3699 bpp = 24;
3700 }
3701
Adam Jackson77ffb592010-04-12 11:38:44 -04003702 if (!lane) {
3703 /*
3704 * Account for spread spectrum to avoid
3705 * oversubscribing the link. Max center spread
3706 * is 2.5%; use 5% for safety's sake.
3707 */
3708 u32 bps = target_clock * bpp * 21 / 20;
3709 lane = bps / (link_bw * 8) + 1;
3710 }
3711
3712 intel_crtc->fdi_lanes = lane;
3713
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003714 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003715 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003716
Zhenyu Wangc038e512009-10-19 15:43:48 +08003717 /* Ironlake: try to setup display ref clock before DPLL
3718 * enabling. This is only under driver's control after
3719 * PCH B stepping, previous chipset stepping should be
3720 * ignoring this setting.
3721 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003722 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003723 temp = I915_READ(PCH_DREF_CONTROL);
3724 /* Always enable nonspread source */
3725 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
3726 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
3727 I915_WRITE(PCH_DREF_CONTROL, temp);
3728 POSTING_READ(PCH_DREF_CONTROL);
3729
3730 temp &= ~DREF_SSC_SOURCE_MASK;
3731 temp |= DREF_SSC_SOURCE_ENABLE;
3732 I915_WRITE(PCH_DREF_CONTROL, temp);
3733 POSTING_READ(PCH_DREF_CONTROL);
3734
3735 udelay(200);
3736
Chris Wilson8e647a22010-08-22 10:54:23 +01003737 if (has_edp_encoder) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003738 if (dev_priv->lvds_use_ssc) {
3739 temp |= DREF_SSC1_ENABLE;
3740 I915_WRITE(PCH_DREF_CONTROL, temp);
3741 POSTING_READ(PCH_DREF_CONTROL);
3742
3743 udelay(200);
3744
3745 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
3746 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
3747 I915_WRITE(PCH_DREF_CONTROL, temp);
3748 POSTING_READ(PCH_DREF_CONTROL);
3749 } else {
3750 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
3751 I915_WRITE(PCH_DREF_CONTROL, temp);
3752 POSTING_READ(PCH_DREF_CONTROL);
3753 }
3754 }
3755 }
3756
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003757 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08003758 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003759 if (has_reduced_clock)
3760 fp2 = (1 << reduced_clock.n) << 16 |
3761 reduced_clock.m1 << 8 | reduced_clock.m2;
3762 } else {
Shaohua Li21778322009-02-23 15:19:16 +08003763 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003764 if (has_reduced_clock)
3765 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
3766 reduced_clock.m2;
3767 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003768
Eric Anholtbad720f2009-10-22 16:11:14 -07003769 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003770 dpll = DPLL_VGA_MODE_DIS;
3771
Jesse Barnes79e53942008-11-07 14:24:08 -08003772 if (IS_I9XX(dev)) {
3773 if (is_lvds)
3774 dpll |= DPLLB_MODE_LVDS;
3775 else
3776 dpll |= DPLLB_MODE_DAC_SERIAL;
3777 if (is_sdvo) {
3778 dpll |= DPLL_DVO_HIGH_SPEED;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003779 sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
Sean Young942642a2009-08-06 17:35:50 +08003780 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08003781 dpll |= (sdvo_pixel_multiply - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
Eric Anholtbad720f2009-10-22 16:11:14 -07003782 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003783 dpll |= (sdvo_pixel_multiply - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08003784 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003785 if (is_dp)
3786 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003787
3788 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003789 if (IS_PINEVIEW(dev))
3790 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003791 else {
Shaohua Li21778322009-02-23 15:19:16 +08003792 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003793 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003794 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003795 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07003796 if (IS_G4X(dev) && has_reduced_clock)
3797 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003798 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003799 switch (clock.p2) {
3800 case 5:
3801 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3802 break;
3803 case 7:
3804 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3805 break;
3806 case 10:
3807 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3808 break;
3809 case 14:
3810 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3811 break;
3812 }
Eric Anholtbad720f2009-10-22 16:11:14 -07003813 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08003814 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3815 } else {
3816 if (is_lvds) {
3817 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3818 } else {
3819 if (clock.p1 == 2)
3820 dpll |= PLL_P1_DIVIDE_BY_TWO;
3821 else
3822 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3823 if (clock.p2 == 4)
3824 dpll |= PLL_P2_DIVIDE_BY_4;
3825 }
3826 }
3827
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003828 if (is_sdvo && is_tv)
3829 dpll |= PLL_REF_INPUT_TVCLKINBC;
3830 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08003831 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003832 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08003833 dpll |= 3;
Eric Anholtc751ce42010-03-25 11:48:48 -07003834 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003835 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08003836 else
3837 dpll |= PLL_REF_INPUT_DREFCLK;
3838
3839 /* setup pipeconf */
3840 pipeconf = I915_READ(pipeconf_reg);
3841
3842 /* Set up the display plane register */
3843 dspcntr = DISPPLANE_GAMMA_ENABLE;
3844
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003845 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08003846 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07003847 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003848 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07003849 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003850 else
3851 dspcntr |= DISPPLANE_SEL_PIPE_B;
3852 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003853
3854 if (pipe == 0 && !IS_I965G(dev)) {
3855 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3856 * core speed.
3857 *
3858 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3859 * pipe == 0 check?
3860 */
Jesse Barnese70236a2009-09-21 10:42:27 -07003861 if (mode->clock >
3862 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Jesse Barnes79e53942008-11-07 14:24:08 -08003863 pipeconf |= PIPEACONF_DOUBLE_WIDE;
3864 else
3865 pipeconf &= ~PIPEACONF_DOUBLE_WIDE;
3866 }
3867
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003868 dspcntr |= DISPLAY_PLANE_ENABLE;
3869 pipeconf |= PIPEACONF_ENABLE;
3870 dpll |= DPLL_VCO_ENABLE;
3871
3872
Jesse Barnes79e53942008-11-07 14:24:08 -08003873 /* Disable the panel fitter if it was on our pipe */
Eric Anholtbad720f2009-10-22 16:11:14 -07003874 if (!HAS_PCH_SPLIT(dev) && intel_panel_fitter_pipe(dev) == pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08003875 I915_WRITE(PFIT_CONTROL, 0);
3876
Zhao Yakui28c97732009-10-09 11:39:41 +08003877 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08003878 drm_mode_debug_printmodeline(mode);
3879
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003880 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07003881 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003882 fp_reg = pch_fp_reg;
3883 dpll_reg = pch_dpll_reg;
3884 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003885
Chris Wilson8e647a22010-08-22 10:54:23 +01003886 if (!has_edp_encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003887 I915_WRITE(fp_reg, fp);
3888 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
3889 I915_READ(dpll_reg);
3890 udelay(150);
3891 }
3892
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08003893 /* enable transcoder DPLL */
3894 if (HAS_PCH_CPT(dev)) {
3895 temp = I915_READ(PCH_DPLL_SEL);
3896 if (trans_dpll_sel == 0)
3897 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
3898 else
3899 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
3900 I915_WRITE(PCH_DPLL_SEL, temp);
3901 I915_READ(PCH_DPLL_SEL);
3902 udelay(150);
3903 }
3904
Eric Anholt7b824ec2010-07-26 14:49:07 -07003905 if (HAS_PCH_SPLIT(dev)) {
3906 pipeconf &= ~PIPE_ENABLE_DITHER;
3907 pipeconf &= ~PIPE_DITHER_TYPE_MASK;
3908 }
3909
Jesse Barnes79e53942008-11-07 14:24:08 -08003910 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3911 * This is an exception to the general rule that mode_set doesn't turn
3912 * things on.
3913 */
3914 if (is_lvds) {
Zhenyu Wang541998a2009-06-05 15:38:44 +08003915 u32 lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08003916
Eric Anholtbad720f2009-10-22 16:11:14 -07003917 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang541998a2009-06-05 15:38:44 +08003918 lvds_reg = PCH_LVDS;
3919
3920 lvds = I915_READ(lvds_reg);
Adam Jackson0f3ee802010-03-31 11:41:51 -04003921 lvds |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003922 if (pipe == 1) {
3923 if (HAS_PCH_CPT(dev))
3924 lvds |= PORT_TRANS_B_SEL_CPT;
3925 else
3926 lvds |= LVDS_PIPEB_SELECT;
3927 } else {
3928 if (HAS_PCH_CPT(dev))
3929 lvds &= ~PORT_TRANS_SEL_MASK;
3930 else
3931 lvds &= ~LVDS_PIPEB_SELECT;
3932 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003933 /* set the corresponsding LVDS_BORDER bit */
3934 lvds |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08003935 /* Set the B0-B3 data pairs corresponding to whether we're going to
3936 * set the DPLLs for dual-channel mode or not.
3937 */
3938 if (clock.p2 == 7)
3939 lvds |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
3940 else
3941 lvds &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
3942
3943 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
3944 * appropriately here, but we need to look more thoroughly into how
3945 * panels behave in the two modes.
3946 */
Zhao Yakui898822c2010-01-04 16:29:30 +08003947 /* set the dithering flag */
3948 if (IS_I965G(dev)) {
3949 if (dev_priv->lvds_dither) {
Adam Jackson0a31a442010-04-19 15:57:25 -04003950 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakui898822c2010-01-04 16:29:30 +08003951 pipeconf |= PIPE_ENABLE_DITHER;
Adam Jackson0a31a442010-04-19 15:57:25 -04003952 pipeconf |= PIPE_DITHER_TYPE_ST01;
3953 } else
Zhao Yakui898822c2010-01-04 16:29:30 +08003954 lvds |= LVDS_ENABLE_DITHER;
3955 } else {
Eric Anholt7b824ec2010-07-26 14:49:07 -07003956 if (!HAS_PCH_SPLIT(dev)) {
Zhao Yakui898822c2010-01-04 16:29:30 +08003957 lvds &= ~LVDS_ENABLE_DITHER;
Eric Anholt7b824ec2010-07-26 14:49:07 -07003958 }
Zhao Yakui898822c2010-01-04 16:29:30 +08003959 }
3960 }
Zhenyu Wang541998a2009-06-05 15:38:44 +08003961 I915_WRITE(lvds_reg, lvds);
3962 I915_READ(lvds_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08003963 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003964 if (is_dp)
3965 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08003966 else if (HAS_PCH_SPLIT(dev)) {
3967 /* For non-DP output, clear any trans DP clock recovery setting.*/
3968 if (pipe == 0) {
3969 I915_WRITE(TRANSA_DATA_M1, 0);
3970 I915_WRITE(TRANSA_DATA_N1, 0);
3971 I915_WRITE(TRANSA_DP_LINK_M1, 0);
3972 I915_WRITE(TRANSA_DP_LINK_N1, 0);
3973 } else {
3974 I915_WRITE(TRANSB_DATA_M1, 0);
3975 I915_WRITE(TRANSB_DATA_N1, 0);
3976 I915_WRITE(TRANSB_DP_LINK_M1, 0);
3977 I915_WRITE(TRANSB_DP_LINK_N1, 0);
3978 }
3979 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003980
Chris Wilson8e647a22010-08-22 10:54:23 +01003981 if (!has_edp_encoder) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003982 I915_WRITE(fp_reg, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08003983 I915_WRITE(dpll_reg, dpll);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003984 I915_READ(dpll_reg);
3985 /* Wait for the clocks to stabilize. */
3986 udelay(150);
3987
Eric Anholtbad720f2009-10-22 16:11:14 -07003988 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
Zhao Yakuibb66c512009-09-10 15:45:49 +08003989 if (is_sdvo) {
3990 sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
3991 I915_WRITE(dpll_md_reg, (0 << DPLL_MD_UDI_DIVIDER_SHIFT) |
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003992 ((sdvo_pixel_multiply - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT));
Zhao Yakuibb66c512009-09-10 15:45:49 +08003993 } else
3994 I915_WRITE(dpll_md_reg, 0);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003995 } else {
3996 /* write it again -- the BIOS does, after all */
3997 I915_WRITE(dpll_reg, dpll);
3998 }
3999 I915_READ(dpll_reg);
4000 /* Wait for the clocks to stabilize. */
4001 udelay(150);
Jesse Barnes79e53942008-11-07 14:24:08 -08004002 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004003
Jesse Barnes652c3932009-08-17 13:31:43 -07004004 if (is_lvds && has_reduced_clock && i915_powersave) {
4005 I915_WRITE(fp_reg + 4, fp2);
4006 intel_crtc->lowfreq_avail = true;
4007 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004008 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004009 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4010 }
4011 } else {
4012 I915_WRITE(fp_reg + 4, fp);
4013 intel_crtc->lowfreq_avail = false;
4014 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004015 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004016 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4017 }
4018 }
4019
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004020 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4021 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4022 /* the chip adds 2 halflines automatically */
4023 adjusted_mode->crtc_vdisplay -= 1;
4024 adjusted_mode->crtc_vtotal -= 1;
4025 adjusted_mode->crtc_vblank_start -= 1;
4026 adjusted_mode->crtc_vblank_end -= 1;
4027 adjusted_mode->crtc_vsync_end -= 1;
4028 adjusted_mode->crtc_vsync_start -= 1;
4029 } else
4030 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4031
Jesse Barnes79e53942008-11-07 14:24:08 -08004032 I915_WRITE(htot_reg, (adjusted_mode->crtc_hdisplay - 1) |
4033 ((adjusted_mode->crtc_htotal - 1) << 16));
4034 I915_WRITE(hblank_reg, (adjusted_mode->crtc_hblank_start - 1) |
4035 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4036 I915_WRITE(hsync_reg, (adjusted_mode->crtc_hsync_start - 1) |
4037 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4038 I915_WRITE(vtot_reg, (adjusted_mode->crtc_vdisplay - 1) |
4039 ((adjusted_mode->crtc_vtotal - 1) << 16));
4040 I915_WRITE(vblank_reg, (adjusted_mode->crtc_vblank_start - 1) |
4041 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4042 I915_WRITE(vsync_reg, (adjusted_mode->crtc_vsync_start - 1) |
4043 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4044 /* pipesrc and dspsize control the size that is scaled from, which should
4045 * always be the user's requested size.
4046 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004047 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004048 I915_WRITE(dspsize_reg, ((mode->vdisplay - 1) << 16) |
4049 (mode->hdisplay - 1));
4050 I915_WRITE(dsppos_reg, 0);
4051 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004052 I915_WRITE(pipesrc_reg, ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004053
Eric Anholtbad720f2009-10-22 16:11:14 -07004054 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004055 I915_WRITE(data_m1_reg, TU_SIZE(m_n.tu) | m_n.gmch_m);
4056 I915_WRITE(data_n1_reg, TU_SIZE(m_n.tu) | m_n.gmch_n);
4057 I915_WRITE(link_m1_reg, m_n.link_m);
4058 I915_WRITE(link_n1_reg, m_n.link_n);
4059
Chris Wilson8e647a22010-08-22 10:54:23 +01004060 if (has_edp_encoder) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004061 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004062 } else {
4063 /* enable FDI RX PLL too */
4064 temp = I915_READ(fdi_rx_reg);
4065 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08004066 I915_READ(fdi_rx_reg);
4067 udelay(200);
4068
4069 /* enable FDI TX PLL too */
4070 temp = I915_READ(fdi_tx_reg);
4071 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
4072 I915_READ(fdi_tx_reg);
4073
4074 /* enable FDI RX PCDCLK */
4075 temp = I915_READ(fdi_rx_reg);
4076 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
4077 I915_READ(fdi_rx_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004078 udelay(200);
4079 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004080 }
4081
Jesse Barnes79e53942008-11-07 14:24:08 -08004082 I915_WRITE(pipeconf_reg, pipeconf);
4083 I915_READ(pipeconf_reg);
4084
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004085 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004086
Eric Anholtc2416fc2009-11-05 15:30:35 -08004087 if (IS_IRONLAKE(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08004088 /* enable address swizzle for tiling buffer */
4089 temp = I915_READ(DISP_ARB_CTL);
4090 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4091 }
4092
Jesse Barnes79e53942008-11-07 14:24:08 -08004093 I915_WRITE(dspcntr_reg, dspcntr);
4094
4095 /* Flush the plane changes */
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004096 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004097
4098 intel_update_watermarks(dev);
4099
Jesse Barnes79e53942008-11-07 14:24:08 -08004100 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004101
Chris Wilson1f803ee2009-06-06 09:45:59 +01004102 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004103}
4104
4105/** Loads the palette/gamma unit for the CRTC with the prepared values */
4106void intel_crtc_load_lut(struct drm_crtc *crtc)
4107{
4108 struct drm_device *dev = crtc->dev;
4109 struct drm_i915_private *dev_priv = dev->dev_private;
4110 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4111 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4112 int i;
4113
4114 /* The clocks have to be on to load the palette. */
4115 if (!crtc->enabled)
4116 return;
4117
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004118 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07004119 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004120 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4121 LGC_PALETTE_B;
4122
Jesse Barnes79e53942008-11-07 14:24:08 -08004123 for (i = 0; i < 256; i++) {
4124 I915_WRITE(palreg + 4 * i,
4125 (intel_crtc->lut_r[i] << 16) |
4126 (intel_crtc->lut_g[i] << 8) |
4127 intel_crtc->lut_b[i]);
4128 }
4129}
4130
Chris Wilson560b85b2010-08-07 11:01:38 +01004131static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4132{
4133 struct drm_device *dev = crtc->dev;
4134 struct drm_i915_private *dev_priv = dev->dev_private;
4135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4136 bool visible = base != 0;
4137 u32 cntl;
4138
4139 if (intel_crtc->cursor_visible == visible)
4140 return;
4141
4142 cntl = I915_READ(CURACNTR);
4143 if (visible) {
4144 /* On these chipsets we can only modify the base whilst
4145 * the cursor is disabled.
4146 */
4147 I915_WRITE(CURABASE, base);
4148
4149 cntl &= ~(CURSOR_FORMAT_MASK);
4150 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4151 cntl |= CURSOR_ENABLE |
4152 CURSOR_GAMMA_ENABLE |
4153 CURSOR_FORMAT_ARGB;
4154 } else
4155 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4156 I915_WRITE(CURACNTR, cntl);
4157
4158 intel_crtc->cursor_visible = visible;
4159}
4160
4161static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4162{
4163 struct drm_device *dev = crtc->dev;
4164 struct drm_i915_private *dev_priv = dev->dev_private;
4165 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4166 int pipe = intel_crtc->pipe;
4167 bool visible = base != 0;
4168
4169 if (intel_crtc->cursor_visible != visible) {
4170 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4171 if (base) {
4172 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4173 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4174 cntl |= pipe << 28; /* Connect to correct pipe */
4175 } else {
4176 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4177 cntl |= CURSOR_MODE_DISABLE;
4178 }
4179 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4180
4181 intel_crtc->cursor_visible = visible;
4182 }
4183 /* and commit changes on next vblank */
4184 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4185}
4186
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004187/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
4188static void intel_crtc_update_cursor(struct drm_crtc *crtc)
4189{
4190 struct drm_device *dev = crtc->dev;
4191 struct drm_i915_private *dev_priv = dev->dev_private;
4192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4193 int pipe = intel_crtc->pipe;
4194 int x = intel_crtc->cursor_x;
4195 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01004196 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004197 bool visible;
4198
4199 pos = 0;
4200
Chris Wilson87f8ebf2010-08-04 12:24:42 +01004201 if (intel_crtc->cursor_on && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004202 base = intel_crtc->cursor_addr;
4203 if (x > (int) crtc->fb->width)
4204 base = 0;
4205
4206 if (y > (int) crtc->fb->height)
4207 base = 0;
4208 } else
4209 base = 0;
4210
4211 if (x < 0) {
4212 if (x + intel_crtc->cursor_width < 0)
4213 base = 0;
4214
4215 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4216 x = -x;
4217 }
4218 pos |= x << CURSOR_X_SHIFT;
4219
4220 if (y < 0) {
4221 if (y + intel_crtc->cursor_height < 0)
4222 base = 0;
4223
4224 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4225 y = -y;
4226 }
4227 pos |= y << CURSOR_Y_SHIFT;
4228
4229 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01004230 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004231 return;
4232
4233 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01004234 if (IS_845G(dev) || IS_I865G(dev))
4235 i845_update_cursor(crtc, base);
4236 else
4237 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004238
4239 if (visible)
4240 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
4241}
4242
Jesse Barnes79e53942008-11-07 14:24:08 -08004243static int intel_crtc_cursor_set(struct drm_crtc *crtc,
4244 struct drm_file *file_priv,
4245 uint32_t handle,
4246 uint32_t width, uint32_t height)
4247{
4248 struct drm_device *dev = crtc->dev;
4249 struct drm_i915_private *dev_priv = dev->dev_private;
4250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4251 struct drm_gem_object *bo;
4252 struct drm_i915_gem_object *obj_priv;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004253 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004254 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004255
Zhao Yakui28c97732009-10-09 11:39:41 +08004256 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004257
4258 /* if we want to turn off the cursor ignore width and height */
4259 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004260 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004261 addr = 0;
4262 bo = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10004263 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004264 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08004265 }
4266
4267 /* Currently we only support 64x64 cursors */
4268 if (width != 64 || height != 64) {
4269 DRM_ERROR("we currently only support 64x64 cursors\n");
4270 return -EINVAL;
4271 }
4272
4273 bo = drm_gem_object_lookup(dev, file_priv, handle);
4274 if (!bo)
4275 return -ENOENT;
4276
Daniel Vetter23010e42010-03-08 13:35:02 +01004277 obj_priv = to_intel_bo(bo);
Jesse Barnes79e53942008-11-07 14:24:08 -08004278
4279 if (bo->size < width * height * 4) {
4280 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10004281 ret = -ENOMEM;
4282 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08004283 }
4284
Dave Airlie71acb5e2008-12-30 20:31:46 +10004285 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004286 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004287 if (!dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004288 ret = i915_gem_object_pin(bo, PAGE_SIZE);
4289 if (ret) {
4290 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004291 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004292 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01004293
4294 ret = i915_gem_object_set_to_gtt_domain(bo, 0);
4295 if (ret) {
4296 DRM_ERROR("failed to move cursor bo into the GTT\n");
4297 goto fail_unpin;
4298 }
4299
Jesse Barnes79e53942008-11-07 14:24:08 -08004300 addr = obj_priv->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004301 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004302 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004303 ret = i915_gem_attach_phys_object(dev, bo,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004304 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
4305 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004306 if (ret) {
4307 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004308 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004309 }
4310 addr = obj_priv->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004311 }
4312
Jesse Barnes14b60392009-05-20 16:47:08 -04004313 if (!IS_I9XX(dev))
4314 I915_WRITE(CURSIZE, (height << 12) | width);
4315
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004316 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004317 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004318 if (dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004319 if (intel_crtc->cursor_bo != bo)
4320 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4321 } else
4322 i915_gem_object_unpin(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004323 drm_gem_object_unreference(intel_crtc->cursor_bo);
4324 }
Jesse Barnes80824002009-09-10 15:28:06 -07004325
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004326 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004327
4328 intel_crtc->cursor_addr = addr;
4329 intel_crtc->cursor_bo = bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004330 intel_crtc->cursor_width = width;
4331 intel_crtc->cursor_height = height;
4332
4333 intel_crtc_update_cursor(crtc);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004334
Jesse Barnes79e53942008-11-07 14:24:08 -08004335 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01004336fail_unpin:
4337 i915_gem_object_unpin(bo);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004338fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10004339 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00004340fail:
4341 drm_gem_object_unreference_unlocked(bo);
Dave Airlie34b8686e2009-01-15 14:03:07 +10004342 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004343}
4344
4345static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4346{
Jesse Barnes79e53942008-11-07 14:24:08 -08004347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004348
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004349 intel_crtc->cursor_x = x;
4350 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07004351
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004352 intel_crtc_update_cursor(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004353
4354 return 0;
4355}
4356
4357/** Sets the color ramps on behalf of RandR */
4358void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4359 u16 blue, int regno)
4360{
4361 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4362
4363 intel_crtc->lut_r[regno] = red >> 8;
4364 intel_crtc->lut_g[regno] = green >> 8;
4365 intel_crtc->lut_b[regno] = blue >> 8;
4366}
4367
Dave Airlieb8c00ac2009-10-06 13:54:01 +10004368void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4369 u16 *blue, int regno)
4370{
4371 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4372
4373 *red = intel_crtc->lut_r[regno] << 8;
4374 *green = intel_crtc->lut_g[regno] << 8;
4375 *blue = intel_crtc->lut_b[regno] << 8;
4376}
4377
Jesse Barnes79e53942008-11-07 14:24:08 -08004378static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01004379 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08004380{
James Simmons72034252010-08-03 01:33:19 +01004381 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08004382 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004383
James Simmons72034252010-08-03 01:33:19 +01004384 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004385 intel_crtc->lut_r[i] = red[i] >> 8;
4386 intel_crtc->lut_g[i] = green[i] >> 8;
4387 intel_crtc->lut_b[i] = blue[i] >> 8;
4388 }
4389
4390 intel_crtc_load_lut(crtc);
4391}
4392
4393/**
4394 * Get a pipe with a simple mode set on it for doing load-based monitor
4395 * detection.
4396 *
4397 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07004398 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08004399 *
Eric Anholtc751ce42010-03-25 11:48:48 -07004400 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08004401 * configured for it. In the future, it could choose to temporarily disable
4402 * some outputs to free up a pipe for its use.
4403 *
4404 * \return crtc, or NULL if no pipes are available.
4405 */
4406
4407/* VESA 640x480x72Hz mode to set on the pipe */
4408static struct drm_display_mode load_detect_mode = {
4409 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
4410 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
4411};
4412
Eric Anholt21d40d32010-03-25 11:11:14 -07004413struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004414 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08004415 struct drm_display_mode *mode,
4416 int *dpms_mode)
4417{
4418 struct intel_crtc *intel_crtc;
4419 struct drm_crtc *possible_crtc;
4420 struct drm_crtc *supported_crtc =NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07004421 struct drm_encoder *encoder = &intel_encoder->enc;
Jesse Barnes79e53942008-11-07 14:24:08 -08004422 struct drm_crtc *crtc = NULL;
4423 struct drm_device *dev = encoder->dev;
4424 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4425 struct drm_crtc_helper_funcs *crtc_funcs;
4426 int i = -1;
4427
4428 /*
4429 * Algorithm gets a little messy:
4430 * - if the connector already has an assigned crtc, use it (but make
4431 * sure it's on first)
4432 * - try to find the first unused crtc that can drive this connector,
4433 * and use that if we find one
4434 * - if there are no unused crtcs available, try to use the first
4435 * one we found that supports the connector
4436 */
4437
4438 /* See if we already have a CRTC for this connector */
4439 if (encoder->crtc) {
4440 crtc = encoder->crtc;
4441 /* Make sure the crtc and connector are running */
4442 intel_crtc = to_intel_crtc(crtc);
4443 *dpms_mode = intel_crtc->dpms_mode;
4444 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4445 crtc_funcs = crtc->helper_private;
4446 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4447 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
4448 }
4449 return crtc;
4450 }
4451
4452 /* Find an unused one (if possible) */
4453 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
4454 i++;
4455 if (!(encoder->possible_crtcs & (1 << i)))
4456 continue;
4457 if (!possible_crtc->enabled) {
4458 crtc = possible_crtc;
4459 break;
4460 }
4461 if (!supported_crtc)
4462 supported_crtc = possible_crtc;
4463 }
4464
4465 /*
4466 * If we didn't find an unused CRTC, don't use any.
4467 */
4468 if (!crtc) {
4469 return NULL;
4470 }
4471
4472 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004473 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07004474 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004475
4476 intel_crtc = to_intel_crtc(crtc);
4477 *dpms_mode = intel_crtc->dpms_mode;
4478
4479 if (!crtc->enabled) {
4480 if (!mode)
4481 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05004482 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004483 } else {
4484 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4485 crtc_funcs = crtc->helper_private;
4486 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4487 }
4488
4489 /* Add this connector to the crtc */
4490 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
4491 encoder_funcs->commit(encoder);
4492 }
4493 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004494 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004495
4496 return crtc;
4497}
4498
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004499void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
4500 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08004501{
Eric Anholt21d40d32010-03-25 11:11:14 -07004502 struct drm_encoder *encoder = &intel_encoder->enc;
Jesse Barnes79e53942008-11-07 14:24:08 -08004503 struct drm_device *dev = encoder->dev;
4504 struct drm_crtc *crtc = encoder->crtc;
4505 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4506 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
4507
Eric Anholt21d40d32010-03-25 11:11:14 -07004508 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004509 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004510 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07004511 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004512 crtc->enabled = drm_helper_crtc_in_use(crtc);
4513 drm_helper_disable_unused_functions(dev);
4514 }
4515
Eric Anholtc751ce42010-03-25 11:48:48 -07004516 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08004517 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
4518 if (encoder->crtc == crtc)
4519 encoder_funcs->dpms(encoder, dpms_mode);
4520 crtc_funcs->dpms(crtc, dpms_mode);
4521 }
4522}
4523
4524/* Returns the clock of the currently programmed mode of the given pipe. */
4525static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
4526{
4527 struct drm_i915_private *dev_priv = dev->dev_private;
4528 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4529 int pipe = intel_crtc->pipe;
4530 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
4531 u32 fp;
4532 intel_clock_t clock;
4533
4534 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
4535 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
4536 else
4537 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
4538
4539 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004540 if (IS_PINEVIEW(dev)) {
4541 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
4542 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08004543 } else {
4544 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
4545 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
4546 }
4547
Jesse Barnes79e53942008-11-07 14:24:08 -08004548 if (IS_I9XX(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004549 if (IS_PINEVIEW(dev))
4550 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
4551 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08004552 else
4553 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08004554 DPLL_FPA01_P1_POST_DIV_SHIFT);
4555
4556 switch (dpll & DPLL_MODE_MASK) {
4557 case DPLLB_MODE_DAC_SERIAL:
4558 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
4559 5 : 10;
4560 break;
4561 case DPLLB_MODE_LVDS:
4562 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
4563 7 : 14;
4564 break;
4565 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08004566 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08004567 "mode\n", (int)(dpll & DPLL_MODE_MASK));
4568 return 0;
4569 }
4570
4571 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08004572 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004573 } else {
4574 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
4575
4576 if (is_lvds) {
4577 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
4578 DPLL_FPA01_P1_POST_DIV_SHIFT);
4579 clock.p2 = 14;
4580
4581 if ((dpll & PLL_REF_INPUT_MASK) ==
4582 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
4583 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08004584 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004585 } else
Shaohua Li21778322009-02-23 15:19:16 +08004586 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004587 } else {
4588 if (dpll & PLL_P1_DIVIDE_BY_TWO)
4589 clock.p1 = 2;
4590 else {
4591 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
4592 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
4593 }
4594 if (dpll & PLL_P2_DIVIDE_BY_4)
4595 clock.p2 = 4;
4596 else
4597 clock.p2 = 2;
4598
Shaohua Li21778322009-02-23 15:19:16 +08004599 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004600 }
4601 }
4602
4603 /* XXX: It would be nice to validate the clocks, but we can't reuse
4604 * i830PllIsValid() because it relies on the xf86_config connector
4605 * configuration being accurate, which it isn't necessarily.
4606 */
4607
4608 return clock.dot;
4609}
4610
4611/** Returns the currently programmed mode of the given pipe. */
4612struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
4613 struct drm_crtc *crtc)
4614{
4615 struct drm_i915_private *dev_priv = dev->dev_private;
4616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4617 int pipe = intel_crtc->pipe;
4618 struct drm_display_mode *mode;
4619 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
4620 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
4621 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
4622 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
4623
4624 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
4625 if (!mode)
4626 return NULL;
4627
4628 mode->clock = intel_crtc_clock_get(dev, crtc);
4629 mode->hdisplay = (htot & 0xffff) + 1;
4630 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
4631 mode->hsync_start = (hsync & 0xffff) + 1;
4632 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
4633 mode->vdisplay = (vtot & 0xffff) + 1;
4634 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
4635 mode->vsync_start = (vsync & 0xffff) + 1;
4636 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
4637
4638 drm_mode_set_name(mode);
4639 drm_mode_set_crtcinfo(mode, 0);
4640
4641 return mode;
4642}
4643
Jesse Barnes652c3932009-08-17 13:31:43 -07004644#define GPU_IDLE_TIMEOUT 500 /* ms */
4645
4646/* When this timer fires, we've been idle for awhile */
4647static void intel_gpu_idle_timer(unsigned long arg)
4648{
4649 struct drm_device *dev = (struct drm_device *)arg;
4650 drm_i915_private_t *dev_priv = dev->dev_private;
4651
Zhao Yakui44d98a62009-10-09 11:39:40 +08004652 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004653
4654 dev_priv->busy = false;
4655
Eric Anholt01dfba92009-09-06 15:18:53 -07004656 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004657}
4658
Jesse Barnes652c3932009-08-17 13:31:43 -07004659#define CRTC_IDLE_TIMEOUT 1000 /* ms */
4660
4661static void intel_crtc_idle_timer(unsigned long arg)
4662{
4663 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
4664 struct drm_crtc *crtc = &intel_crtc->base;
4665 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
4666
Zhao Yakui44d98a62009-10-09 11:39:40 +08004667 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004668
4669 intel_crtc->busy = false;
4670
Eric Anholt01dfba92009-09-06 15:18:53 -07004671 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004672}
4673
4674static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule)
4675{
4676 struct drm_device *dev = crtc->dev;
4677 drm_i915_private_t *dev_priv = dev->dev_private;
4678 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4679 int pipe = intel_crtc->pipe;
4680 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4681 int dpll = I915_READ(dpll_reg);
4682
Eric Anholtbad720f2009-10-22 16:11:14 -07004683 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004684 return;
4685
4686 if (!dev_priv->lvds_downclock_avail)
4687 return;
4688
4689 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004690 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004691
4692 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004693 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4694 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004695
4696 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
4697 I915_WRITE(dpll_reg, dpll);
4698 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004699 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004700 dpll = I915_READ(dpll_reg);
4701 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08004702 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004703
4704 /* ...and lock them again */
4705 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4706 }
4707
4708 /* Schedule downclock */
4709 if (schedule)
4710 mod_timer(&intel_crtc->idle_timer, jiffies +
4711 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4712}
4713
4714static void intel_decrease_pllclock(struct drm_crtc *crtc)
4715{
4716 struct drm_device *dev = crtc->dev;
4717 drm_i915_private_t *dev_priv = dev->dev_private;
4718 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4719 int pipe = intel_crtc->pipe;
4720 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4721 int dpll = I915_READ(dpll_reg);
4722
Eric Anholtbad720f2009-10-22 16:11:14 -07004723 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004724 return;
4725
4726 if (!dev_priv->lvds_downclock_avail)
4727 return;
4728
4729 /*
4730 * Since this is called by a timer, we should never get here in
4731 * the manual case.
4732 */
4733 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004734 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004735
4736 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004737 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4738 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004739
4740 dpll |= DISPLAY_RATE_SELECT_FPA1;
4741 I915_WRITE(dpll_reg, dpll);
4742 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004743 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004744 dpll = I915_READ(dpll_reg);
4745 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08004746 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004747
4748 /* ...and lock them again */
4749 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4750 }
4751
4752}
4753
4754/**
4755 * intel_idle_update - adjust clocks for idleness
4756 * @work: work struct
4757 *
4758 * Either the GPU or display (or both) went idle. Check the busy status
4759 * here and adjust the CRTC and GPU clocks as necessary.
4760 */
4761static void intel_idle_update(struct work_struct *work)
4762{
4763 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4764 idle_work);
4765 struct drm_device *dev = dev_priv->dev;
4766 struct drm_crtc *crtc;
4767 struct intel_crtc *intel_crtc;
Li Peng45ac22c2010-06-12 23:38:35 +08004768 int enabled = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004769
4770 if (!i915_powersave)
4771 return;
4772
4773 mutex_lock(&dev->struct_mutex);
4774
Jesse Barnes7648fa92010-05-20 14:28:11 -07004775 i915_update_gfx_val(dev_priv);
4776
Jesse Barnes652c3932009-08-17 13:31:43 -07004777 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4778 /* Skip inactive CRTCs */
4779 if (!crtc->fb)
4780 continue;
4781
Li Peng45ac22c2010-06-12 23:38:35 +08004782 enabled++;
Jesse Barnes652c3932009-08-17 13:31:43 -07004783 intel_crtc = to_intel_crtc(crtc);
4784 if (!intel_crtc->busy)
4785 intel_decrease_pllclock(crtc);
4786 }
4787
Li Peng45ac22c2010-06-12 23:38:35 +08004788 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
4789 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
4790 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4791 }
4792
Jesse Barnes652c3932009-08-17 13:31:43 -07004793 mutex_unlock(&dev->struct_mutex);
4794}
4795
4796/**
4797 * intel_mark_busy - mark the GPU and possibly the display busy
4798 * @dev: drm device
4799 * @obj: object we're operating on
4800 *
4801 * Callers can use this function to indicate that the GPU is busy processing
4802 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
4803 * buffer), we'll also mark the display as busy, so we know to increase its
4804 * clock frequency.
4805 */
4806void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
4807{
4808 drm_i915_private_t *dev_priv = dev->dev_private;
4809 struct drm_crtc *crtc = NULL;
4810 struct intel_framebuffer *intel_fb;
4811 struct intel_crtc *intel_crtc;
4812
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08004813 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4814 return;
4815
Li Peng060e6452010-02-10 01:54:24 +08004816 if (!dev_priv->busy) {
4817 if (IS_I945G(dev) || IS_I945GM(dev)) {
4818 u32 fw_blc_self;
Li Pengee980b82010-01-27 19:01:11 +08004819
Li Peng060e6452010-02-10 01:54:24 +08004820 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4821 fw_blc_self = I915_READ(FW_BLC_SELF);
4822 fw_blc_self &= ~FW_BLC_SELF_EN;
4823 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4824 }
Chris Wilson28cf7982009-11-30 01:08:56 +00004825 dev_priv->busy = true;
Li Peng060e6452010-02-10 01:54:24 +08004826 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00004827 mod_timer(&dev_priv->idle_timer, jiffies +
4828 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004829
4830 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4831 if (!crtc->fb)
4832 continue;
4833
4834 intel_crtc = to_intel_crtc(crtc);
4835 intel_fb = to_intel_framebuffer(crtc->fb);
4836 if (intel_fb->obj == obj) {
4837 if (!intel_crtc->busy) {
Li Peng060e6452010-02-10 01:54:24 +08004838 if (IS_I945G(dev) || IS_I945GM(dev)) {
4839 u32 fw_blc_self;
4840
4841 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4842 fw_blc_self = I915_READ(FW_BLC_SELF);
4843 fw_blc_self &= ~FW_BLC_SELF_EN;
4844 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4845 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004846 /* Non-busy -> busy, upclock */
4847 intel_increase_pllclock(crtc, true);
4848 intel_crtc->busy = true;
4849 } else {
4850 /* Busy -> busy, put off timer */
4851 mod_timer(&intel_crtc->idle_timer, jiffies +
4852 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4853 }
4854 }
4855 }
4856}
4857
Jesse Barnes79e53942008-11-07 14:24:08 -08004858static void intel_crtc_destroy(struct drm_crtc *crtc)
4859{
4860 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4861
4862 drm_crtc_cleanup(crtc);
4863 kfree(intel_crtc);
4864}
4865
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004866static void intel_unpin_work_fn(struct work_struct *__work)
4867{
4868 struct intel_unpin_work *work =
4869 container_of(__work, struct intel_unpin_work, work);
4870
4871 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004872 i915_gem_object_unpin(work->old_fb_obj);
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08004873 drm_gem_object_unreference(work->pending_flip_obj);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004874 drm_gem_object_unreference(work->old_fb_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004875 mutex_unlock(&work->dev->struct_mutex);
4876 kfree(work);
4877}
4878
Jesse Barnes1afe3e92010-03-26 10:35:20 -07004879static void do_intel_finish_page_flip(struct drm_device *dev,
4880 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004881{
4882 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004883 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4884 struct intel_unpin_work *work;
4885 struct drm_i915_gem_object *obj_priv;
4886 struct drm_pending_vblank_event *e;
4887 struct timeval now;
4888 unsigned long flags;
4889
4890 /* Ignore early vblank irqs */
4891 if (intel_crtc == NULL)
4892 return;
4893
4894 spin_lock_irqsave(&dev->event_lock, flags);
4895 work = intel_crtc->unpin_work;
4896 if (work == NULL || !work->pending) {
4897 spin_unlock_irqrestore(&dev->event_lock, flags);
4898 return;
4899 }
4900
4901 intel_crtc->unpin_work = NULL;
4902 drm_vblank_put(dev, intel_crtc->pipe);
4903
4904 if (work->event) {
4905 e = work->event;
4906 do_gettimeofday(&now);
4907 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
4908 e->event.tv_sec = now.tv_sec;
4909 e->event.tv_usec = now.tv_usec;
4910 list_add_tail(&e->base.link,
4911 &e->base.file_priv->event_list);
4912 wake_up_interruptible(&e->base.file_priv->event_wait);
4913 }
4914
4915 spin_unlock_irqrestore(&dev->event_lock, flags);
4916
Daniel Vetter23010e42010-03-08 13:35:02 +01004917 obj_priv = to_intel_bo(work->pending_flip_obj);
Jesse Barnesde3f4402010-01-14 13:18:02 -08004918
4919 /* Initial scanout buffer will have a 0 pending flip count */
4920 if ((atomic_read(&obj_priv->pending_flip) == 0) ||
4921 atomic_dec_and_test(&obj_priv->pending_flip))
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004922 DRM_WAKEUP(&dev_priv->pending_flip_queue);
4923 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07004924
4925 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004926}
4927
Jesse Barnes1afe3e92010-03-26 10:35:20 -07004928void intel_finish_page_flip(struct drm_device *dev, int pipe)
4929{
4930 drm_i915_private_t *dev_priv = dev->dev_private;
4931 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
4932
4933 do_intel_finish_page_flip(dev, crtc);
4934}
4935
4936void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
4937{
4938 drm_i915_private_t *dev_priv = dev->dev_private;
4939 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
4940
4941 do_intel_finish_page_flip(dev, crtc);
4942}
4943
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004944void intel_prepare_page_flip(struct drm_device *dev, int plane)
4945{
4946 drm_i915_private_t *dev_priv = dev->dev_private;
4947 struct intel_crtc *intel_crtc =
4948 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
4949 unsigned long flags;
4950
4951 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08004952 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01004953 if ((++intel_crtc->unpin_work->pending) > 1)
4954 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08004955 } else {
4956 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
4957 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004958 spin_unlock_irqrestore(&dev->event_lock, flags);
4959}
4960
4961static int intel_crtc_page_flip(struct drm_crtc *crtc,
4962 struct drm_framebuffer *fb,
4963 struct drm_pending_vblank_event *event)
4964{
4965 struct drm_device *dev = crtc->dev;
4966 struct drm_i915_private *dev_priv = dev->dev_private;
4967 struct intel_framebuffer *intel_fb;
4968 struct drm_i915_gem_object *obj_priv;
4969 struct drm_gem_object *obj;
4970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4971 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07004972 unsigned long flags, offset;
Chris Wilson52e68632010-08-08 10:15:59 +01004973 int pipe = intel_crtc->pipe;
4974 u32 pf, pipesrc;
4975 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004976
4977 work = kzalloc(sizeof *work, GFP_KERNEL);
4978 if (work == NULL)
4979 return -ENOMEM;
4980
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004981 work->event = event;
4982 work->dev = crtc->dev;
4983 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004984 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004985 INIT_WORK(&work->work, intel_unpin_work_fn);
4986
4987 /* We borrow the event spin lock for protecting unpin_work */
4988 spin_lock_irqsave(&dev->event_lock, flags);
4989 if (intel_crtc->unpin_work) {
4990 spin_unlock_irqrestore(&dev->event_lock, flags);
4991 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01004992
4993 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004994 return -EBUSY;
4995 }
4996 intel_crtc->unpin_work = work;
4997 spin_unlock_irqrestore(&dev->event_lock, flags);
4998
4999 intel_fb = to_intel_framebuffer(fb);
5000 obj = intel_fb->obj;
5001
Chris Wilson468f0b42010-05-27 13:18:13 +01005002 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005003 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson96b099f2010-06-07 14:03:04 +01005004 if (ret)
5005 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005006
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08005007 /* Reference the objects for the scheduled work. */
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005008 drm_gem_object_reference(work->old_fb_obj);
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08005009 drm_gem_object_reference(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005010
5011 crtc->fb = fb;
Chris Wilson2dafb1e2010-06-07 14:03:05 +01005012 ret = i915_gem_object_flush_write_domain(obj);
5013 if (ret)
5014 goto cleanup_objs;
Chris Wilson96b099f2010-06-07 14:03:04 +01005015
5016 ret = drm_vblank_get(dev, intel_crtc->pipe);
5017 if (ret)
5018 goto cleanup_objs;
5019
Daniel Vetter23010e42010-03-08 13:35:02 +01005020 obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005021 atomic_inc(&obj_priv->pending_flip);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005022 work->pending_flip_obj = obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005023
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005024 if (IS_GEN3(dev) || IS_GEN2(dev)) {
Chris Wilson52e68632010-08-08 10:15:59 +01005025 u32 flip_mask;
5026
5027 if (intel_crtc->plane)
5028 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5029 else
5030 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5031
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005032 BEGIN_LP_RING(2);
5033 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5034 OUT_RING(0);
5035 ADVANCE_LP_RING();
5036 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005037
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005038 work->enable_stall_check = true;
5039
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005040 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Chris Wilson52e68632010-08-08 10:15:59 +01005041 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005042
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005043 BEGIN_LP_RING(4);
Chris Wilson52e68632010-08-08 10:15:59 +01005044 switch(INTEL_INFO(dev)->gen) {
5045 case 2:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005046 OUT_RING(MI_DISPLAY_FLIP |
5047 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5048 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005049 OUT_RING(obj_priv->gtt_offset + offset);
5050 OUT_RING(MI_NOOP);
5051 break;
5052
5053 case 3:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005054 OUT_RING(MI_DISPLAY_FLIP_I915 |
5055 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5056 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005057 OUT_RING(obj_priv->gtt_offset + offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005058 OUT_RING(MI_NOOP);
Chris Wilson52e68632010-08-08 10:15:59 +01005059 break;
5060
5061 case 4:
5062 case 5:
5063 /* i965+ uses the linear or tiled offsets from the
5064 * Display Registers (which do not change across a page-flip)
5065 * so we need only reprogram the base address.
5066 */
Daniel Vetter69d0b962010-08-04 21:22:09 +02005067 OUT_RING(MI_DISPLAY_FLIP |
5068 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5069 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005070 OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
5071
5072 /* XXX Enabling the panel-fitter across page-flip is so far
5073 * untested on non-native modes, so ignore it for now.
5074 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5075 */
5076 pf = 0;
5077 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5078 OUT_RING(pf | pipesrc);
5079 break;
5080
5081 case 6:
5082 OUT_RING(MI_DISPLAY_FLIP |
5083 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5084 OUT_RING(fb->pitch | obj_priv->tiling_mode);
5085 OUT_RING(obj_priv->gtt_offset);
5086
5087 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5088 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5089 OUT_RING(pf | pipesrc);
5090 break;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005091 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005092 ADVANCE_LP_RING();
5093
5094 mutex_unlock(&dev->struct_mutex);
5095
Jesse Barnese5510fa2010-07-01 16:48:37 -07005096 trace_i915_flip_request(intel_crtc->plane, obj);
5097
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005098 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01005099
5100cleanup_objs:
5101 drm_gem_object_unreference(work->old_fb_obj);
5102 drm_gem_object_unreference(obj);
5103cleanup_work:
5104 mutex_unlock(&dev->struct_mutex);
5105
5106 spin_lock_irqsave(&dev->event_lock, flags);
5107 intel_crtc->unpin_work = NULL;
5108 spin_unlock_irqrestore(&dev->event_lock, flags);
5109
5110 kfree(work);
5111
5112 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005113}
5114
Jesse Barnes79e53942008-11-07 14:24:08 -08005115static const struct drm_crtc_helper_funcs intel_helper_funcs = {
5116 .dpms = intel_crtc_dpms,
5117 .mode_fixup = intel_crtc_mode_fixup,
5118 .mode_set = intel_crtc_mode_set,
5119 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07005120 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Jesse Barnes79e53942008-11-07 14:24:08 -08005121 .prepare = intel_crtc_prepare,
5122 .commit = intel_crtc_commit,
Dave Airlie068143d2009-10-05 09:58:02 +10005123 .load_lut = intel_crtc_load_lut,
Jesse Barnes79e53942008-11-07 14:24:08 -08005124};
5125
5126static const struct drm_crtc_funcs intel_crtc_funcs = {
5127 .cursor_set = intel_crtc_cursor_set,
5128 .cursor_move = intel_crtc_cursor_move,
5129 .gamma_set = intel_crtc_gamma_set,
5130 .set_config = drm_crtc_helper_set_config,
5131 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005132 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08005133};
5134
5135
Hannes Ederb358d0a2008-12-18 21:18:47 +01005136static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08005137{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005138 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005139 struct intel_crtc *intel_crtc;
5140 int i;
5141
5142 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
5143 if (intel_crtc == NULL)
5144 return;
5145
5146 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
5147
5148 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
5149 intel_crtc->pipe = pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08005150 intel_crtc->plane = pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005151 for (i = 0; i < 256; i++) {
5152 intel_crtc->lut_r[i] = i;
5153 intel_crtc->lut_g[i] = i;
5154 intel_crtc->lut_b[i] = i;
5155 }
5156
Jesse Barnes80824002009-09-10 15:28:06 -07005157 /* Swap pipes & planes for FBC on pre-965 */
5158 intel_crtc->pipe = pipe;
5159 intel_crtc->plane = pipe;
5160 if (IS_MOBILE(dev) && (IS_I9XX(dev) && !IS_I965G(dev))) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005161 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07005162 intel_crtc->plane = ((pipe == 0) ? 1 : 0);
5163 }
5164
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005165 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
5166 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
5167 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
5168 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
5169
Jesse Barnes79e53942008-11-07 14:24:08 -08005170 intel_crtc->cursor_addr = 0;
Chris Wilson032d2a02010-09-06 16:17:22 +01005171 intel_crtc->dpms_mode = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08005172 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
5173
Jesse Barnes652c3932009-08-17 13:31:43 -07005174 intel_crtc->busy = false;
5175
5176 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
5177 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005178}
5179
Carl Worth08d7b3d2009-04-29 14:43:54 -07005180int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
5181 struct drm_file *file_priv)
5182{
5183 drm_i915_private_t *dev_priv = dev->dev_private;
5184 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02005185 struct drm_mode_object *drmmode_obj;
5186 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005187
5188 if (!dev_priv) {
5189 DRM_ERROR("called with no initialization\n");
5190 return -EINVAL;
5191 }
5192
Daniel Vetterc05422d2009-08-11 16:05:30 +02005193 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
5194 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07005195
Daniel Vetterc05422d2009-08-11 16:05:30 +02005196 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07005197 DRM_ERROR("no such CRTC id\n");
5198 return -EINVAL;
5199 }
5200
Daniel Vetterc05422d2009-08-11 16:05:30 +02005201 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
5202 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005203
Daniel Vetterc05422d2009-08-11 16:05:30 +02005204 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005205}
5206
Jesse Barnes79e53942008-11-07 14:24:08 -08005207struct drm_crtc *intel_get_crtc_from_pipe(struct drm_device *dev, int pipe)
5208{
5209 struct drm_crtc *crtc = NULL;
5210
5211 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5213 if (intel_crtc->pipe == pipe)
5214 break;
5215 }
5216 return crtc;
5217}
5218
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005219static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005220{
5221 int index_mask = 0;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005222 struct drm_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005223 int entry = 0;
5224
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005225 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
5226 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
Eric Anholt21d40d32010-03-25 11:11:14 -07005227 if (type_mask & intel_encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005228 index_mask |= (1 << entry);
5229 entry++;
5230 }
5231 return index_mask;
5232}
5233
5234
5235static void intel_setup_outputs(struct drm_device *dev)
5236{
Eric Anholt725e30a2009-01-22 13:01:02 -08005237 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005238 struct drm_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005239 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005240
Zhenyu Wang541998a2009-06-05 15:38:44 +08005241 if (IS_MOBILE(dev) && !IS_I830(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005242 intel_lvds_init(dev);
5243
Eric Anholtbad720f2009-10-22 16:11:14 -07005244 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005245 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005246
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005247 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
5248 intel_dp_init(dev, DP_A);
5249
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005250 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5251 intel_dp_init(dev, PCH_DP_D);
5252 }
5253
5254 intel_crt_init(dev);
5255
5256 if (HAS_PCH_SPLIT(dev)) {
5257 int found;
5258
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005259 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08005260 /* PCH SDVOB multiplex with HDMIB */
5261 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005262 if (!found)
5263 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005264 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
5265 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005266 }
5267
5268 if (I915_READ(HDMIC) & PORT_DETECTED)
5269 intel_hdmi_init(dev, HDMIC);
5270
5271 if (I915_READ(HDMID) & PORT_DETECTED)
5272 intel_hdmi_init(dev, HDMID);
5273
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005274 if (I915_READ(PCH_DP_C) & DP_DETECTED)
5275 intel_dp_init(dev, PCH_DP_C);
5276
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005277 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005278 intel_dp_init(dev, PCH_DP_D);
5279
Zhenyu Wang103a1962009-11-27 11:44:36 +08005280 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08005281 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08005282
Eric Anholt725e30a2009-01-22 13:01:02 -08005283 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005284 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005285 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005286 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
5287 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005288 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005289 }
Ma Ling27185ae2009-08-24 13:50:23 +08005290
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005291 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
5292 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005293 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005294 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005295 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005296
5297 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005298
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005299 if (I915_READ(SDVOB) & SDVO_DETECTED) {
5300 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005301 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005302 }
Ma Ling27185ae2009-08-24 13:50:23 +08005303
5304 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
5305
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005306 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
5307 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005308 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005309 }
5310 if (SUPPORTS_INTEGRATED_DP(dev)) {
5311 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005312 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005313 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005314 }
Ma Ling27185ae2009-08-24 13:50:23 +08005315
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005316 if (SUPPORTS_INTEGRATED_DP(dev) &&
5317 (I915_READ(DP_D) & DP_DETECTED)) {
5318 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005319 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005320 }
Eric Anholtbad720f2009-10-22 16:11:14 -07005321 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005322 intel_dvo_init(dev);
5323
Zhenyu Wang103a1962009-11-27 11:44:36 +08005324 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005325 intel_tv_init(dev);
5326
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005327 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
5328 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005329
Eric Anholt21d40d32010-03-25 11:11:14 -07005330 encoder->possible_crtcs = intel_encoder->crtc_mask;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005331 encoder->possible_clones = intel_encoder_clones(dev,
Eric Anholt21d40d32010-03-25 11:11:14 -07005332 intel_encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08005333 }
5334}
5335
5336static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
5337{
5338 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005339
5340 drm_framebuffer_cleanup(fb);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005341 drm_gem_object_unreference_unlocked(intel_fb->obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005342
5343 kfree(intel_fb);
5344}
5345
5346static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
5347 struct drm_file *file_priv,
5348 unsigned int *handle)
5349{
5350 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
5351 struct drm_gem_object *object = intel_fb->obj;
5352
5353 return drm_gem_handle_create(file_priv, object, handle);
5354}
5355
5356static const struct drm_framebuffer_funcs intel_fb_funcs = {
5357 .destroy = intel_user_framebuffer_destroy,
5358 .create_handle = intel_user_framebuffer_create_handle,
5359};
5360
Dave Airlie38651672010-03-30 05:34:13 +00005361int intel_framebuffer_init(struct drm_device *dev,
5362 struct intel_framebuffer *intel_fb,
5363 struct drm_mode_fb_cmd *mode_cmd,
5364 struct drm_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08005365{
Jesse Barnes79e53942008-11-07 14:24:08 -08005366 int ret;
5367
Jesse Barnes79e53942008-11-07 14:24:08 -08005368 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
5369 if (ret) {
5370 DRM_ERROR("framebuffer init failed %d\n", ret);
5371 return ret;
5372 }
5373
5374 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08005375 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08005376 return 0;
5377}
5378
Jesse Barnes79e53942008-11-07 14:24:08 -08005379static struct drm_framebuffer *
5380intel_user_framebuffer_create(struct drm_device *dev,
5381 struct drm_file *filp,
5382 struct drm_mode_fb_cmd *mode_cmd)
5383{
5384 struct drm_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00005385 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005386 int ret;
5387
5388 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
5389 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005390 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08005391
Dave Airlie38651672010-03-30 05:34:13 +00005392 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5393 if (!intel_fb)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005394 return ERR_PTR(-ENOMEM);
Dave Airlie38651672010-03-30 05:34:13 +00005395
5396 ret = intel_framebuffer_init(dev, intel_fb,
5397 mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005398 if (ret) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00005399 drm_gem_object_unreference_unlocked(obj);
Dave Airlie38651672010-03-30 05:34:13 +00005400 kfree(intel_fb);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005401 return ERR_PTR(ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08005402 }
5403
Dave Airlie38651672010-03-30 05:34:13 +00005404 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005405}
5406
Jesse Barnes79e53942008-11-07 14:24:08 -08005407static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005408 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00005409 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08005410};
5411
Chris Wilson9ea8d052010-01-04 18:57:56 +00005412static struct drm_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005413intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00005414{
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005415 struct drm_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005416 int ret;
5417
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005418 ctx = i915_gem_alloc_object(dev, 4096);
5419 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005420 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
5421 return NULL;
5422 }
5423
5424 mutex_lock(&dev->struct_mutex);
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005425 ret = i915_gem_object_pin(ctx, 4096);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005426 if (ret) {
5427 DRM_ERROR("failed to pin power context: %d\n", ret);
5428 goto err_unref;
5429 }
5430
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005431 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005432 if (ret) {
5433 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
5434 goto err_unpin;
5435 }
5436 mutex_unlock(&dev->struct_mutex);
5437
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005438 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005439
5440err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005441 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005442err_unref:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005443 drm_gem_object_unreference(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005444 mutex_unlock(&dev->struct_mutex);
5445 return NULL;
5446}
5447
Jesse Barnes7648fa92010-05-20 14:28:11 -07005448bool ironlake_set_drps(struct drm_device *dev, u8 val)
5449{
5450 struct drm_i915_private *dev_priv = dev->dev_private;
5451 u16 rgvswctl;
5452
5453 rgvswctl = I915_READ16(MEMSWCTL);
5454 if (rgvswctl & MEMCTL_CMD_STS) {
5455 DRM_DEBUG("gpu busy, RCS change rejected\n");
5456 return false; /* still busy with another command */
5457 }
5458
5459 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5460 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5461 I915_WRITE16(MEMSWCTL, rgvswctl);
5462 POSTING_READ16(MEMSWCTL);
5463
5464 rgvswctl |= MEMCTL_CMD_STS;
5465 I915_WRITE16(MEMSWCTL, rgvswctl);
5466
5467 return true;
5468}
5469
Jesse Barnesf97108d2010-01-29 11:27:07 -08005470void ironlake_enable_drps(struct drm_device *dev)
5471{
5472 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005473 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005474 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005475
5476 /* 100ms RC evaluation intervals */
5477 I915_WRITE(RCUPEI, 100000);
5478 I915_WRITE(RCDNEI, 100000);
5479
5480 /* Set max/min thresholds to 90ms and 80ms respectively */
5481 I915_WRITE(RCBMAXAVG, 90000);
5482 I915_WRITE(RCBMINAVG, 80000);
5483
5484 I915_WRITE(MEMIHYST, 1);
5485
5486 /* Set up min, max, and cur for interrupt handling */
5487 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5488 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5489 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5490 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005491 fstart = fmax;
5492
Jesse Barnesf97108d2010-01-29 11:27:07 -08005493 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
5494 PXVFREQ_PX_SHIFT;
5495
Jesse Barnes7648fa92010-05-20 14:28:11 -07005496 dev_priv->fmax = fstart; /* IPS callback will increase this */
5497 dev_priv->fstart = fstart;
5498
5499 dev_priv->max_delay = fmax;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005500 dev_priv->min_delay = fmin;
5501 dev_priv->cur_delay = fstart;
5502
Jesse Barnes7648fa92010-05-20 14:28:11 -07005503 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
5504 fstart);
5505
Jesse Barnesf97108d2010-01-29 11:27:07 -08005506 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5507
5508 /*
5509 * Interrupts will be enabled in ironlake_irq_postinstall
5510 */
5511
5512 I915_WRITE(VIDSTART, vstart);
5513 POSTING_READ(VIDSTART);
5514
5515 rgvmodectl |= MEMMODE_SWMODE_EN;
5516 I915_WRITE(MEMMODECTL, rgvmodectl);
5517
Chris Wilson913d8d12010-08-07 11:01:35 +01005518 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 1, 0))
5519 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08005520 msleep(1);
5521
Jesse Barnes7648fa92010-05-20 14:28:11 -07005522 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005523
Jesse Barnes7648fa92010-05-20 14:28:11 -07005524 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
5525 I915_READ(0x112e0);
5526 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
5527 dev_priv->last_count2 = I915_READ(0x112f4);
5528 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005529}
5530
5531void ironlake_disable_drps(struct drm_device *dev)
5532{
5533 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005534 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005535
5536 /* Ack interrupts, disable EFC interrupt */
5537 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5538 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5539 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5540 I915_WRITE(DEIIR, DE_PCU_EVENT);
5541 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5542
5543 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07005544 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005545 msleep(1);
5546 rgvswctl |= MEMCTL_CMD_STS;
5547 I915_WRITE(MEMSWCTL, rgvswctl);
5548 msleep(1);
5549
5550}
5551
Jesse Barnes7648fa92010-05-20 14:28:11 -07005552static unsigned long intel_pxfreq(u32 vidfreq)
5553{
5554 unsigned long freq;
5555 int div = (vidfreq & 0x3f0000) >> 16;
5556 int post = (vidfreq & 0x3000) >> 12;
5557 int pre = (vidfreq & 0x7);
5558
5559 if (!pre)
5560 return 0;
5561
5562 freq = ((div * 133333) / ((1<<post) * pre));
5563
5564 return freq;
5565}
5566
5567void intel_init_emon(struct drm_device *dev)
5568{
5569 struct drm_i915_private *dev_priv = dev->dev_private;
5570 u32 lcfuse;
5571 u8 pxw[16];
5572 int i;
5573
5574 /* Disable to program */
5575 I915_WRITE(ECR, 0);
5576 POSTING_READ(ECR);
5577
5578 /* Program energy weights for various events */
5579 I915_WRITE(SDEW, 0x15040d00);
5580 I915_WRITE(CSIEW0, 0x007f0000);
5581 I915_WRITE(CSIEW1, 0x1e220004);
5582 I915_WRITE(CSIEW2, 0x04000004);
5583
5584 for (i = 0; i < 5; i++)
5585 I915_WRITE(PEW + (i * 4), 0);
5586 for (i = 0; i < 3; i++)
5587 I915_WRITE(DEW + (i * 4), 0);
5588
5589 /* Program P-state weights to account for frequency power adjustment */
5590 for (i = 0; i < 16; i++) {
5591 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5592 unsigned long freq = intel_pxfreq(pxvidfreq);
5593 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5594 PXVFREQ_PX_SHIFT;
5595 unsigned long val;
5596
5597 val = vid * vid;
5598 val *= (freq / 1000);
5599 val *= 255;
5600 val /= (127*127*900);
5601 if (val > 0xff)
5602 DRM_ERROR("bad pxval: %ld\n", val);
5603 pxw[i] = val;
5604 }
5605 /* Render standby states get 0 weight */
5606 pxw[14] = 0;
5607 pxw[15] = 0;
5608
5609 for (i = 0; i < 4; i++) {
5610 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5611 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5612 I915_WRITE(PXW + (i * 4), val);
5613 }
5614
5615 /* Adjust magic regs to magic values (more experimental results) */
5616 I915_WRITE(OGW0, 0);
5617 I915_WRITE(OGW1, 0);
5618 I915_WRITE(EG0, 0x00007f00);
5619 I915_WRITE(EG1, 0x0000000e);
5620 I915_WRITE(EG2, 0x000e0000);
5621 I915_WRITE(EG3, 0x68000300);
5622 I915_WRITE(EG4, 0x42000000);
5623 I915_WRITE(EG5, 0x00140031);
5624 I915_WRITE(EG6, 0);
5625 I915_WRITE(EG7, 0);
5626
5627 for (i = 0; i < 8; i++)
5628 I915_WRITE(PXWL + (i * 4), 0);
5629
5630 /* Enable PMON + select events */
5631 I915_WRITE(ECR, 0x80000019);
5632
5633 lcfuse = I915_READ(LCFUSE02);
5634
5635 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
5636}
5637
Jesse Barnes652c3932009-08-17 13:31:43 -07005638void intel_init_clock_gating(struct drm_device *dev)
5639{
5640 struct drm_i915_private *dev_priv = dev->dev_private;
5641
5642 /*
5643 * Disable clock gating reported to work incorrectly according to the
5644 * specs, but enable as much else as we can.
5645 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005646 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07005647 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
5648
5649 if (IS_IRONLAKE(dev)) {
5650 /* Required for FBC */
5651 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
5652 /* Required for CxSR */
5653 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
5654
5655 I915_WRITE(PCH_3DCGDIS0,
5656 MARIUNIT_CLOCK_GATE_DISABLE |
5657 SVSMUNIT_CLOCK_GATE_DISABLE);
5658 }
5659
5660 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005661
5662 /*
5663 * According to the spec the following bits should be set in
5664 * order to enable memory self-refresh
5665 * The bit 22/21 of 0x42004
5666 * The bit 5 of 0x42020
5667 * The bit 15 of 0x45000
5668 */
5669 if (IS_IRONLAKE(dev)) {
5670 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5671 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5672 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
5673 I915_WRITE(ILK_DSPCLK_GATE,
5674 (I915_READ(ILK_DSPCLK_GATE) |
5675 ILK_DPARB_CLK_GATE));
5676 I915_WRITE(DISP_ARB_CTL,
5677 (I915_READ(DISP_ARB_CTL) |
5678 DISP_FBC_WM_DIS));
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005679 I915_WRITE(WM3_LP_ILK, 0);
5680 I915_WRITE(WM2_LP_ILK, 0);
5681 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005682 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005683 /*
5684 * Based on the document from hardware guys the following bits
5685 * should be set unconditionally in order to enable FBC.
5686 * The bit 22 of 0x42000
5687 * The bit 22 of 0x42004
5688 * The bit 7,8,9 of 0x42020.
5689 */
5690 if (IS_IRONLAKE_M(dev)) {
5691 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5692 I915_READ(ILK_DISPLAY_CHICKEN1) |
5693 ILK_FBCQ_DIS);
5694 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5695 I915_READ(ILK_DISPLAY_CHICKEN2) |
5696 ILK_DPARB_GATE);
5697 I915_WRITE(ILK_DSPCLK_GATE,
5698 I915_READ(ILK_DSPCLK_GATE) |
5699 ILK_DPFC_DIS1 |
5700 ILK_DPFC_DIS2 |
5701 ILK_CLK_FBC);
5702 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005703 return;
Zhenyu Wangc03342f2009-09-29 11:01:23 +08005704 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005705 uint32_t dspclk_gate;
5706 I915_WRITE(RENCLK_GATE_D1, 0);
5707 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5708 GS_UNIT_CLOCK_GATE_DISABLE |
5709 CL_UNIT_CLOCK_GATE_DISABLE);
5710 I915_WRITE(RAMCLK_GATE_D, 0);
5711 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5712 OVRUNIT_CLOCK_GATE_DISABLE |
5713 OVCUNIT_CLOCK_GATE_DISABLE;
5714 if (IS_GM45(dev))
5715 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5716 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
5717 } else if (IS_I965GM(dev)) {
5718 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5719 I915_WRITE(RENCLK_GATE_D2, 0);
5720 I915_WRITE(DSPCLK_GATE_D, 0);
5721 I915_WRITE(RAMCLK_GATE_D, 0);
5722 I915_WRITE16(DEUC, 0);
5723 } else if (IS_I965G(dev)) {
5724 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5725 I965_RCC_CLOCK_GATE_DISABLE |
5726 I965_RCPB_CLOCK_GATE_DISABLE |
5727 I965_ISC_CLOCK_GATE_DISABLE |
5728 I965_FBC_CLOCK_GATE_DISABLE);
5729 I915_WRITE(RENCLK_GATE_D2, 0);
5730 } else if (IS_I9XX(dev)) {
5731 u32 dstate = I915_READ(D_STATE);
5732
5733 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5734 DSTATE_DOT_CLOCK_GATING;
5735 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005736 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005737 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5738 } else if (IS_I830(dev)) {
5739 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5740 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005741
5742 /*
5743 * GPU can automatically power down the render unit if given a page
5744 * to save state.
5745 */
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005746 if (IS_IRONLAKE_M(dev)) {
5747 if (dev_priv->renderctx == NULL)
5748 dev_priv->renderctx = intel_alloc_context_page(dev);
5749 if (dev_priv->renderctx) {
5750 struct drm_i915_gem_object *obj_priv;
5751 obj_priv = to_intel_bo(dev_priv->renderctx);
5752 if (obj_priv) {
5753 BEGIN_LP_RING(4);
5754 OUT_RING(MI_SET_CONTEXT);
5755 OUT_RING(obj_priv->gtt_offset |
5756 MI_MM_SPACE_GTT |
5757 MI_SAVE_EXT_STATE_EN |
5758 MI_RESTORE_EXT_STATE_EN |
5759 MI_RESTORE_INHIBIT);
5760 OUT_RING(MI_NOOP);
5761 OUT_RING(MI_FLUSH);
5762 ADVANCE_LP_RING();
5763 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005764 } else
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005765 DRM_DEBUG_KMS("Failed to allocate render context."
Chris Wilsonbc416062010-09-07 21:51:02 +01005766 "Disable RC6\n");
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005767 }
5768
Andrew Lutomirski1d3c36ad2009-12-21 10:10:22 -05005769 if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005770 struct drm_i915_gem_object *obj_priv = NULL;
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005771
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005772 if (dev_priv->pwrctx) {
Daniel Vetter23010e42010-03-08 13:35:02 +01005773 obj_priv = to_intel_bo(dev_priv->pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005774 } else {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005775 struct drm_gem_object *pwrctx;
5776
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005777 pwrctx = intel_alloc_context_page(dev);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005778 if (pwrctx) {
5779 dev_priv->pwrctx = pwrctx;
Daniel Vetter23010e42010-03-08 13:35:02 +01005780 obj_priv = to_intel_bo(pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005781 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005782 }
5783
Chris Wilson9ea8d052010-01-04 18:57:56 +00005784 if (obj_priv) {
5785 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
5786 I915_WRITE(MCHBAR_RENDER_STANDBY,
5787 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
5788 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005789 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005790}
5791
Jesse Barnese70236a2009-09-21 10:42:27 -07005792/* Set up chip specific display functions */
5793static void intel_init_display(struct drm_device *dev)
5794{
5795 struct drm_i915_private *dev_priv = dev->dev_private;
5796
5797 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07005798 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005799 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07005800 else
5801 dev_priv->display.dpms = i9xx_crtc_dpms;
5802
Adam Jacksonee5382a2010-04-23 11:17:39 -04005803 if (I915_HAS_FBC(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005804 if (IS_IRONLAKE_M(dev)) {
5805 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
5806 dev_priv->display.enable_fbc = ironlake_enable_fbc;
5807 dev_priv->display.disable_fbc = ironlake_disable_fbc;
5808 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07005809 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5810 dev_priv->display.enable_fbc = g4x_enable_fbc;
5811 dev_priv->display.disable_fbc = g4x_disable_fbc;
Robert Hooker8d06a1e2010-03-19 15:13:27 -04005812 } else if (IS_I965GM(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005813 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5814 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5815 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5816 }
Jesse Barnes74dff282009-09-14 15:39:40 -07005817 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07005818 }
5819
5820 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005821 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07005822 dev_priv->display.get_display_clock_speed =
5823 i945_get_display_clock_speed;
5824 else if (IS_I915G(dev))
5825 dev_priv->display.get_display_clock_speed =
5826 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005827 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005828 dev_priv->display.get_display_clock_speed =
5829 i9xx_misc_get_display_clock_speed;
5830 else if (IS_I915GM(dev))
5831 dev_priv->display.get_display_clock_speed =
5832 i915gm_get_display_clock_speed;
5833 else if (IS_I865G(dev))
5834 dev_priv->display.get_display_clock_speed =
5835 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005836 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005837 dev_priv->display.get_display_clock_speed =
5838 i855_get_display_clock_speed;
5839 else /* 852, 830 */
5840 dev_priv->display.get_display_clock_speed =
5841 i830_get_display_clock_speed;
5842
5843 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005844 if (HAS_PCH_SPLIT(dev)) {
5845 if (IS_IRONLAKE(dev)) {
5846 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
5847 dev_priv->display.update_wm = ironlake_update_wm;
5848 else {
5849 DRM_DEBUG_KMS("Failed to get proper latency. "
5850 "Disable CxSR\n");
5851 dev_priv->display.update_wm = NULL;
5852 }
5853 } else
5854 dev_priv->display.update_wm = NULL;
5855 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08005856 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08005857 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08005858 dev_priv->fsb_freq,
5859 dev_priv->mem_freq)) {
5860 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08005861 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08005862 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08005863 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08005864 dev_priv->fsb_freq, dev_priv->mem_freq);
5865 /* Disable CxSR and never update its watermark again */
5866 pineview_disable_cxsr(dev);
5867 dev_priv->display.update_wm = NULL;
5868 } else
5869 dev_priv->display.update_wm = pineview_update_wm;
5870 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005871 dev_priv->display.update_wm = g4x_update_wm;
5872 else if (IS_I965G(dev))
5873 dev_priv->display.update_wm = i965_update_wm;
Adam Jackson8f4695e2010-04-16 18:20:57 -04005874 else if (IS_I9XX(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005875 dev_priv->display.update_wm = i9xx_update_wm;
5876 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04005877 } else if (IS_I85X(dev)) {
5878 dev_priv->display.update_wm = i9xx_update_wm;
5879 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07005880 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04005881 dev_priv->display.update_wm = i830_update_wm;
5882 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005883 dev_priv->display.get_fifo_size = i845_get_fifo_size;
5884 else
5885 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07005886 }
5887}
5888
Jesse Barnesb690e962010-07-19 13:53:12 -07005889/*
5890 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
5891 * resume, or other times. This quirk makes sure that's the case for
5892 * affected systems.
5893 */
5894static void quirk_pipea_force (struct drm_device *dev)
5895{
5896 struct drm_i915_private *dev_priv = dev->dev_private;
5897
5898 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
5899 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
5900}
5901
5902struct intel_quirk {
5903 int device;
5904 int subsystem_vendor;
5905 int subsystem_device;
5906 void (*hook)(struct drm_device *dev);
5907};
5908
5909struct intel_quirk intel_quirks[] = {
5910 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
5911 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
5912 /* HP Mini needs pipe A force quirk (LP: #322104) */
5913 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
5914
5915 /* Thinkpad R31 needs pipe A force quirk */
5916 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
5917 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
5918 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
5919
5920 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
5921 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
5922 /* ThinkPad X40 needs pipe A force quirk */
5923
5924 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
5925 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
5926
5927 /* 855 & before need to leave pipe A & dpll A up */
5928 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
5929 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
5930};
5931
5932static void intel_init_quirks(struct drm_device *dev)
5933{
5934 struct pci_dev *d = dev->pdev;
5935 int i;
5936
5937 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
5938 struct intel_quirk *q = &intel_quirks[i];
5939
5940 if (d->device == q->device &&
5941 (d->subsystem_vendor == q->subsystem_vendor ||
5942 q->subsystem_vendor == PCI_ANY_ID) &&
5943 (d->subsystem_device == q->subsystem_device ||
5944 q->subsystem_device == PCI_ANY_ID))
5945 q->hook(dev);
5946 }
5947}
5948
Jesse Barnes9cce37f2010-08-13 15:11:26 -07005949/* Disable the VGA plane that we never use */
5950static void i915_disable_vga(struct drm_device *dev)
5951{
5952 struct drm_i915_private *dev_priv = dev->dev_private;
5953 u8 sr1;
5954 u32 vga_reg;
5955
5956 if (HAS_PCH_SPLIT(dev))
5957 vga_reg = CPU_VGACNTRL;
5958 else
5959 vga_reg = VGACNTRL;
5960
5961 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
5962 outb(1, VGA_SR_INDEX);
5963 sr1 = inb(VGA_SR_DATA);
5964 outb(sr1 | 1<<5, VGA_SR_DATA);
5965 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
5966 udelay(300);
5967
5968 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
5969 POSTING_READ(vga_reg);
5970}
5971
Jesse Barnes79e53942008-11-07 14:24:08 -08005972void intel_modeset_init(struct drm_device *dev)
5973{
Jesse Barnes652c3932009-08-17 13:31:43 -07005974 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005975 int i;
5976
5977 drm_mode_config_init(dev);
5978
5979 dev->mode_config.min_width = 0;
5980 dev->mode_config.min_height = 0;
5981
5982 dev->mode_config.funcs = (void *)&intel_mode_funcs;
5983
Jesse Barnesb690e962010-07-19 13:53:12 -07005984 intel_init_quirks(dev);
5985
Jesse Barnese70236a2009-09-21 10:42:27 -07005986 intel_init_display(dev);
5987
Jesse Barnes79e53942008-11-07 14:24:08 -08005988 if (IS_I965G(dev)) {
5989 dev->mode_config.max_width = 8192;
5990 dev->mode_config.max_height = 8192;
Keith Packard5e4d6fa2009-07-12 23:53:17 -07005991 } else if (IS_I9XX(dev)) {
5992 dev->mode_config.max_width = 4096;
5993 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08005994 } else {
5995 dev->mode_config.max_width = 2048;
5996 dev->mode_config.max_height = 2048;
5997 }
5998
5999 /* set memory base */
6000 if (IS_I9XX(dev))
6001 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
6002 else
6003 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
6004
6005 if (IS_MOBILE(dev) || IS_I9XX(dev))
Dave Airliea3524f12010-06-06 18:59:41 +10006006 dev_priv->num_pipe = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08006007 else
Dave Airliea3524f12010-06-06 18:59:41 +10006008 dev_priv->num_pipe = 1;
Zhao Yakui28c97732009-10-09 11:39:41 +08006009 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10006010 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08006011
Dave Airliea3524f12010-06-06 18:59:41 +10006012 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006013 intel_crtc_init(dev, i);
6014 }
6015
6016 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006017
6018 intel_init_clock_gating(dev);
6019
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006020 /* Just disable it once at startup */
6021 i915_disable_vga(dev);
6022
Jesse Barnes7648fa92010-05-20 14:28:11 -07006023 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08006024 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006025 intel_init_emon(dev);
6026 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08006027
Jesse Barnes652c3932009-08-17 13:31:43 -07006028 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6029 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6030 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02006031
6032 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006033}
6034
6035void intel_modeset_cleanup(struct drm_device *dev)
6036{
Jesse Barnes652c3932009-08-17 13:31:43 -07006037 struct drm_i915_private *dev_priv = dev->dev_private;
6038 struct drm_crtc *crtc;
6039 struct intel_crtc *intel_crtc;
6040
6041 mutex_lock(&dev->struct_mutex);
6042
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006043 drm_kms_helper_poll_fini(dev);
Dave Airlie38651672010-03-30 05:34:13 +00006044 intel_fbdev_fini(dev);
6045
Jesse Barnes652c3932009-08-17 13:31:43 -07006046 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6047 /* Skip inactive CRTCs */
6048 if (!crtc->fb)
6049 continue;
6050
6051 intel_crtc = to_intel_crtc(crtc);
6052 intel_increase_pllclock(crtc, false);
6053 del_timer_sync(&intel_crtc->idle_timer);
6054 }
6055
Jesse Barnes652c3932009-08-17 13:31:43 -07006056 del_timer_sync(&dev_priv->idle_timer);
6057
Jesse Barnese70236a2009-09-21 10:42:27 -07006058 if (dev_priv->display.disable_fbc)
6059 dev_priv->display.disable_fbc(dev);
6060
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006061 if (dev_priv->renderctx) {
6062 struct drm_i915_gem_object *obj_priv;
6063
6064 obj_priv = to_intel_bo(dev_priv->renderctx);
6065 I915_WRITE(CCID, obj_priv->gtt_offset &~ CCID_EN);
6066 I915_READ(CCID);
6067 i915_gem_object_unpin(dev_priv->renderctx);
6068 drm_gem_object_unreference(dev_priv->renderctx);
6069 }
6070
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006071 if (dev_priv->pwrctx) {
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006072 struct drm_i915_gem_object *obj_priv;
6073
Daniel Vetter23010e42010-03-08 13:35:02 +01006074 obj_priv = to_intel_bo(dev_priv->pwrctx);
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006075 I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
6076 I915_READ(PWRCTXA);
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006077 i915_gem_object_unpin(dev_priv->pwrctx);
6078 drm_gem_object_unreference(dev_priv->pwrctx);
6079 }
6080
Jesse Barnesf97108d2010-01-29 11:27:07 -08006081 if (IS_IRONLAKE_M(dev))
6082 ironlake_disable_drps(dev);
6083
Kristian Høgsberg69341a52009-11-11 12:19:17 -05006084 mutex_unlock(&dev->struct_mutex);
6085
Jesse Barnes79e53942008-11-07 14:24:08 -08006086 drm_mode_config_cleanup(dev);
6087}
6088
6089
Dave Airlie28d52042009-09-21 14:33:58 +10006090/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006091 * Return which encoder is currently attached for connector.
6092 */
6093struct drm_encoder *intel_attached_encoder (struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08006094{
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006095 struct drm_mode_object *obj;
6096 struct drm_encoder *encoder;
6097 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006098
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006099 for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
6100 if (connector->encoder_ids[i] == 0)
6101 break;
6102
6103 obj = drm_mode_object_find(connector->dev,
6104 connector->encoder_ids[i],
6105 DRM_MODE_OBJECT_ENCODER);
6106 if (!obj)
6107 continue;
6108
6109 encoder = obj_to_encoder(obj);
6110 return encoder;
6111 }
6112 return NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006113}
Dave Airlie28d52042009-09-21 14:33:58 +10006114
6115/*
6116 * set vga decode state - true == enable VGA decode
6117 */
6118int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6119{
6120 struct drm_i915_private *dev_priv = dev->dev_private;
6121 u16 gmch_ctrl;
6122
6123 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6124 if (state)
6125 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6126 else
6127 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6128 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6129 return 0;
6130}