Ben Skeggs | 4b223ee | 2010-08-03 10:00:56 +1000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2010 Red Hat Inc. |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice shall be included in |
| 12 | * all copies or substantial portions of the Software. |
| 13 | * |
| 14 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 15 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 17 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 18 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 19 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 20 | * OTHER DEALINGS IN THE SOFTWARE. |
| 21 | * |
| 22 | * Authors: Ben Skeggs |
| 23 | */ |
| 24 | |
| 25 | #include "drmP.h" |
| 26 | |
| 27 | #include "nouveau_drv.h" |
| 28 | |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 29 | struct nvc0_gpuobj_node { |
| 30 | struct nouveau_bo *vram; |
| 31 | struct drm_mm_node *ramin; |
| 32 | u32 align; |
| 33 | }; |
| 34 | |
Ben Skeggs | 4b223ee | 2010-08-03 10:00:56 +1000 | [diff] [blame] | 35 | int |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 36 | nvc0_instmem_get(struct nouveau_gpuobj *gpuobj, u32 size, u32 align) |
Ben Skeggs | 4b223ee | 2010-08-03 10:00:56 +1000 | [diff] [blame] | 37 | { |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 38 | struct drm_device *dev = gpuobj->dev; |
| 39 | struct nvc0_gpuobj_node *node = NULL; |
Ben Skeggs | 68b83a9 | 2010-08-04 15:45:33 +1000 | [diff] [blame] | 40 | int ret; |
| 41 | |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 42 | node = kzalloc(sizeof(*node), GFP_KERNEL); |
| 43 | if (!node) |
| 44 | return -ENOMEM; |
| 45 | node->align = align; |
Ben Skeggs | 68b83a9 | 2010-08-04 15:45:33 +1000 | [diff] [blame] | 46 | |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 47 | ret = nouveau_bo_new(dev, NULL, size, align, TTM_PL_FLAG_VRAM, |
| 48 | 0, 0x0000, true, false, &node->vram); |
Ben Skeggs | 68b83a9 | 2010-08-04 15:45:33 +1000 | [diff] [blame] | 49 | if (ret) { |
| 50 | NV_ERROR(dev, "error getting PRAMIN backing pages: %d\n", ret); |
| 51 | return ret; |
| 52 | } |
| 53 | |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 54 | ret = nouveau_bo_pin(node->vram, TTM_PL_FLAG_VRAM); |
Ben Skeggs | 68b83a9 | 2010-08-04 15:45:33 +1000 | [diff] [blame] | 55 | if (ret) { |
| 56 | NV_ERROR(dev, "error pinning PRAMIN backing VRAM: %d\n", ret); |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 57 | nouveau_bo_ref(NULL, &node->vram); |
Ben Skeggs | 68b83a9 | 2010-08-04 15:45:33 +1000 | [diff] [blame] | 58 | return ret; |
| 59 | } |
| 60 | |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 61 | gpuobj->vinst = node->vram->bo.mem.start << PAGE_SHIFT; |
| 62 | gpuobj->size = node->vram->bo.mem.num_pages << PAGE_SHIFT; |
| 63 | gpuobj->node = node; |
Ben Skeggs | 4b223ee | 2010-08-03 10:00:56 +1000 | [diff] [blame] | 64 | return 0; |
| 65 | } |
| 66 | |
| 67 | void |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 68 | nvc0_instmem_put(struct nouveau_gpuobj *gpuobj) |
Ben Skeggs | 4b223ee | 2010-08-03 10:00:56 +1000 | [diff] [blame] | 69 | { |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 70 | struct nvc0_gpuobj_node *node; |
Ben Skeggs | 68b83a9 | 2010-08-04 15:45:33 +1000 | [diff] [blame] | 71 | |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 72 | node = gpuobj->node; |
| 73 | gpuobj->node = NULL; |
| 74 | |
| 75 | nouveau_bo_unpin(node->vram); |
| 76 | nouveau_bo_ref(NULL, &node->vram); |
| 77 | kfree(node); |
Ben Skeggs | 4b223ee | 2010-08-03 10:00:56 +1000 | [diff] [blame] | 78 | } |
| 79 | |
| 80 | int |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 81 | nvc0_instmem_map(struct nouveau_gpuobj *gpuobj) |
Ben Skeggs | 4b223ee | 2010-08-03 10:00:56 +1000 | [diff] [blame] | 82 | { |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 83 | struct drm_nouveau_private *dev_priv = gpuobj->dev->dev_private; |
| 84 | struct nvc0_gpuobj_node *node = gpuobj->node; |
| 85 | struct drm_device *dev = gpuobj->dev; |
| 86 | struct drm_mm_node *ramin = NULL; |
| 87 | u32 pte, pte_end; |
| 88 | u64 vram; |
Ben Skeggs | 68b83a9 | 2010-08-04 15:45:33 +1000 | [diff] [blame] | 89 | |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 90 | do { |
| 91 | if (drm_mm_pre_get(&dev_priv->ramin_heap)) |
| 92 | return -ENOMEM; |
Ben Skeggs | 68b83a9 | 2010-08-04 15:45:33 +1000 | [diff] [blame] | 93 | |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 94 | spin_lock(&dev_priv->ramin_lock); |
| 95 | ramin = drm_mm_search_free(&dev_priv->ramin_heap, gpuobj->size, |
| 96 | node->align, 0); |
| 97 | if (ramin == NULL) { |
| 98 | spin_unlock(&dev_priv->ramin_lock); |
| 99 | return -ENOMEM; |
| 100 | } |
Ben Skeggs | 68b83a9 | 2010-08-04 15:45:33 +1000 | [diff] [blame] | 101 | |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 102 | ramin = drm_mm_get_block_atomic(ramin, gpuobj->size, node->align); |
| 103 | spin_unlock(&dev_priv->ramin_lock); |
| 104 | } while (ramin == NULL); |
| 105 | |
| 106 | pte = (ramin->start >> 12) << 1; |
| 107 | pte_end = ((ramin->size >> 12) << 1) + pte; |
Ben Skeggs | 43efc9c | 2010-09-01 15:24:32 +1000 | [diff] [blame] | 108 | vram = gpuobj->vinst; |
Ben Skeggs | 68b83a9 | 2010-08-04 15:45:33 +1000 | [diff] [blame] | 109 | |
| 110 | NV_DEBUG(dev, "pramin=0x%lx, pte=%d, pte_end=%d\n", |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 111 | ramin->start, pte, pte_end); |
Ben Skeggs | 43efc9c | 2010-09-01 15:24:32 +1000 | [diff] [blame] | 112 | NV_DEBUG(dev, "first vram page: 0x%010llx\n", gpuobj->vinst); |
Ben Skeggs | 68b83a9 | 2010-08-04 15:45:33 +1000 | [diff] [blame] | 113 | |
| 114 | while (pte < pte_end) { |
| 115 | nv_wr32(dev, 0x702000 + (pte * 8), (vram >> 8) | 1); |
| 116 | nv_wr32(dev, 0x702004 + (pte * 8), 0); |
| 117 | vram += 4096; |
| 118 | pte++; |
| 119 | } |
| 120 | dev_priv->engine.instmem.flush(dev); |
| 121 | |
| 122 | if (1) { |
| 123 | u32 chan = nv_rd32(dev, 0x1700) << 16; |
| 124 | nv_wr32(dev, 0x100cb8, (chan + 0x1000) >> 8); |
| 125 | nv_wr32(dev, 0x100cbc, 0x80000005); |
| 126 | } |
| 127 | |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 128 | node->ramin = ramin; |
| 129 | gpuobj->pinst = ramin->start; |
Ben Skeggs | 4b223ee | 2010-08-03 10:00:56 +1000 | [diff] [blame] | 130 | return 0; |
| 131 | } |
| 132 | |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 133 | void |
| 134 | nvc0_instmem_unmap(struct nouveau_gpuobj *gpuobj) |
Ben Skeggs | 4b223ee | 2010-08-03 10:00:56 +1000 | [diff] [blame] | 135 | { |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 136 | struct drm_nouveau_private *dev_priv = gpuobj->dev->dev_private; |
| 137 | struct nvc0_gpuobj_node *node = gpuobj->node; |
| 138 | u32 pte, pte_end; |
Ben Skeggs | 68b83a9 | 2010-08-04 15:45:33 +1000 | [diff] [blame] | 139 | |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 140 | if (!node->ramin || !dev_priv->ramin_available) |
| 141 | return; |
Ben Skeggs | 68b83a9 | 2010-08-04 15:45:33 +1000 | [diff] [blame] | 142 | |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 143 | pte = (node->ramin->start >> 12) << 1; |
| 144 | pte_end = ((node->ramin->size >> 12) << 1) + pte; |
| 145 | |
Ben Skeggs | 68b83a9 | 2010-08-04 15:45:33 +1000 | [diff] [blame] | 146 | while (pte < pte_end) { |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 147 | nv_wr32(gpuobj->dev, 0x702000 + (pte * 8), 0); |
| 148 | nv_wr32(gpuobj->dev, 0x702004 + (pte * 8), 0); |
Ben Skeggs | 68b83a9 | 2010-08-04 15:45:33 +1000 | [diff] [blame] | 149 | pte++; |
| 150 | } |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 151 | dev_priv->engine.instmem.flush(gpuobj->dev); |
Ben Skeggs | 68b83a9 | 2010-08-04 15:45:33 +1000 | [diff] [blame] | 152 | |
Ben Skeggs | e41115d | 2010-11-01 11:45:02 +1000 | [diff] [blame] | 153 | spin_lock(&dev_priv->ramin_lock); |
| 154 | drm_mm_put_block(node->ramin); |
| 155 | node->ramin = NULL; |
| 156 | spin_unlock(&dev_priv->ramin_lock); |
Ben Skeggs | 4b223ee | 2010-08-03 10:00:56 +1000 | [diff] [blame] | 157 | } |
| 158 | |
| 159 | void |
| 160 | nvc0_instmem_flush(struct drm_device *dev) |
| 161 | { |
Ben Skeggs | 68b83a9 | 2010-08-04 15:45:33 +1000 | [diff] [blame] | 162 | nv_wr32(dev, 0x070000, 1); |
Francisco Jerez | 4b5c152 | 2010-09-07 17:34:44 +0200 | [diff] [blame] | 163 | if (!nv_wait(dev, 0x070000, 0x00000002, 0x00000000)) |
Ben Skeggs | 68b83a9 | 2010-08-04 15:45:33 +1000 | [diff] [blame] | 164 | NV_ERROR(dev, "PRAMIN flush timeout\n"); |
Ben Skeggs | 4b223ee | 2010-08-03 10:00:56 +1000 | [diff] [blame] | 165 | } |
| 166 | |
| 167 | int |
| 168 | nvc0_instmem_suspend(struct drm_device *dev) |
| 169 | { |
Ben Skeggs | 147cad0 | 2010-08-04 22:48:34 +1000 | [diff] [blame] | 170 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
Ben Skeggs | b515f3a | 2010-08-16 08:18:16 +1000 | [diff] [blame] | 171 | u32 *buf; |
Ben Skeggs | 147cad0 | 2010-08-04 22:48:34 +1000 | [diff] [blame] | 172 | int i; |
| 173 | |
| 174 | dev_priv->susres.ramin_copy = vmalloc(65536); |
| 175 | if (!dev_priv->susres.ramin_copy) |
| 176 | return -ENOMEM; |
Ben Skeggs | b515f3a | 2010-08-16 08:18:16 +1000 | [diff] [blame] | 177 | buf = dev_priv->susres.ramin_copy; |
Ben Skeggs | 147cad0 | 2010-08-04 22:48:34 +1000 | [diff] [blame] | 178 | |
Ben Skeggs | b515f3a | 2010-08-16 08:18:16 +1000 | [diff] [blame] | 179 | for (i = 0; i < 65536; i += 4) |
| 180 | buf[i/4] = nv_rd32(dev, NV04_PRAMIN + i); |
Ben Skeggs | 4b223ee | 2010-08-03 10:00:56 +1000 | [diff] [blame] | 181 | return 0; |
| 182 | } |
| 183 | |
| 184 | void |
| 185 | nvc0_instmem_resume(struct drm_device *dev) |
| 186 | { |
Ben Skeggs | 147cad0 | 2010-08-04 22:48:34 +1000 | [diff] [blame] | 187 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
Ben Skeggs | b515f3a | 2010-08-16 08:18:16 +1000 | [diff] [blame] | 188 | u32 *buf = dev_priv->susres.ramin_copy; |
Ben Skeggs | 147cad0 | 2010-08-04 22:48:34 +1000 | [diff] [blame] | 189 | u64 chan; |
| 190 | int i; |
| 191 | |
| 192 | chan = dev_priv->vram_size - dev_priv->ramin_rsvd_vram; |
| 193 | nv_wr32(dev, 0x001700, chan >> 16); |
| 194 | |
Ben Skeggs | b515f3a | 2010-08-16 08:18:16 +1000 | [diff] [blame] | 195 | for (i = 0; i < 65536; i += 4) |
| 196 | nv_wr32(dev, NV04_PRAMIN + i, buf[i/4]); |
Ben Skeggs | 147cad0 | 2010-08-04 22:48:34 +1000 | [diff] [blame] | 197 | vfree(dev_priv->susres.ramin_copy); |
| 198 | dev_priv->susres.ramin_copy = NULL; |
| 199 | |
| 200 | nv_wr32(dev, 0x001714, 0xc0000000 | (chan >> 12)); |
Ben Skeggs | 4b223ee | 2010-08-03 10:00:56 +1000 | [diff] [blame] | 201 | } |
| 202 | |
| 203 | int |
| 204 | nvc0_instmem_init(struct drm_device *dev) |
| 205 | { |
Ben Skeggs | 68b83a9 | 2010-08-04 15:45:33 +1000 | [diff] [blame] | 206 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 207 | u64 chan, pgt3, imem, lim3 = dev_priv->ramin_size - 1; |
| 208 | int ret, i; |
| 209 | |
| 210 | dev_priv->ramin_rsvd_vram = 1 * 1024 * 1024; |
| 211 | chan = dev_priv->vram_size - dev_priv->ramin_rsvd_vram; |
| 212 | imem = 4096 + 4096 + 32768; |
| 213 | |
| 214 | nv_wr32(dev, 0x001700, chan >> 16); |
| 215 | |
| 216 | /* channel setup */ |
| 217 | nv_wr32(dev, 0x700200, lower_32_bits(chan + 0x1000)); |
| 218 | nv_wr32(dev, 0x700204, upper_32_bits(chan + 0x1000)); |
| 219 | nv_wr32(dev, 0x700208, lower_32_bits(lim3)); |
| 220 | nv_wr32(dev, 0x70020c, upper_32_bits(lim3)); |
| 221 | |
| 222 | /* point pgd -> pgt */ |
| 223 | nv_wr32(dev, 0x701000, 0); |
| 224 | nv_wr32(dev, 0x701004, ((chan + 0x2000) >> 8) | 1); |
| 225 | |
| 226 | /* point pgt -> physical vram for channel */ |
| 227 | pgt3 = 0x2000; |
| 228 | for (i = 0; i < dev_priv->ramin_rsvd_vram; i += 4096, pgt3 += 8) { |
| 229 | nv_wr32(dev, 0x700000 + pgt3, ((chan + i) >> 8) | 1); |
| 230 | nv_wr32(dev, 0x700004 + pgt3, 0); |
| 231 | } |
| 232 | |
| 233 | /* clear rest of pgt */ |
| 234 | for (; i < dev_priv->ramin_size; i += 4096, pgt3 += 8) { |
| 235 | nv_wr32(dev, 0x700000 + pgt3, 0); |
| 236 | nv_wr32(dev, 0x700004 + pgt3, 0); |
| 237 | } |
| 238 | |
| 239 | /* point bar3 at the channel */ |
| 240 | nv_wr32(dev, 0x001714, 0xc0000000 | (chan >> 12)); |
| 241 | |
| 242 | /* Global PRAMIN heap */ |
| 243 | ret = drm_mm_init(&dev_priv->ramin_heap, imem, |
| 244 | dev_priv->ramin_size - imem); |
| 245 | if (ret) { |
| 246 | NV_ERROR(dev, "Failed to init RAMIN heap\n"); |
| 247 | return -ENOMEM; |
| 248 | } |
| 249 | |
Ben Skeggs | 4b223ee | 2010-08-03 10:00:56 +1000 | [diff] [blame] | 250 | return 0; |
| 251 | } |
| 252 | |
| 253 | void |
| 254 | nvc0_instmem_takedown(struct drm_device *dev) |
| 255 | { |
| 256 | } |
| 257 | |