blob: 378861b9d79a96fe926dcf86755c984646528a22 [file] [log] [blame]
Matt Porter7ff71d62005-09-22 22:31:15 -07001/*
2 * EHCI HCD (Host Controller Driver) PCI Bus Glue.
3 *
4 * Copyright (c) 2000-2004 by David Brownell
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
14 * for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19 */
20
21#ifndef CONFIG_PCI
22#error "This file is PCI bus glue. CONFIG_PCI must be defined."
23#endif
24
25/*-------------------------------------------------------------------------*/
26
David Brownell18807522005-11-23 15:45:37 -080027/* called after powerup, by probe or system-pm "wakeup" */
28static int ehci_pci_reinit(struct ehci_hcd *ehci, struct pci_dev *pdev)
29{
David Brownell18807522005-11-23 15:45:37 -080030 int retval;
David Brownell18807522005-11-23 15:45:37 -080031
David Brownell401feaf2006-01-24 07:15:30 -080032 /* we expect static quirk code to handle the "extended capabilities"
33 * (currently just BIOS handoff) allowed starting with EHCI 0.96
34 */
David Brownell18807522005-11-23 15:45:37 -080035
36 /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
37 retval = pci_set_mwi(pdev);
38 if (!retval)
39 ehci_dbg(ehci, "MWI active\n");
40
David Brownell18807522005-11-23 15:45:37 -080041 return 0;
42}
43
David Brownell8926bfa2005-11-28 08:40:38 -080044/* called during probe() after chip reset completes */
45static int ehci_pci_setup(struct usb_hcd *hcd)
Matt Porter7ff71d62005-09-22 22:31:15 -070046{
David Brownellabcc9442005-11-23 15:45:32 -080047 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
48 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Andiry Xub09bc6c2008-11-14 11:42:29 +080049 struct pci_dev *p_smbus;
50 u8 rev;
Matt Porter7ff71d62005-09-22 22:31:15 -070051 u32 temp;
David Brownell18807522005-11-23 15:45:37 -080052 int retval;
Matt Porter7ff71d62005-09-22 22:31:15 -070053
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +110054 switch (pdev->vendor) {
55 case PCI_VENDOR_ID_TOSHIBA_2:
56 /* celleb's companion chip */
57 if (pdev->device == 0x01b5) {
58#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
59 ehci->big_endian_mmio = 1;
60#else
61 ehci_warn(ehci,
62 "unsupported big endian Toshiba quirk\n");
63#endif
64 }
65 break;
66 }
67
Matt Porter7ff71d62005-09-22 22:31:15 -070068 ehci->caps = hcd->regs;
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +110069 ehci->regs = hcd->regs +
70 HC_LENGTH(ehci_readl(ehci, &ehci->caps->hc_capbase));
71
David Brownellabcc9442005-11-23 15:45:32 -080072 dbg_hcs_params(ehci, "reset");
73 dbg_hcc_params(ehci, "reset");
Matt Porter7ff71d62005-09-22 22:31:15 -070074
Paul Sericec32ba302006-06-07 10:23:38 -070075 /* ehci_init() causes memory for DMA transfers to be
76 * allocated. Thus, any vendor-specific workarounds based on
77 * limiting the type of memory used for DMA transfers must
78 * happen before ehci_init() is called. */
79 switch (pdev->vendor) {
80 case PCI_VENDOR_ID_NVIDIA:
81 /* NVidia reports that certain chips don't handle
82 * QH, ITD, or SITD addresses above 2GB. (But TD,
83 * data buffer, and periodic schedule are normal.)
84 */
85 switch (pdev->device) {
86 case 0x003c: /* MCP04 */
87 case 0x005b: /* CK804 */
88 case 0x00d8: /* CK8 */
89 case 0x00e8: /* CK8S */
90 if (pci_set_consistent_dma_mask(pdev,
Yang Hongyang929a22a2009-04-06 19:01:16 -070091 DMA_BIT_MASK(31)) < 0)
Paul Sericec32ba302006-06-07 10:23:38 -070092 ehci_warn(ehci, "can't enable NVidia "
93 "workaround for >2GB RAM\n");
94 break;
95 }
96 break;
97 }
98
Matt Porter7ff71d62005-09-22 22:31:15 -070099 /* cache this readonly data; minimize chip reads */
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100100 ehci->hcs_params = ehci_readl(ehci, &ehci->caps->hcs_params);
Matt Porter7ff71d62005-09-22 22:31:15 -0700101
David Brownell18807522005-11-23 15:45:37 -0800102 retval = ehci_halt(ehci);
103 if (retval)
104 return retval;
105
David Brownell8926bfa2005-11-28 08:40:38 -0800106 /* data structure init */
107 retval = ehci_init(hcd);
108 if (retval)
109 return retval;
110
David Brownellabcc9442005-11-23 15:45:32 -0800111 switch (pdev->vendor) {
Alek Du403dbd32009-07-13 17:30:41 +0800112 case PCI_VENDOR_ID_INTEL:
113 ehci->need_io_watchdog = 0;
114 break;
David Brownellabcc9442005-11-23 15:45:32 -0800115 case PCI_VENDOR_ID_TDI:
116 if (pdev->device == PCI_DEVICE_ID_TDI_EHCI) {
Alan Stern7329e212008-04-03 18:02:56 -0400117 hcd->has_tt = 1;
David Brownellabcc9442005-11-23 15:45:32 -0800118 tdi_reset(ehci);
119 }
120 break;
121 case PCI_VENDOR_ID_AMD:
122 /* AMD8111 EHCI doesn't work, according to AMD errata */
123 if (pdev->device == 0x7463) {
124 ehci_info(ehci, "ignoring AMD8111 (errata)\n");
David Brownell8926bfa2005-11-28 08:40:38 -0800125 retval = -EIO;
126 goto done;
David Brownellabcc9442005-11-23 15:45:32 -0800127 }
128 break;
129 case PCI_VENDOR_ID_NVIDIA:
David Brownellf8aeb3b2006-01-20 13:55:14 -0800130 switch (pdev->device) {
David Brownellf8aeb3b2006-01-20 13:55:14 -0800131 /* Some NForce2 chips have problems with selective suspend;
132 * fixed in newer silicon.
133 */
134 case 0x0068:
Auke Kok44c10132007-06-08 15:46:36 -0700135 if (pdev->revision < 0xa4)
David Brownellf8aeb3b2006-01-20 13:55:14 -0800136 ehci->no_selective_suspend = 1;
137 break;
Matt Porter7ff71d62005-09-22 22:31:15 -0700138 }
David Brownellabcc9442005-11-23 15:45:32 -0800139 break;
Rene Herman055b93c2008-03-20 00:58:16 -0700140 case PCI_VENDOR_ID_VIA:
141 if (pdev->device == 0x3104 && (pdev->revision & 0xf0) == 0x60) {
142 u8 tmp;
143
144 /* The VT6212 defaults to a 1 usec EHCI sleep time which
145 * hogs the PCI bus *badly*. Setting bit 5 of 0x4B makes
146 * that sleep time use the conventional 10 usec.
147 */
148 pci_read_config_byte(pdev, 0x4b, &tmp);
149 if (tmp & 0x20)
150 break;
151 pci_write_config_byte(pdev, 0x4b, tmp | 0x20);
152 }
153 break;
Andiry Xub09bc6c2008-11-14 11:42:29 +0800154 case PCI_VENDOR_ID_ATI:
Shane Huang0a99e8a2008-11-25 15:12:33 +0800155 /* SB600 and old version of SB700 have a bug in EHCI controller,
Andiry Xub09bc6c2008-11-14 11:42:29 +0800156 * which causes usb devices lose response in some cases.
157 */
Shane Huang0a99e8a2008-11-25 15:12:33 +0800158 if ((pdev->device == 0x4386) || (pdev->device == 0x4396)) {
Andiry Xub09bc6c2008-11-14 11:42:29 +0800159 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
160 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
161 NULL);
162 if (!p_smbus)
163 break;
164 rev = p_smbus->revision;
Shane Huang0a99e8a2008-11-25 15:12:33 +0800165 if ((pdev->device == 0x4386) || (rev == 0x3a)
166 || (rev == 0x3b)) {
Andiry Xub09bc6c2008-11-14 11:42:29 +0800167 u8 tmp;
Shane Huang0a99e8a2008-11-25 15:12:33 +0800168 ehci_info(ehci, "applying AMD SB600/SB700 USB "
169 "freeze workaround\n");
Andiry Xub09bc6c2008-11-14 11:42:29 +0800170 pci_read_config_byte(pdev, 0x53, &tmp);
171 pci_write_config_byte(pdev, 0x53, tmp | (1<<3));
172 }
173 pci_dev_put(p_smbus);
174 }
175 break;
David Brownellabcc9442005-11-23 15:45:32 -0800176 }
Matt Porter7ff71d62005-09-22 22:31:15 -0700177
Jason Wessel8d053c72009-08-20 15:39:54 -0500178 /* optional debug port, normally in the first BAR */
179 temp = pci_find_capability(pdev, 0x0a);
180 if (temp) {
181 pci_read_config_dword(pdev, temp, &temp);
182 temp >>= 16;
183 if ((temp & (3 << 13)) == (1 << 13)) {
184 temp &= 0x1fff;
185 ehci->debug = ehci_to_hcd(ehci)->regs + temp;
186 temp = ehci_readl(ehci, &ehci->debug->control);
187 ehci_info(ehci, "debug port %d%s\n",
188 HCS_DEBUG_PORT(ehci->hcs_params),
189 (temp & DBGP_ENABLED)
190 ? " IN USE"
191 : "");
192 if (!(temp & DBGP_ENABLED))
193 ehci->debug = NULL;
194 }
195 }
196
Marcelo Tosattiaf1c51f2007-08-20 18:13:27 -0700197 ehci_reset(ehci);
Matt Porter7ff71d62005-09-22 22:31:15 -0700198
Matt Porter7ff71d62005-09-22 22:31:15 -0700199 /* at least the Genesys GL880S needs fixup here */
200 temp = HCS_N_CC(ehci->hcs_params) * HCS_N_PCC(ehci->hcs_params);
201 temp &= 0x0f;
202 if (temp && HCS_N_PORTS(ehci->hcs_params) > temp) {
David Brownellabcc9442005-11-23 15:45:32 -0800203 ehci_dbg(ehci, "bogus port configuration: "
Matt Porter7ff71d62005-09-22 22:31:15 -0700204 "cc=%d x pcc=%d < ports=%d\n",
205 HCS_N_CC(ehci->hcs_params),
206 HCS_N_PCC(ehci->hcs_params),
207 HCS_N_PORTS(ehci->hcs_params));
208
David Brownellabcc9442005-11-23 15:45:32 -0800209 switch (pdev->vendor) {
210 case 0x17a0: /* GENESYS */
211 /* GL880S: should be PORTS=2 */
212 temp |= (ehci->hcs_params & ~0xf);
213 ehci->hcs_params = temp;
214 break;
215 case PCI_VENDOR_ID_NVIDIA:
216 /* NF4: should be PCC=10 */
217 break;
Matt Porter7ff71d62005-09-22 22:31:15 -0700218 }
219 }
220
David Brownellabcc9442005-11-23 15:45:32 -0800221 /* Serial Bus Release Number is at PCI 0x60 offset */
222 pci_read_config_byte(pdev, 0x60, &ehci->sbrn);
Matt Porter7ff71d62005-09-22 22:31:15 -0700223
Alan Stern6fd90862008-12-17 17:20:38 -0500224 /* Keep this around for a while just in case some EHCI
225 * implementation uses legacy PCI PM support. This test
226 * can be removed on 17 Dec 2009 if the dev_warn() hasn't
227 * been triggered by then.
David Brownell2c1c3c42005-11-07 15:24:46 -0800228 */
229 if (!device_can_wakeup(&pdev->dev)) {
230 u16 port_wake;
231
232 pci_read_config_word(pdev, 0x62, &port_wake);
Alan Stern6fd90862008-12-17 17:20:38 -0500233 if (port_wake & 0x0001) {
234 dev_warn(&pdev->dev, "Enabling legacy PCI PM\n");
Alan Sternbcca06e2009-01-13 11:35:54 -0500235 device_set_wakeup_capable(&pdev->dev, 1);
Alan Stern6fd90862008-12-17 17:20:38 -0500236 }
David Brownell2c1c3c42005-11-07 15:24:46 -0800237 }
Matt Porter7ff71d62005-09-22 22:31:15 -0700238
David Brownellf8aeb3b2006-01-20 13:55:14 -0800239#ifdef CONFIG_USB_SUSPEND
240 /* REVISIT: the controller works fine for wakeup iff the root hub
241 * itself is "globally" suspended, but usbcore currently doesn't
242 * understand such things.
243 *
244 * System suspend currently expects to be able to suspend the entire
245 * device tree, device-at-a-time. If we failed selective suspend
246 * reports, system suspend would fail; so the root hub code must claim
Anand Gadiyar411c9402009-07-07 15:24:23 +0530247 * success. That's lying to usbcore, and it matters for runtime
David Brownellf8aeb3b2006-01-20 13:55:14 -0800248 * PM scenarios with selective suspend and remote wakeup...
249 */
250 if (ehci->no_selective_suspend && device_can_wakeup(&pdev->dev))
251 ehci_warn(ehci, "selective suspend/wakeup unavailable\n");
252#endif
253
Alan Sternaff6d182008-04-18 11:11:26 -0400254 ehci_port_power(ehci, 1);
David Brownell18807522005-11-23 15:45:37 -0800255 retval = ehci_pci_reinit(ehci, pdev);
David Brownell8926bfa2005-11-28 08:40:38 -0800256done:
257 return retval;
Matt Porter7ff71d62005-09-22 22:31:15 -0700258}
259
260/*-------------------------------------------------------------------------*/
261
262#ifdef CONFIG_PM
263
264/* suspend/resume, section 4.3 */
265
David Brownellf03c17f2005-11-23 15:45:28 -0800266/* These routines rely on the PCI bus glue
Matt Porter7ff71d62005-09-22 22:31:15 -0700267 * to handle powerdown and wakeup, and currently also on
268 * transceivers that don't need any software attention to set up
269 * the right sort of wakeup.
David Brownellf03c17f2005-11-23 15:45:28 -0800270 * Also they depend on separate root hub suspend/resume.
Matt Porter7ff71d62005-09-22 22:31:15 -0700271 */
272
Alan Stern6ec4beb2009-04-27 13:33:41 -0400273static int ehci_pci_suspend(struct usb_hcd *hcd)
Matt Porter7ff71d62005-09-22 22:31:15 -0700274{
David Brownellabcc9442005-11-23 15:45:32 -0800275 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
Benjamin Herrenschmidt8de98402005-11-25 09:59:46 +1100276 unsigned long flags;
277 int rc = 0;
Matt Porter7ff71d62005-09-22 22:31:15 -0700278
David Brownellabcc9442005-11-23 15:45:32 -0800279 if (time_before(jiffies, ehci->next_statechange))
280 msleep(10);
Matt Porter7ff71d62005-09-22 22:31:15 -0700281
Benjamin Herrenschmidt8de98402005-11-25 09:59:46 +1100282 /* Root hub was already suspended. Disable irq emission and
283 * mark HW unaccessible, bail out if RH has been resumed. Use
284 * the spinlock to properly synchronize with possible pending
285 * RH suspend or resume activity.
286 *
287 * This is still racy as hcd->state is manipulated outside of
288 * any locks =P But that will be a different fix.
289 */
290 spin_lock_irqsave (&ehci->lock, flags);
291 if (hcd->state != HC_STATE_SUSPENDED) {
292 rc = -EINVAL;
293 goto bail;
294 }
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100295 ehci_writel(ehci, 0, &ehci->regs->intr_enable);
296 (void)ehci_readl(ehci, &ehci->regs->intr_enable);
Benjamin Herrenschmidt8de98402005-11-25 09:59:46 +1100297
298 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
299 bail:
300 spin_unlock_irqrestore (&ehci->lock, flags);
301
David Brownellf03c17f2005-11-23 15:45:28 -0800302 // could save FLADJ in case of Vaux power loss
Matt Porter7ff71d62005-09-22 22:31:15 -0700303 // ... we'd only use it to handle clock skew
304
Benjamin Herrenschmidt8de98402005-11-25 09:59:46 +1100305 return rc;
Matt Porter7ff71d62005-09-22 22:31:15 -0700306}
307
Alan Stern6ec4beb2009-04-27 13:33:41 -0400308static int ehci_pci_resume(struct usb_hcd *hcd, bool hibernated)
Matt Porter7ff71d62005-09-22 22:31:15 -0700309{
David Brownellabcc9442005-11-23 15:45:32 -0800310 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
David Brownell18807522005-11-23 15:45:37 -0800311 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Matt Porter7ff71d62005-09-22 22:31:15 -0700312
David Brownellf03c17f2005-11-23 15:45:28 -0800313 // maybe restore FLADJ
Matt Porter7ff71d62005-09-22 22:31:15 -0700314
David Brownellabcc9442005-11-23 15:45:32 -0800315 if (time_before(jiffies, ehci->next_statechange))
316 msleep(100);
Matt Porter7ff71d62005-09-22 22:31:15 -0700317
Benjamin Herrenschmidt8de98402005-11-25 09:59:46 +1100318 /* Mark hardware accessible again as we are out of D3 state by now */
319 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
320
Alan Stern6ec4beb2009-04-27 13:33:41 -0400321 /* If CF is still set and we aren't resuming from hibernation
322 * then we maintained PCI Vaux power.
Alan Stern8c033562006-11-09 14:42:16 -0500323 * Just undo the effect of ehci_pci_suspend().
Matt Porter7ff71d62005-09-22 22:31:15 -0700324 */
Alan Stern6ec4beb2009-04-27 13:33:41 -0400325 if (ehci_readl(ehci, &ehci->regs->configured_flag) == FLAG_CF &&
326 !hibernated) {
Alan Stern8c033562006-11-09 14:42:16 -0500327 int mask = INTR_MASK;
328
Alan Stern58a97ff2008-04-14 12:17:10 -0400329 if (!hcd->self.root_hub->do_remote_wakeup)
Alan Stern8c033562006-11-09 14:42:16 -0500330 mask &= ~STS_PCD;
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100331 ehci_writel(ehci, mask, &ehci->regs->intr_enable);
332 ehci_readl(ehci, &ehci->regs->intr_enable);
Alan Stern8c033562006-11-09 14:42:16 -0500333 return 0;
David Brownellf03c17f2005-11-23 15:45:28 -0800334 }
335
Alan Stern1c50c312005-11-14 11:45:38 -0500336 usb_root_hub_lost_power(hcd->self.root_hub);
Matt Porter7ff71d62005-09-22 22:31:15 -0700337
338 /* Else reset, to cope with power loss or flush-to-storage
David Brownellf03c17f2005-11-23 15:45:28 -0800339 * style "resume" having let BIOS kick in during reboot.
Matt Porter7ff71d62005-09-22 22:31:15 -0700340 */
David Brownellabcc9442005-11-23 15:45:32 -0800341 (void) ehci_halt(ehci);
342 (void) ehci_reset(ehci);
David Brownell18807522005-11-23 15:45:37 -0800343 (void) ehci_pci_reinit(ehci, pdev);
Matt Porter7ff71d62005-09-22 22:31:15 -0700344
David Brownellf03c17f2005-11-23 15:45:28 -0800345 /* emptying the schedule aborts any urbs */
David Brownellabcc9442005-11-23 15:45:32 -0800346 spin_lock_irq(&ehci->lock);
David Brownellf03c17f2005-11-23 15:45:28 -0800347 if (ehci->reclaim)
Alan Stern07d29b62007-12-11 16:05:30 -0500348 end_unlink_async(ehci);
David Howells7d12e782006-10-05 14:55:46 +0100349 ehci_work(ehci);
David Brownellabcc9442005-11-23 15:45:32 -0800350 spin_unlock_irq(&ehci->lock);
Matt Porter7ff71d62005-09-22 22:31:15 -0700351
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100352 ehci_writel(ehci, ehci->command, &ehci->regs->command);
353 ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
354 ehci_readl(ehci, &ehci->regs->command); /* unblock posted writes */
Alan Stern8c033562006-11-09 14:42:16 -0500355
Alan Stern383975d2007-05-04 11:52:40 -0400356 /* here we "know" root ports should always stay powered */
357 ehci_port_power(ehci, 1);
Alan Stern383975d2007-05-04 11:52:40 -0400358
Alan Stern8c033562006-11-09 14:42:16 -0500359 hcd->state = HC_STATE_SUSPENDED;
360 return 0;
Matt Porter7ff71d62005-09-22 22:31:15 -0700361}
362#endif
363
364static const struct hc_driver ehci_pci_hc_driver = {
365 .description = hcd_name,
366 .product_desc = "EHCI Host Controller",
367 .hcd_priv_size = sizeof(struct ehci_hcd),
368
369 /*
370 * generic hardware linkage
371 */
372 .irq = ehci_irq,
373 .flags = HCD_MEMORY | HCD_USB2,
374
375 /*
376 * basic lifecycle operations
377 */
David Brownell8926bfa2005-11-28 08:40:38 -0800378 .reset = ehci_pci_setup,
David Brownell18807522005-11-23 15:45:37 -0800379 .start = ehci_run,
Matt Porter7ff71d62005-09-22 22:31:15 -0700380#ifdef CONFIG_PM
Alan Stern7be7d742008-04-03 18:03:06 -0400381 .pci_suspend = ehci_pci_suspend,
382 .pci_resume = ehci_pci_resume,
Matt Porter7ff71d62005-09-22 22:31:15 -0700383#endif
David Brownell18807522005-11-23 15:45:37 -0800384 .stop = ehci_stop,
Aleksey Gorelov64a21d02006-08-08 17:24:08 -0700385 .shutdown = ehci_shutdown,
Matt Porter7ff71d62005-09-22 22:31:15 -0700386
387 /*
388 * managing i/o requests and associated device resources
389 */
390 .urb_enqueue = ehci_urb_enqueue,
391 .urb_dequeue = ehci_urb_dequeue,
392 .endpoint_disable = ehci_endpoint_disable,
Alan Sternb18ffd42009-05-27 18:21:56 -0400393 .endpoint_reset = ehci_endpoint_reset,
Matt Porter7ff71d62005-09-22 22:31:15 -0700394
395 /*
396 * scheduling support
397 */
398 .get_frame_number = ehci_get_frame,
399
400 /*
401 * root hub support
402 */
403 .hub_status_data = ehci_hub_status_data,
404 .hub_control = ehci_hub_control,
Alan Stern0c0382e2005-10-13 17:08:02 -0400405 .bus_suspend = ehci_bus_suspend,
406 .bus_resume = ehci_bus_resume,
Alan Sterna8e51772008-05-20 16:58:11 -0400407 .relinquish_port = ehci_relinquish_port,
Alan Stern3a311552008-05-20 16:58:29 -0400408 .port_handed_over = ehci_port_handed_over,
Alan Stern914b7012009-06-29 10:47:30 -0400409
410 .clear_tt_buffer_complete = ehci_clear_tt_buffer_complete,
Matt Porter7ff71d62005-09-22 22:31:15 -0700411};
412
413/*-------------------------------------------------------------------------*/
414
415/* PCI driver selection metadata; PCI hotplugging uses this */
416static const struct pci_device_id pci_ids [] = { {
417 /* handle any USB 2.0 EHCI controller */
Jean Delvarec67808e2006-04-09 20:07:35 +0200418 PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_EHCI, ~0),
Matt Porter7ff71d62005-09-22 22:31:15 -0700419 .driver_data = (unsigned long) &ehci_pci_hc_driver,
420 },
421 { /* end: all zeroes */ }
422};
David Brownellabcc9442005-11-23 15:45:32 -0800423MODULE_DEVICE_TABLE(pci, pci_ids);
Matt Porter7ff71d62005-09-22 22:31:15 -0700424
425/* pci driver glue; this is a "new style" PCI driver module */
426static struct pci_driver ehci_pci_driver = {
427 .name = (char *) hcd_name,
428 .id_table = pci_ids,
Matt Porter7ff71d62005-09-22 22:31:15 -0700429
430 .probe = usb_hcd_pci_probe,
431 .remove = usb_hcd_pci_remove,
Aleksey Gorelov64a21d02006-08-08 17:24:08 -0700432 .shutdown = usb_hcd_pci_shutdown,
Alan Sternabb30642009-04-27 13:33:24 -0400433
434#ifdef CONFIG_PM_SLEEP
435 .driver = {
436 .pm = &usb_hcd_pci_pm_ops
437 },
438#endif
Matt Porter7ff71d62005-09-22 22:31:15 -0700439};