blob: 2c54e7e03f535f482a820b21b60cdeb669be2d87 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Low-Level PCI Support for SGI Visual Workstation
3 *
4 * (c) 1999--2000 Martin Mares <mj@ucw.cz>
5 */
6
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#include <linux/kernel.h>
8#include <linux/pci.h>
9#include <linux/init.h>
10
Ingo Molnar5548ed12008-07-10 16:53:21 +020011#include <asm/setup.h>
Jaswinder Singh Rajput82487712008-12-27 18:32:28 +053012#include <asm/pci_x86.h>
Ingo Molnarb4b86412008-07-10 15:25:21 +020013#include <asm/visws/cobalt.h>
14#include <asm/visws/lithium.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
Linus Torvalds1da177e2005-04-16 15:20:36 -070016static int pci_visws_enable_irq(struct pci_dev *dev) { return 0; }
Tom Duffy46bdac92005-08-07 09:42:23 -070017static void pci_visws_disable_irq(struct pci_dev *dev) { }
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Ingo Molnar22d5c672008-07-10 16:29:28 +020019/* int (*pcibios_enable_irq)(struct pci_dev *dev) = &pci_visws_enable_irq; */
20/* void (*pcibios_disable_irq)(struct pci_dev *dev) = &pci_visws_disable_irq; */
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
Ingo Molnar22d5c672008-07-10 16:29:28 +020022/* void __init pcibios_penalize_isa_irq(int irq, int active) {} */
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
24
25unsigned int pci_bus0, pci_bus1;
26
Linus Torvalds1da177e2005-04-16 15:20:36 -070027static u8 __init visws_swizzle(struct pci_dev *dev, u8 *pinp)
28{
29 u8 pin = *pinp;
30
31 while (dev->bus->self) { /* Move up the chain of bridges. */
Bjorn Helgaasb1c86792008-12-09 16:12:37 -070032 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -070033 dev = dev->bus->self;
34 }
35 *pinp = pin;
36
37 return PCI_SLOT(dev->devfn);
38}
39
40static int __init visws_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
41{
42 int irq, bus = dev->bus->number;
43
44 pin--;
45
46 /* Nothing useful at PIIX4 pin 1 */
47 if (bus == pci_bus0 && slot == 4 && pin == 0)
48 return -1;
49
50 /* PIIX4 USB is on Bus 0, Slot 4, Line 3 */
51 if (bus == pci_bus0 && slot == 4 && pin == 3) {
52 irq = CO_IRQ(CO_APIC_PIIX4_USB);
53 goto out;
54 }
55
56 /* First pin spread down 1 APIC entry per slot */
57 if (pin == 0) {
58 irq = CO_IRQ((bus == pci_bus0 ? CO_APIC_PCIB_BASE0 :
59 CO_APIC_PCIA_BASE0) + slot);
60 goto out;
61 }
62
63 /* lines 1,2,3 from any slot is shared in this twirly pattern */
64 if (bus == pci_bus1) {
65 /* lines 1-3 from devices 0 1 rotate over 2 apic entries */
66 irq = CO_IRQ(CO_APIC_PCIA_BASE123 + ((slot + (pin - 1)) % 2));
67 } else { /* bus == pci_bus0 */
68 /* lines 1-3 from devices 0-3 rotate over 3 apic entries */
69 if (slot == 0)
70 slot = 3; /* same pattern */
71 irq = CO_IRQ(CO_APIC_PCIA_BASE123 + ((3 - slot) + (pin - 1) % 3));
72 }
73out:
74 printk(KERN_DEBUG "PCI: Bus %d Slot %d Line %d -> IRQ %d\n", bus, slot, pin, irq);
75 return irq;
76}
77
78void __init pcibios_update_irq(struct pci_dev *dev, int irq)
79{
80 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, irq);
81}
82
Robert Richter3cabf372008-07-11 12:26:59 +020083int __init pci_visws_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070084{
Robert Richter3cabf372008-07-11 12:26:59 +020085 if (!is_visws_box())
86 return -1;
87
88 pcibios_enable_irq = &pci_visws_enable_irq;
89 pcibios_disable_irq = &pci_visws_disable_irq;
90
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 /* The VISWS supports configuration access type 1 only */
92 pci_probe = (pci_probe | PCI_PROBE_CONF1) &
93 ~(PCI_PROBE_BIOS | PCI_PROBE_CONF2);
94
95 pci_bus0 = li_pcib_read16(LI_PCI_BUSNUM) & 0xff;
96 pci_bus1 = li_pcia_read16(LI_PCI_BUSNUM) & 0xff;
97
98 printk(KERN_INFO "PCI: Lithium bridge A bus: %u, "
99 "bridge B (PIIX4) bus: %u\n", pci_bus1, pci_bus0);
100
101 raw_pci_ops = &pci_direct_conf1;
Muli Ben-Yehuda73c59af2007-08-10 13:01:19 -0700102 pci_scan_bus_with_sysdata(pci_bus0);
103 pci_scan_bus_with_sysdata(pci_bus1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 pci_fixup_irqs(visws_swizzle, visws_map_irq);
105 pcibios_resource_survey();
106 return 0;
107}