blob: 4c14f31f2b4d76d869f307c095778caa2199a644 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
13#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/pci.h>
16#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070017#include <linux/msi.h>
Dan Williams4fdadeb2007-04-26 18:21:38 -070018#include <linux/smp.h>
Hidetoshi Seto500559a2009-08-10 10:14:15 +090019#include <linux/errno.h>
20#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23#include "pci.h"
24#include "msi.h"
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026static int pci_msi_enable = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010028/* Arch hooks */
29
Michael Ellerman11df1f02009-01-19 11:31:00 +110030#ifndef arch_msi_check_device
31int arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010032{
33 return 0;
34}
Michael Ellerman11df1f02009-01-19 11:31:00 +110035#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010036
Michael Ellerman11df1f02009-01-19 11:31:00 +110037#ifndef arch_setup_msi_irqs
38int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010039{
40 struct msi_desc *entry;
41 int ret;
42
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040043 /*
44 * If an architecture wants to support multiple MSI, it needs to
45 * override arch_setup_msi_irqs()
46 */
47 if (type == PCI_CAP_ID_MSI && nvec > 1)
48 return 1;
49
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010050 list_for_each_entry(entry, &dev->msi_list, list) {
51 ret = arch_setup_msi_irq(dev, entry);
Michael Ellermanb5fbf532009-02-11 22:27:02 +110052 if (ret < 0)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010053 return ret;
Michael Ellermanb5fbf532009-02-11 22:27:02 +110054 if (ret > 0)
55 return -ENOSPC;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010056 }
57
58 return 0;
59}
Michael Ellerman11df1f02009-01-19 11:31:00 +110060#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010061
Michael Ellerman11df1f02009-01-19 11:31:00 +110062#ifndef arch_teardown_msi_irqs
63void arch_teardown_msi_irqs(struct pci_dev *dev)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010064{
65 struct msi_desc *entry;
66
67 list_for_each_entry(entry, &dev->msi_list, list) {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040068 int i, nvec;
69 if (entry->irq == 0)
70 continue;
71 nvec = 1 << entry->msi_attrib.multiple;
72 for (i = 0; i < nvec; i++)
73 arch_teardown_msi_irq(entry->irq + i);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010074 }
75}
Michael Ellerman11df1f02009-01-19 11:31:00 +110076#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010077
Matthew Wilcox110828c2009-06-16 06:31:45 -060078static void msi_set_enable(struct pci_dev *dev, int pos, int enable)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080079{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080080 u16 control;
81
Matthew Wilcox110828c2009-06-16 06:31:45 -060082 BUG_ON(!pos);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080083
Matthew Wilcox110828c2009-06-16 06:31:45 -060084 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
85 control &= ~PCI_MSI_FLAGS_ENABLE;
86 if (enable)
87 control |= PCI_MSI_FLAGS_ENABLE;
88 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
Hidetoshi Seto5ca5c022008-05-19 13:48:17 +090089}
90
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080091static void msix_set_enable(struct pci_dev *dev, int enable)
92{
93 int pos;
94 u16 control;
95
96 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
97 if (pos) {
98 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
99 control &= ~PCI_MSIX_FLAGS_ENABLE;
100 if (enable)
101 control |= PCI_MSIX_FLAGS_ENABLE;
102 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
103 }
104}
105
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500106static inline __attribute_const__ u32 msi_mask(unsigned x)
107{
Matthew Wilcox0b49ec32009-02-08 20:27:47 -0700108 /* Don't shift by >= width of type */
109 if (x >= 5)
110 return 0xffffffff;
111 return (1 << (1 << x)) - 1;
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500112}
113
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400114static inline __attribute_const__ u32 msi_capable_mask(u16 control)
Mitch Williams988cbb12007-03-30 11:54:08 -0700115{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400116 return msi_mask((control >> 1) & 7);
117}
Mitch Williams988cbb12007-03-30 11:54:08 -0700118
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400119static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
120{
121 return msi_mask((control >> 4) & 7);
Mitch Williams988cbb12007-03-30 11:54:08 -0700122}
123
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600124/*
125 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
126 * mask all MSI interrupts by clearing the MSI enable bit does not work
127 * reliably as devices without an INTx disable bit will then generate a
128 * level IRQ which will never be cleared.
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600129 */
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900130static u32 __msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400132 u32 mask_bits = desc->masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400134 if (!desc->msi_attrib.maskbit)
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900135 return 0;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400136
137 mask_bits &= ~mask;
138 mask_bits |= flag;
139 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900140
141 return mask_bits;
142}
143
144static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
145{
146 desc->masked = __msi_mask_irq(desc, mask, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400147}
148
149/*
150 * This internal function does not flush PCI writes to the device.
151 * All users must ensure that they read from the device before either
152 * assuming that the device state is up to date, or returning out of this
153 * file. This saves a few milliseconds when initialising devices with lots
154 * of MSI-X interrupts.
155 */
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900156static u32 __msix_mask_irq(struct msi_desc *desc, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400157{
158 u32 mask_bits = desc->masked;
159 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900160 PCI_MSIX_ENTRY_VECTOR_CTRL;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400161 mask_bits &= ~1;
162 mask_bits |= flag;
163 writel(mask_bits, desc->mask_base + offset);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900164
165 return mask_bits;
166}
167
168static void msix_mask_irq(struct msi_desc *desc, u32 flag)
169{
170 desc->masked = __msix_mask_irq(desc, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400171}
172
173static void msi_set_mask_bit(unsigned irq, u32 flag)
174{
175 struct msi_desc *desc = get_irq_msi(irq);
176
177 if (desc->msi_attrib.is_msix) {
178 msix_mask_irq(desc, flag);
179 readl(desc->mask_base); /* Flush write to device */
Matthew Wilcox24d27552009-03-17 08:54:06 -0400180 } else {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400181 unsigned offset = irq - desc->dev->irq;
182 msi_mask_irq(desc, 1 << offset, flag << offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 }
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400184}
185
186void mask_msi_irq(unsigned int irq)
187{
188 msi_set_mask_bit(irq, 1);
189}
190
191void unmask_msi_irq(unsigned int irq)
192{
193 msi_set_mask_bit(irq, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194}
195
Yinghai Lu3145e942008-12-05 18:58:34 -0800196void read_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700197{
Yinghai Lu3145e942008-12-05 18:58:34 -0800198 struct msi_desc *entry = get_irq_desc_msi(desc);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400199
Ben Hutchingsfcd097f2010-06-17 20:16:36 +0100200 /* We do not touch the hardware (which may not even be
201 * accessible at the moment) but return the last message
202 * written. Assert that this is valid, assuming that
203 * valid messages are not all-zeroes. */
204 BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo |
205 entry->msg.data));
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700206
Ben Hutchingsfcd097f2010-06-17 20:16:36 +0100207 *msg = entry->msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700208}
209
Yinghai Lu3145e942008-12-05 18:58:34 -0800210void read_msi_msg(unsigned int irq, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700211{
Yinghai Lu3145e942008-12-05 18:58:34 -0800212 struct irq_desc *desc = irq_to_desc(irq);
213
214 read_msi_msg_desc(desc, msg);
215}
216
217void write_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
218{
219 struct msi_desc *entry = get_irq_desc_msi(desc);
Ben Hutchingsfcd097f2010-06-17 20:16:36 +0100220
221 if (entry->dev->current_state != PCI_D0) {
222 /* Don't touch the hardware now */
223 } else if (entry->msi_attrib.is_msix) {
Matthew Wilcox24d27552009-03-17 08:54:06 -0400224 void __iomem *base;
225 base = entry->mask_base +
226 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
227
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900228 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
229 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
230 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400231 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700232 struct pci_dev *dev = entry->dev;
233 int pos = entry->msi_attrib.pos;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400234 u16 msgctl;
235
236 pci_read_config_word(dev, msi_control_reg(pos), &msgctl);
237 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
238 msgctl |= entry->msi_attrib.multiple << 4;
239 pci_write_config_word(dev, msi_control_reg(pos), msgctl);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700240
241 pci_write_config_dword(dev, msi_lower_address_reg(pos),
242 msg->address_lo);
243 if (entry->msi_attrib.is_64) {
244 pci_write_config_dword(dev, msi_upper_address_reg(pos),
245 msg->address_hi);
246 pci_write_config_word(dev, msi_data_reg(pos, 1),
247 msg->data);
248 } else {
249 pci_write_config_word(dev, msi_data_reg(pos, 0),
250 msg->data);
251 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700252 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700253 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700254}
255
Yinghai Lu3145e942008-12-05 18:58:34 -0800256void write_msi_msg(unsigned int irq, struct msi_msg *msg)
257{
258 struct irq_desc *desc = irq_to_desc(irq);
259
260 write_msi_msg_desc(desc, msg);
261}
262
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900263static void free_msi_irqs(struct pci_dev *dev)
264{
265 struct msi_desc *entry, *tmp;
266
267 list_for_each_entry(entry, &dev->msi_list, list) {
268 int i, nvec;
269 if (!entry->irq)
270 continue;
271 nvec = 1 << entry->msi_attrib.multiple;
272 for (i = 0; i < nvec; i++)
273 BUG_ON(irq_has_action(entry->irq + i));
274 }
275
276 arch_teardown_msi_irqs(dev);
277
278 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
279 if (entry->msi_attrib.is_msix) {
280 if (list_is_last(&entry->list, &dev->msi_list))
281 iounmap(entry->mask_base);
282 }
283 list_del(&entry->list);
284 kfree(entry);
285 }
286}
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900287
Matthew Wilcox379f5322009-03-17 08:54:07 -0400288static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289{
Matthew Wilcox379f5322009-03-17 08:54:07 -0400290 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
291 if (!desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 return NULL;
293
Matthew Wilcox379f5322009-03-17 08:54:07 -0400294 INIT_LIST_HEAD(&desc->list);
295 desc->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
Matthew Wilcox379f5322009-03-17 08:54:07 -0400297 return desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298}
299
David Millerba698ad2007-10-25 01:16:30 -0700300static void pci_intx_for_msi(struct pci_dev *dev, int enable)
301{
302 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
303 pci_intx(dev, enable);
304}
305
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100306static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800307{
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700308 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800309 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700310 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800311
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800312 if (!dev->msi_enabled)
313 return;
314
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700315 entry = get_irq_msi(dev->irq);
316 pos = entry->msi_attrib.pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800317
David Millerba698ad2007-10-25 01:16:30 -0700318 pci_intx_for_msi(dev, 0);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600319 msi_set_enable(dev, pos, 0);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700320 write_msi_msg(dev->irq, &entry->msg);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700321
322 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400323 msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
Jesse Barnesabad2ec2008-08-07 08:52:37 -0700324 control &= ~PCI_MSI_FLAGS_QSIZE;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400325 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
Shaohua Li41017f02006-02-08 17:11:38 +0800326 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100327}
328
329static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800330{
Shaohua Li41017f02006-02-08 17:11:38 +0800331 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800332 struct msi_desc *entry;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700333 u16 control;
Shaohua Li41017f02006-02-08 17:11:38 +0800334
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700335 if (!dev->msix_enabled)
336 return;
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700337 BUG_ON(list_empty(&dev->msi_list));
Hidetoshi Seto9cc8d542009-08-06 11:32:04 +0900338 entry = list_first_entry(&dev->msi_list, struct msi_desc, list);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700339 pos = entry->msi_attrib.pos;
340 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700341
Shaohua Li41017f02006-02-08 17:11:38 +0800342 /* route the table */
David Millerba698ad2007-10-25 01:16:30 -0700343 pci_intx_for_msi(dev, 0);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700344 control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL;
345 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800346
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000347 list_for_each_entry(entry, &dev->msi_list, list) {
348 write_msi_msg(entry->irq, &entry->msg);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400349 msix_mask_irq(entry, entry->masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800350 }
Shaohua Li41017f02006-02-08 17:11:38 +0800351
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700352 control &= ~PCI_MSIX_FLAGS_MASKALL;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700353 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800354}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100355
356void pci_restore_msi_state(struct pci_dev *dev)
357{
358 __pci_restore_msi_state(dev);
359 __pci_restore_msix_state(dev);
360}
Linas Vepstas94688cf2007-11-07 15:43:59 -0600361EXPORT_SYMBOL_GPL(pci_restore_msi_state);
Shaohua Li41017f02006-02-08 17:11:38 +0800362
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363/**
364 * msi_capability_init - configure device's MSI capability structure
365 * @dev: pointer to the pci_dev data structure of MSI device function
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400366 * @nvec: number of interrupts to allocate
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400368 * Setup the MSI capability structure of the device with the requested
369 * number of interrupts. A return value of zero indicates the successful
370 * setup of an entry with the new MSI irq. A negative return value indicates
371 * an error, and a positive return value indicates the number of interrupts
372 * which could have been allocated.
373 */
374static int msi_capability_init(struct pci_dev *dev, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375{
376 struct msi_desc *entry;
Michael Ellerman7fe37302007-04-18 19:39:21 +1000377 int pos, ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 u16 control;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400379 unsigned mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900381 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600382 msi_set_enable(dev, pos, 0); /* Disable MSI during set up */
383
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 pci_read_config_word(dev, msi_control_reg(pos), &control);
385 /* MSI Entry Initialization */
Matthew Wilcox379f5322009-03-17 08:54:07 -0400386 entry = alloc_msi_entry(dev);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700387 if (!entry)
388 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700389
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900390 entry->msi_attrib.is_msix = 0;
391 entry->msi_attrib.is_64 = is_64bit_address(control);
392 entry->msi_attrib.entry_nr = 0;
393 entry->msi_attrib.maskbit = is_mask_bit_support(control);
394 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
395 entry->msi_attrib.pos = pos;
Hidetoshi Seto0db29af2008-12-24 17:27:04 +0900396
Hidetoshi Seto67b5db62009-04-20 10:54:59 +0900397 entry->mask_pos = msi_mask_reg(pos, entry->msi_attrib.is_64);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400398 /* All MSIs are unmasked by default, Mask them all */
399 if (entry->msi_attrib.maskbit)
400 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
401 mask = msi_capable_mask(control);
402 msi_mask_irq(entry, mask, mask);
403
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700404 list_add_tail(&entry->list, &dev->msi_list);
Michael Ellerman9c831332007-04-18 19:39:21 +1000405
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 /* Configure MSI capability structure */
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400407 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000408 if (ret) {
Hidetoshi Seto7ba19302009-06-23 17:39:27 +0900409 msi_mask_irq(entry, mask, ~mask);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900410 free_msi_irqs(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000411 return ret;
Mark Maulefd58e552006-04-10 21:17:48 -0500412 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700413
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 /* Set MSI enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700415 pci_intx_for_msi(dev, 0);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600416 msi_set_enable(dev, pos, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800417 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
Michael Ellerman7fe37302007-04-18 19:39:21 +1000419 dev->irq = entry->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 return 0;
421}
422
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900423static void __iomem *msix_map_region(struct pci_dev *dev, unsigned pos,
424 unsigned nr_entries)
425{
Kenji Kaneshige4302e0f2010-06-17 10:42:44 +0900426 resource_size_t phys_addr;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900427 u32 table_offset;
428 u8 bir;
429
430 pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
431 bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
432 table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
433 phys_addr = pci_resource_start(dev, bir) + table_offset;
434
435 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
436}
437
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900438static int msix_setup_entries(struct pci_dev *dev, unsigned pos,
439 void __iomem *base, struct msix_entry *entries,
440 int nvec)
441{
442 struct msi_desc *entry;
443 int i;
444
445 for (i = 0; i < nvec; i++) {
446 entry = alloc_msi_entry(dev);
447 if (!entry) {
448 if (!i)
449 iounmap(base);
450 else
451 free_msi_irqs(dev);
452 /* No enough memory. Don't try again */
453 return -ENOMEM;
454 }
455
456 entry->msi_attrib.is_msix = 1;
457 entry->msi_attrib.is_64 = 1;
458 entry->msi_attrib.entry_nr = entries[i].entry;
459 entry->msi_attrib.default_irq = dev->irq;
460 entry->msi_attrib.pos = pos;
461 entry->mask_base = base;
462
463 list_add_tail(&entry->list, &dev->msi_list);
464 }
465
466 return 0;
467}
468
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900469static void msix_program_entries(struct pci_dev *dev,
470 struct msix_entry *entries)
471{
472 struct msi_desc *entry;
473 int i = 0;
474
475 list_for_each_entry(entry, &dev->msi_list, list) {
476 int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
477 PCI_MSIX_ENTRY_VECTOR_CTRL;
478
479 entries[i].vector = entry->irq;
480 set_irq_msi(entry->irq, entry);
481 entry->masked = readl(entry->mask_base + offset);
482 msix_mask_irq(entry, 1);
483 i++;
484 }
485}
486
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487/**
488 * msix_capability_init - configure device's MSI-X capability
489 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700490 * @entries: pointer to an array of struct msix_entry entries
491 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600493 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700494 * single MSI-X irq. A return of zero indicates the successful setup of
495 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496 **/
497static int msix_capability_init(struct pci_dev *dev,
498 struct msix_entry *entries, int nvec)
499{
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900500 int pos, ret;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900501 u16 control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 void __iomem *base;
503
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900504 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700505 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
506
507 /* Ensure MSI-X is disabled while it is set up */
508 control &= ~PCI_MSIX_FLAGS_ENABLE;
509 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
510
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 /* Request & Map MSI-X table region */
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900512 base = msix_map_region(dev, pos, multi_msix_capable(control));
513 if (!base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 return -ENOMEM;
515
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900516 ret = msix_setup_entries(dev, pos, base, entries, nvec);
517 if (ret)
518 return ret;
Michael Ellerman9c831332007-04-18 19:39:21 +1000519
520 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900521 if (ret)
522 goto error;
Michael Ellerman9c831332007-04-18 19:39:21 +1000523
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700524 /*
525 * Some devices require MSI-X to be enabled before we can touch the
526 * MSI-X registers. We need to mask all the vectors to prevent
527 * interrupts coming in before they're fully set up.
528 */
529 control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE;
530 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
531
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900532 msix_program_entries(dev, entries);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700533
534 /* Set MSI-X enabled bits and unmask the function */
David Millerba698ad2007-10-25 01:16:30 -0700535 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800536 dev->msix_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700538 control &= ~PCI_MSIX_FLAGS_MASKALL;
539 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Matthew Wilcox8d181012009-05-08 07:13:33 -0600540
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 return 0;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900542
543error:
544 if (ret < 0) {
545 /*
546 * If we had some success, report the number of irqs
547 * we succeeded in setting up.
548 */
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900549 struct msi_desc *entry;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900550 int avail = 0;
551
552 list_for_each_entry(entry, &dev->msi_list, list) {
553 if (entry->irq != 0)
554 avail++;
555 }
556 if (avail != 0)
557 ret = avail;
558 }
559
560 free_msi_irqs(dev);
561
562 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563}
564
565/**
Michael Ellerman17bbc122007-04-05 17:19:07 +1000566 * pci_msi_check_device - check whether MSI may be enabled on a device
Brice Goglin24334a12006-08-31 01:55:07 -0400567 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanc9953a72007-04-05 17:19:08 +1000568 * @nvec: how many MSIs have been requested ?
Michael Ellermanb1e23032007-03-22 21:51:39 +1100569 * @type: are we checking for MSI or MSI-X ?
Brice Goglin24334a12006-08-31 01:55:07 -0400570 *
Brice Goglin0306ebf2006-10-05 10:24:31 +0200571 * Look at global flags, the device itself, and its parent busses
Michael Ellerman17bbc122007-04-05 17:19:07 +1000572 * to determine if MSI/-X are supported for the device. If MSI/-X is
573 * supported return 0, else return an error code.
Brice Goglin24334a12006-08-31 01:55:07 -0400574 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900575static int pci_msi_check_device(struct pci_dev *dev, int nvec, int type)
Brice Goglin24334a12006-08-31 01:55:07 -0400576{
577 struct pci_bus *bus;
Michael Ellermanc9953a72007-04-05 17:19:08 +1000578 int ret;
Brice Goglin24334a12006-08-31 01:55:07 -0400579
Brice Goglin0306ebf2006-10-05 10:24:31 +0200580 /* MSI must be globally enabled and supported by the device */
Brice Goglin24334a12006-08-31 01:55:07 -0400581 if (!pci_msi_enable || !dev || dev->no_msi)
582 return -EINVAL;
583
Michael Ellerman314e77b2007-04-05 17:19:12 +1000584 /*
585 * You can't ask to have 0 or less MSIs configured.
586 * a) it's stupid ..
587 * b) the list manipulation code assumes nvec >= 1.
588 */
589 if (nvec < 1)
590 return -ERANGE;
591
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900592 /*
593 * Any bridge which does NOT route MSI transactions from its
594 * secondary bus to its primary bus must set NO_MSI flag on
Brice Goglin0306ebf2006-10-05 10:24:31 +0200595 * the secondary pci_bus.
596 * We expect only arch-specific PCI host bus controller driver
597 * or quirks for specific PCI bridges to be setting NO_MSI.
598 */
Brice Goglin24334a12006-08-31 01:55:07 -0400599 for (bus = dev->bus; bus; bus = bus->parent)
600 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
601 return -EINVAL;
602
Michael Ellermanc9953a72007-04-05 17:19:08 +1000603 ret = arch_msi_check_device(dev, nvec, type);
604 if (ret)
605 return ret;
606
Michael Ellermanb1e23032007-03-22 21:51:39 +1100607 if (!pci_find_capability(dev, type))
608 return -EINVAL;
609
Brice Goglin24334a12006-08-31 01:55:07 -0400610 return 0;
611}
612
613/**
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400614 * pci_enable_msi_block - configure device's MSI capability structure
615 * @dev: device to configure
616 * @nvec: number of interrupts to configure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400618 * Allocate IRQs for a device with the MSI capability.
619 * This function returns a negative errno if an error occurs. If it
620 * is unable to allocate the number of interrupts requested, it returns
621 * the number of interrupts it might be able to allocate. If it successfully
622 * allocates at least the number of interrupts requested, it returns 0 and
623 * updates the @dev's irq member to the lowest new interrupt number; the
624 * other interrupt numbers allocated to this device are consecutive.
625 */
626int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627{
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400628 int status, pos, maxvec;
629 u16 msgctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400631 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
632 if (!pos)
633 return -EINVAL;
634 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
635 maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
636 if (nvec > maxvec)
637 return maxvec;
638
639 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellermanc9953a72007-04-05 17:19:08 +1000640 if (status)
641 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700643 WARN_ON(!!dev->msi_enabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400645 /* Check whether driver already requested MSI-X irqs */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800646 if (dev->msix_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600647 dev_info(&dev->dev, "can't enable MSI "
648 "(MSI-X already enabled)\n");
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800649 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 }
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400651
652 status = msi_capability_init(dev, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 return status;
654}
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400655EXPORT_SYMBOL(pci_enable_msi_block);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400657void pci_msi_shutdown(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400659 struct msi_desc *desc;
660 u32 mask;
661 u16 ctrl;
Matthew Wilcox110828c2009-06-16 06:31:45 -0600662 unsigned pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100664 if (!pci_msi_enable || !dev || !dev->msi_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700665 return;
666
Matthew Wilcox110828c2009-06-16 06:31:45 -0600667 BUG_ON(list_empty(&dev->msi_list));
668 desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
669 pos = desc->msi_attrib.pos;
670
671 msi_set_enable(dev, pos, 0);
David Millerba698ad2007-10-25 01:16:30 -0700672 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800673 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700674
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900675 /* Return the device with MSI unmasked as initial states */
Matthew Wilcox110828c2009-06-16 06:31:45 -0600676 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &ctrl);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400677 mask = msi_capable_mask(ctrl);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900678 /* Keep cached state to be restored */
679 __msi_mask_irq(desc, mask, ~mask);
Michael Ellermane387b9e2007-03-22 21:51:27 +1100680
681 /* Restore dev->irq to its default pin-assertion irq */
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400682 dev->irq = desc->msi_attrib.default_irq;
Yinghai Lud52877c2008-04-23 14:58:09 -0700683}
Matthew Wilcox24d27552009-03-17 08:54:06 -0400684
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900685void pci_disable_msi(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700686{
Yinghai Lud52877c2008-04-23 14:58:09 -0700687 if (!pci_msi_enable || !dev || !dev->msi_enabled)
688 return;
689
690 pci_msi_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900691 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100693EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695/**
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100696 * pci_msix_table_size - return the number of device's MSI-X table entries
697 * @dev: pointer to the pci_dev data structure of MSI-X device function
698 */
699int pci_msix_table_size(struct pci_dev *dev)
700{
701 int pos;
702 u16 control;
703
704 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
705 if (!pos)
706 return 0;
707
708 pci_read_config_word(dev, msi_control_reg(pos), &control);
709 return multi_msix_capable(control);
710}
711
712/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 * pci_enable_msix - configure device's MSI-X capability structure
714 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700715 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700716 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 *
718 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700719 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 * MSI-X mode enabled on its hardware device function. A return of zero
721 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700722 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 * Or a return of > 0 indicates that driver request is exceeding the number
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300724 * of irqs or MSI-X vectors available. Driver should use the returned value to
725 * re-send its request.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900727int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100729 int status, nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700730 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731
Michael Ellermanc9953a72007-04-05 17:19:08 +1000732 if (!entries)
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900733 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734
Michael Ellermanc9953a72007-04-05 17:19:08 +1000735 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
736 if (status)
737 return status;
738
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100739 nr_entries = pci_msix_table_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 if (nvec > nr_entries)
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300741 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742
743 /* Check for any invalid entries */
744 for (i = 0; i < nvec; i++) {
745 if (entries[i].entry >= nr_entries)
746 return -EINVAL; /* invalid entry */
747 for (j = i + 1; j < nvec; j++) {
748 if (entries[i].entry == entries[j].entry)
749 return -EINVAL; /* duplicate entry */
750 }
751 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700752 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700753
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700754 /* Check whether driver already requested for MSI irq */
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900755 if (dev->msi_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600756 dev_info(&dev->dev, "can't enable MSI-X "
757 "(MSI IRQ already assigned)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 return -EINVAL;
759 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 status = msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 return status;
762}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100763EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900765void pci_msix_shutdown(struct pci_dev *dev)
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100766{
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900767 struct msi_desc *entry;
768
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100769 if (!pci_msi_enable || !dev || !dev->msix_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700770 return;
771
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900772 /* Return the device with MSI-X masked as initial states */
773 list_for_each_entry(entry, &dev->msi_list, list) {
774 /* Keep cached states to be restored */
775 __msix_mask_irq(entry, 1);
776 }
777
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800778 msix_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700779 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800780 dev->msix_enabled = 0;
Yinghai Lud52877c2008-04-23 14:58:09 -0700781}
Hidetoshi Setoc9018512009-08-06 11:31:27 +0900782
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900783void pci_disable_msix(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700784{
785 if (!pci_msi_enable || !dev || !dev->msix_enabled)
786 return;
787
788 pci_msix_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900789 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100791EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792
793/**
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700794 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 * @dev: pointer to the pci_dev data structure of MSI(X) device function
796 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600797 * Being called during hotplug remove, from which the device function
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700798 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 * allocated for this device function, are reclaimed to unused state,
800 * which may be used later on.
801 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900802void msi_remove_pci_irq_vectors(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 if (!pci_msi_enable || !dev)
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900805 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900807 if (dev->msi_enabled || dev->msix_enabled)
808 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809}
810
Matthew Wilcox309e57d2006-03-05 22:33:34 -0700811void pci_no_msi(void)
812{
813 pci_msi_enable = 0;
814}
Michael Ellermanc9953a72007-04-05 17:19:08 +1000815
Andrew Patterson07ae95f2008-11-10 15:31:05 -0700816/**
817 * pci_msi_enabled - is MSI enabled?
818 *
819 * Returns true if MSI has not been disabled by the command-line option
820 * pci=nomsi.
821 **/
822int pci_msi_enabled(void)
823{
824 return pci_msi_enable;
825}
826EXPORT_SYMBOL(pci_msi_enabled);
827
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000828void pci_msi_init_pci_dev(struct pci_dev *dev)
829{
830 INIT_LIST_HEAD(&dev->msi_list);
831}