blob: 826873a23db0137762ffbb4f3076900fd0a6e750 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Jesse Barnes63eeaf32009-06-18 16:56:52 -070029#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010035#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Keith Packard7c463582008-11-04 02:03:27 -080040/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050047#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080054
55/** Interrupts that we mask and unmask at runtime. */
Zou Nan haid1b851f2010-05-21 09:08:57 +080056#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080057
Jesse Barnes79e53942008-11-07 14:24:08 -080058#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
Zhenyu Wang036a4a72009-06-08 14:40:19 +080067/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010068static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050069ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080070{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000071 if ((dev_priv->irq_mask & mask) != 0) {
72 dev_priv->irq_mask &= ~mask;
73 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000074 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080075 }
76}
77
78static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050079ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080080{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000081 if ((dev_priv->irq_mask & mask) != mask) {
82 dev_priv->irq_mask |= mask;
83 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000084 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080085 }
86}
87
Keith Packard7c463582008-11-04 02:03:27 -080088static inline u32
89i915_pipestat(int pipe)
90{
91 if (pipe == 0)
92 return PIPEASTAT;
93 if (pipe == 1)
94 return PIPEBSTAT;
Andrew Morton9c84ba42008-12-01 13:14:08 -080095 BUG();
Keith Packard7c463582008-11-04 02:03:27 -080096}
97
98void
99i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
100{
101 if ((dev_priv->pipestat[pipe] & mask) != mask) {
102 u32 reg = i915_pipestat(pipe);
103
104 dev_priv->pipestat[pipe] |= mask;
105 /* Enable the interrupt, clear any pending status */
106 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +0000107 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800108 }
109}
110
111void
112i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
113{
114 if ((dev_priv->pipestat[pipe] & mask) != 0) {
115 u32 reg = i915_pipestat(pipe);
116
117 dev_priv->pipestat[pipe] &= ~mask;
118 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000119 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800120 }
121}
122
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000123/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000124 * intel_enable_asle - enable ASLE interrupt for OpRegion
125 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000126void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000127{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000128 drm_i915_private_t *dev_priv = dev->dev_private;
129 unsigned long irqflags;
130
131 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000132
Eric Anholtc619eed2010-01-28 16:45:52 -0800133 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500134 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800135 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000136 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700137 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100138 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800139 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700140 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800141 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000142
143 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000144}
145
146/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700147 * i915_pipe_enabled - check if a pipe is enabled
148 * @dev: DRM device
149 * @pipe: pipe to check
150 *
151 * Reading certain registers when the pipe is disabled can hang the chip.
152 * Use this routine to make sure the PLL is running and the pipe is active
153 * before reading such registers if unsure.
154 */
155static int
156i915_pipe_enabled(struct drm_device *dev, int pipe)
157{
158 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100159 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700160}
161
Keith Packard42f52ef2008-10-18 19:39:29 -0700162/* Called from drm generic code, passed a 'crtc', which
163 * we use as a pipe index
164 */
165u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700166{
167 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
168 unsigned long high_frame;
169 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100170 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700171
172 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800173 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
174 "pipe %d\n", pipe);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700175 return 0;
176 }
177
Chris Wilson5eddb702010-09-11 13:48:45 +0100178 high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
179 low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
180
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700181 /*
182 * High & low register fields aren't synchronized, so make sure
183 * we get a low value that's stable across two reads of the high
184 * register.
185 */
186 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100187 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
188 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
189 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700190 } while (high1 != high2);
191
Chris Wilson5eddb702010-09-11 13:48:45 +0100192 high1 >>= PIPE_FRAME_HIGH_SHIFT;
193 low >>= PIPE_FRAME_LOW_SHIFT;
194 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700195}
196
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800197u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
198{
199 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
200 int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
201
202 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800203 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
204 "pipe %d\n", pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800205 return 0;
206 }
207
208 return I915_READ(reg);
209}
210
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100211int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
212 int *vpos, int *hpos)
213{
214 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
215 u32 vbl = 0, position = 0;
216 int vbl_start, vbl_end, htotal, vtotal;
217 bool in_vbl = true;
218 int ret = 0;
219
220 if (!i915_pipe_enabled(dev, pipe)) {
221 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
222 "pipe %d\n", pipe);
223 return 0;
224 }
225
226 /* Get vtotal. */
227 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
228
229 if (INTEL_INFO(dev)->gen >= 4) {
230 /* No obvious pixelcount register. Only query vertical
231 * scanout position from Display scan line register.
232 */
233 position = I915_READ(PIPEDSL(pipe));
234
235 /* Decode into vertical scanout position. Don't have
236 * horizontal scanout position.
237 */
238 *vpos = position & 0x1fff;
239 *hpos = 0;
240 } else {
241 /* Have access to pixelcount since start of frame.
242 * We can split this into vertical and horizontal
243 * scanout position.
244 */
245 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
246
247 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
248 *vpos = position / htotal;
249 *hpos = position - (*vpos * htotal);
250 }
251
252 /* Query vblank area. */
253 vbl = I915_READ(VBLANK(pipe));
254
255 /* Test position against vblank region. */
256 vbl_start = vbl & 0x1fff;
257 vbl_end = (vbl >> 16) & 0x1fff;
258
259 if ((*vpos < vbl_start) || (*vpos > vbl_end))
260 in_vbl = false;
261
262 /* Inside "upper part" of vblank area? Apply corrective offset: */
263 if (in_vbl && (*vpos >= vbl_start))
264 *vpos = *vpos - vtotal;
265
266 /* Readouts valid? */
267 if (vbl > 0)
268 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
269
270 /* In vblank? */
271 if (in_vbl)
272 ret |= DRM_SCANOUTPOS_INVBL;
273
274 return ret;
275}
276
277int i915_get_vblank_timestamp(struct drm_device *dev, int crtc,
278 int *max_error,
279 struct timeval *vblank_time,
280 unsigned flags)
281{
282 struct drm_crtc *drmcrtc;
283
284 if (crtc < 0 || crtc >= dev->num_crtcs) {
285 DRM_ERROR("Invalid crtc %d\n", crtc);
286 return -EINVAL;
287 }
288
289 /* Get drm_crtc to timestamp: */
290 drmcrtc = intel_get_crtc_for_pipe(dev, crtc);
291
292 /* Helper routine in DRM core does all the work: */
293 return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
294 vblank_time, flags, drmcrtc);
295}
296
Jesse Barnes5ca58282009-03-31 14:11:15 -0700297/*
298 * Handle hotplug events outside the interrupt handler proper.
299 */
300static void i915_hotplug_work_func(struct work_struct *work)
301{
302 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
303 hotplug_work);
304 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700305 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100306 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700307
Chris Wilson4ef69c72010-09-09 15:14:28 +0100308 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
309 if (encoder->hot_plug)
310 encoder->hot_plug(encoder);
311
Jesse Barnes5ca58282009-03-31 14:11:15 -0700312 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000313 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700314}
315
Jesse Barnesf97108d2010-01-29 11:27:07 -0800316static void i915_handle_rps_change(struct drm_device *dev)
317{
318 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000319 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800320 u8 new_delay = dev_priv->cur_delay;
321
Jesse Barnes7648fa92010-05-20 14:28:11 -0700322 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000323 busy_up = I915_READ(RCPREVBSYTUPAVG);
324 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800325 max_avg = I915_READ(RCBMAXAVG);
326 min_avg = I915_READ(RCBMINAVG);
327
328 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000329 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800330 if (dev_priv->cur_delay != dev_priv->max_delay)
331 new_delay = dev_priv->cur_delay - 1;
332 if (new_delay < dev_priv->max_delay)
333 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000334 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800335 if (dev_priv->cur_delay != dev_priv->min_delay)
336 new_delay = dev_priv->cur_delay + 1;
337 if (new_delay > dev_priv->min_delay)
338 new_delay = dev_priv->min_delay;
339 }
340
Jesse Barnes7648fa92010-05-20 14:28:11 -0700341 if (ironlake_set_drps(dev, new_delay))
342 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800343
344 return;
345}
346
Chris Wilson549f7362010-10-19 11:19:32 +0100347static void notify_ring(struct drm_device *dev,
348 struct intel_ring_buffer *ring)
349{
350 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100351 u32 seqno = ring->get_seqno(ring);
Chris Wilsonb2223492010-10-27 15:27:33 +0100352 ring->irq_seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +0100353 trace_i915_gem_request_complete(dev, seqno);
354 wake_up_all(&ring->irq_queue);
355 dev_priv->hangcheck_count = 0;
356 mod_timer(&dev_priv->hangcheck_timer,
357 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
358}
359
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800360static void gen6_pm_irq_handler(struct drm_device *dev)
361{
362 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
363 u8 new_delay = dev_priv->cur_delay;
364 u32 pm_iir;
365
366 pm_iir = I915_READ(GEN6_PMIIR);
367 if (!pm_iir)
368 return;
369
370 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
371 if (dev_priv->cur_delay != dev_priv->max_delay)
372 new_delay = dev_priv->cur_delay + 1;
373 if (new_delay > dev_priv->max_delay)
374 new_delay = dev_priv->max_delay;
375 } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
376 if (dev_priv->cur_delay != dev_priv->min_delay)
377 new_delay = dev_priv->cur_delay - 1;
378 if (new_delay < dev_priv->min_delay) {
379 new_delay = dev_priv->min_delay;
380 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
381 I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
382 ((new_delay << 16) & 0x3f0000));
383 } else {
384 /* Make sure we continue to get down interrupts
385 * until we hit the minimum frequency */
386 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
387 I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
388 }
389
390 }
391
392 gen6_set_rps(dev, new_delay);
393 dev_priv->cur_delay = new_delay;
394
395 I915_WRITE(GEN6_PMIIR, pm_iir);
396}
397
Chris Wilson995b6762010-08-20 13:23:26 +0100398static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800399{
400 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
401 int ret = IRQ_NONE;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800402 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100403 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800404 struct drm_i915_master_private *master_priv;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100405 u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
406
407 if (IS_GEN6(dev))
408 bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800409
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000410 /* disable master interrupt before clearing iir */
411 de_ier = I915_READ(DEIER);
412 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000413 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000414
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800415 de_iir = I915_READ(DEIIR);
416 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000417 pch_iir = I915_READ(SDEIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800418 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800419
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800420 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
421 (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800422 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800423
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100424 if (HAS_PCH_CPT(dev))
425 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
426 else
427 hotplug_mask = SDE_HOTPLUG_MASK;
428
Zou Nan haic7c85102010-01-15 10:29:06 +0800429 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800430
Zou Nan haic7c85102010-01-15 10:29:06 +0800431 if (dev->primary->master) {
432 master_priv = dev->primary->master->driver_priv;
433 if (master_priv->sarea_priv)
434 master_priv->sarea_priv->last_dispatch =
435 READ_BREADCRUMB(dev_priv);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800436 }
437
Chris Wilsonc6df5412010-12-15 09:56:50 +0000438 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000439 notify_ring(dev, &dev_priv->ring[RCS]);
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100440 if (gt_iir & bsd_usr_interrupt)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000441 notify_ring(dev, &dev_priv->ring[VCS]);
442 if (gt_iir & GT_BLT_USER_INTERRUPT)
443 notify_ring(dev, &dev_priv->ring[BCS]);
Zou Nan haic7c85102010-01-15 10:29:06 +0800444
445 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100446 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800447
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800448 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800449 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100450 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800451 }
452
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800453 if (de_iir & DE_PLANEB_FLIP_DONE) {
454 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100455 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800456 }
Li Pengc062df62010-01-23 00:12:58 +0800457
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800458 if (de_iir & DE_PIPEA_VBLANK)
459 drm_handle_vblank(dev, 0);
460
461 if (de_iir & DE_PIPEB_VBLANK)
462 drm_handle_vblank(dev, 1);
463
Zou Nan haic7c85102010-01-15 10:29:06 +0800464 /* check event from PCH */
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100465 if ((de_iir & DE_PCH_EVENT) && (pch_iir & hotplug_mask))
Zou Nan haic7c85102010-01-15 10:29:06 +0800466 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Zou Nan haic7c85102010-01-15 10:29:06 +0800467
Jesse Barnesf97108d2010-01-29 11:27:07 -0800468 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700469 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800470 i915_handle_rps_change(dev);
471 }
472
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800473 if (IS_GEN6(dev))
474 gen6_pm_irq_handler(dev);
475
Zou Nan haic7c85102010-01-15 10:29:06 +0800476 /* should clear PCH hotplug event before clear CPU irq */
477 I915_WRITE(SDEIIR, pch_iir);
478 I915_WRITE(GTIIR, gt_iir);
479 I915_WRITE(DEIIR, de_iir);
480
481done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000482 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000483 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000484
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800485 return ret;
486}
487
Jesse Barnes8a905232009-07-11 16:48:03 -0400488/**
489 * i915_error_work_func - do process context error handling work
490 * @work: work struct
491 *
492 * Fire an error uevent so userspace can see that a hang or error
493 * was detected.
494 */
495static void i915_error_work_func(struct work_struct *work)
496{
497 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
498 error_work);
499 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400500 char *error_event[] = { "ERROR=1", NULL };
501 char *reset_event[] = { "RESET=1", NULL };
502 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400503
Ben Gamarif316a422009-09-14 17:48:46 -0400504 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400505
Ben Gamariba1234d2009-09-14 17:48:47 -0400506 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100507 DRM_DEBUG_DRIVER("resetting chip\n");
508 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
509 if (!i915_reset(dev, GRDOM_RENDER)) {
510 atomic_set(&dev_priv->mm.wedged, 0);
511 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400512 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100513 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400514 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400515}
516
Chris Wilson3bd3c932010-08-19 08:19:30 +0100517#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000518static struct drm_i915_error_object *
519i915_error_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +0000520 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000521{
Chris Wilsone56660d2010-08-07 11:01:26 +0100522 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9df30792010-02-18 10:24:56 +0000523 struct drm_i915_error_object *dst;
Chris Wilson9df30792010-02-18 10:24:56 +0000524 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100525 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000526
Chris Wilson05394f32010-11-08 19:18:58 +0000527 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000528 return NULL;
529
Chris Wilson05394f32010-11-08 19:18:58 +0000530 page_count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000531
532 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
533 if (dst == NULL)
534 return NULL;
535
Chris Wilson05394f32010-11-08 19:18:58 +0000536 reloc_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000537 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700538 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100539 void __iomem *s;
540 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700541
Chris Wilsone56660d2010-08-07 11:01:26 +0100542 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000543 if (d == NULL)
544 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100545
Andrew Morton788885a2010-05-11 14:07:05 -0700546 local_irq_save(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100547 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700548 reloc_offset);
Chris Wilsone56660d2010-08-07 11:01:26 +0100549 memcpy_fromio(d, s, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700550 io_mapping_unmap_atomic(s);
Andrew Morton788885a2010-05-11 14:07:05 -0700551 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100552
Chris Wilson9df30792010-02-18 10:24:56 +0000553 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100554
555 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000556 }
557 dst->page_count = page_count;
Chris Wilson05394f32010-11-08 19:18:58 +0000558 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000559
560 return dst;
561
562unwind:
563 while (page--)
564 kfree(dst->pages[page]);
565 kfree(dst);
566 return NULL;
567}
568
569static void
570i915_error_object_free(struct drm_i915_error_object *obj)
571{
572 int page;
573
574 if (obj == NULL)
575 return;
576
577 for (page = 0; page < obj->page_count; page++)
578 kfree(obj->pages[page]);
579
580 kfree(obj);
581}
582
583static void
584i915_error_state_free(struct drm_device *dev,
585 struct drm_i915_error_state *error)
586{
587 i915_error_object_free(error->batchbuffer[0]);
588 i915_error_object_free(error->batchbuffer[1]);
589 i915_error_object_free(error->ringbuffer);
590 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100591 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000592 kfree(error);
593}
594
595static u32
596i915_get_bbaddr(struct drm_device *dev, u32 *ring)
597{
598 u32 cmd;
599
600 if (IS_I830(dev) || IS_845G(dev))
601 cmd = MI_BATCH_BUFFER;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100602 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson9df30792010-02-18 10:24:56 +0000603 cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
604 MI_BATCH_NON_SECURE_I965);
605 else
606 cmd = (MI_BATCH_BUFFER_START | (2 << 6));
607
608 return ring[0] == cmd ? ring[1] : 0;
609}
610
611static u32
Chris Wilson8168bd42010-11-11 17:54:52 +0000612i915_ringbuffer_last_batch(struct drm_device *dev,
613 struct intel_ring_buffer *ring)
Chris Wilson9df30792010-02-18 10:24:56 +0000614{
615 struct drm_i915_private *dev_priv = dev->dev_private;
616 u32 head, bbaddr;
Chris Wilson8168bd42010-11-11 17:54:52 +0000617 u32 *val;
Chris Wilson9df30792010-02-18 10:24:56 +0000618
619 /* Locate the current position in the ringbuffer and walk back
620 * to find the most recently dispatched batch buffer.
621 */
Chris Wilson8168bd42010-11-11 17:54:52 +0000622 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Chris Wilson9df30792010-02-18 10:24:56 +0000623
Chris Wilsonab5793a2010-11-22 13:24:13 +0000624 val = (u32 *)(ring->virtual_start + head);
Chris Wilson8168bd42010-11-11 17:54:52 +0000625 while (--val >= (u32 *)ring->virtual_start) {
626 bbaddr = i915_get_bbaddr(dev, val);
Chris Wilson9df30792010-02-18 10:24:56 +0000627 if (bbaddr)
Chris Wilsonab5793a2010-11-22 13:24:13 +0000628 return bbaddr;
Chris Wilson9df30792010-02-18 10:24:56 +0000629 }
630
Chris Wilsonab5793a2010-11-22 13:24:13 +0000631 val = (u32 *)(ring->virtual_start + ring->size);
632 while (--val >= (u32 *)ring->virtual_start) {
633 bbaddr = i915_get_bbaddr(dev, val);
634 if (bbaddr)
635 return bbaddr;
Chris Wilson9df30792010-02-18 10:24:56 +0000636 }
637
Chris Wilsonab5793a2010-11-22 13:24:13 +0000638 return 0;
Chris Wilson9df30792010-02-18 10:24:56 +0000639}
640
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000641static u32 capture_bo_list(struct drm_i915_error_buffer *err,
642 int count,
643 struct list_head *head)
644{
645 struct drm_i915_gem_object *obj;
646 int i = 0;
647
648 list_for_each_entry(obj, head, mm_list) {
649 err->size = obj->base.size;
650 err->name = obj->base.name;
651 err->seqno = obj->last_rendering_seqno;
652 err->gtt_offset = obj->gtt_offset;
653 err->read_domains = obj->base.read_domains;
654 err->write_domain = obj->base.write_domain;
655 err->fence_reg = obj->fence_reg;
656 err->pinned = 0;
657 if (obj->pin_count > 0)
658 err->pinned = 1;
659 if (obj->user_pin_count > 0)
660 err->pinned = -1;
661 err->tiling = obj->tiling_mode;
662 err->dirty = obj->dirty;
663 err->purgeable = obj->madv != I915_MADV_WILLNEED;
Chris Wilson36850922010-11-23 08:49:38 +0000664 err->ring = obj->ring ? obj->ring->id : 0;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000665
666 if (++i == count)
667 break;
668
669 err++;
670 }
671
672 return i;
673}
674
Chris Wilson748ebc62010-10-24 10:28:47 +0100675static void i915_gem_record_fences(struct drm_device *dev,
676 struct drm_i915_error_state *error)
677{
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 int i;
680
681 /* Fences */
682 switch (INTEL_INFO(dev)->gen) {
683 case 6:
684 for (i = 0; i < 16; i++)
685 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
686 break;
687 case 5:
688 case 4:
689 for (i = 0; i < 16; i++)
690 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
691 break;
692 case 3:
693 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
694 for (i = 0; i < 8; i++)
695 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
696 case 2:
697 for (i = 0; i < 8; i++)
698 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
699 break;
700
701 }
702}
703
Jesse Barnes8a905232009-07-11 16:48:03 -0400704/**
705 * i915_capture_error_state - capture an error record for later analysis
706 * @dev: drm device
707 *
708 * Should be called when an error is detected (either a hang or an error
709 * interrupt) to capture error state from the time of the error. Fills
710 * out a structure which becomes available in debugfs for user level tools
711 * to pick up.
712 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700713static void i915_capture_error_state(struct drm_device *dev)
714{
715 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000716 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700717 struct drm_i915_error_state *error;
Chris Wilson05394f32010-11-08 19:18:58 +0000718 struct drm_i915_gem_object *batchbuffer[2];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700719 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +0000720 u32 bbaddr;
721 int count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700722
723 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000724 error = dev_priv->first_error;
725 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
726 if (error)
727 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700728
729 error = kmalloc(sizeof(*error), GFP_ATOMIC);
730 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +0000731 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
732 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700733 }
734
Chris Wilson2fa772f2010-10-01 13:23:27 +0100735 DRM_DEBUG_DRIVER("generating error event\n");
736
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000737 error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700738 error->eir = I915_READ(EIR);
739 error->pgtbl_er = I915_READ(PGTBL_ER);
740 error->pipeastat = I915_READ(PIPEASTAT);
741 error->pipebstat = I915_READ(PIPEBSTAT);
742 error->instpm = I915_READ(INSTPM);
Chris Wilsonf4068392010-10-27 20:36:41 +0100743 error->error = 0;
744 if (INTEL_INFO(dev)->gen >= 6) {
745 error->error = I915_READ(ERROR_GEN6);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100746
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100747 error->bcs_acthd = I915_READ(BCS_ACTHD);
748 error->bcs_ipehr = I915_READ(BCS_IPEHR);
749 error->bcs_ipeir = I915_READ(BCS_IPEIR);
750 error->bcs_instdone = I915_READ(BCS_INSTDONE);
751 error->bcs_seqno = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000752 if (dev_priv->ring[BCS].get_seqno)
753 error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100754
755 error->vcs_acthd = I915_READ(VCS_ACTHD);
756 error->vcs_ipehr = I915_READ(VCS_IPEHR);
757 error->vcs_ipeir = I915_READ(VCS_IPEIR);
758 error->vcs_instdone = I915_READ(VCS_INSTDONE);
759 error->vcs_seqno = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000760 if (dev_priv->ring[VCS].get_seqno)
761 error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]);
Chris Wilsonf4068392010-10-27 20:36:41 +0100762 }
763 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700764 error->ipeir = I915_READ(IPEIR_I965);
765 error->ipehr = I915_READ(IPEHR_I965);
766 error->instdone = I915_READ(INSTDONE_I965);
767 error->instps = I915_READ(INSTPS);
768 error->instdone1 = I915_READ(INSTDONE1);
769 error->acthd = I915_READ(ACTHD_I965);
Chris Wilson9df30792010-02-18 10:24:56 +0000770 error->bbaddr = I915_READ64(BB_ADDR);
Chris Wilsonf4068392010-10-27 20:36:41 +0100771 } else {
772 error->ipeir = I915_READ(IPEIR);
773 error->ipehr = I915_READ(IPEHR);
774 error->instdone = I915_READ(INSTDONE);
775 error->acthd = I915_READ(ACTHD);
776 error->bbaddr = 0;
Chris Wilson9df30792010-02-18 10:24:56 +0000777 }
Chris Wilson748ebc62010-10-24 10:28:47 +0100778 i915_gem_record_fences(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +0000779
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000780 bbaddr = i915_ringbuffer_last_batch(dev, &dev_priv->ring[RCS]);
Chris Wilson9df30792010-02-18 10:24:56 +0000781
782 /* Grab the current batchbuffer, most likely to have crashed. */
783 batchbuffer[0] = NULL;
784 batchbuffer[1] = NULL;
785 count = 0;
Chris Wilson05394f32010-11-08 19:18:58 +0000786 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
Chris Wilson9df30792010-02-18 10:24:56 +0000787 if (batchbuffer[0] == NULL &&
Chris Wilson05394f32010-11-08 19:18:58 +0000788 bbaddr >= obj->gtt_offset &&
789 bbaddr < obj->gtt_offset + obj->base.size)
Chris Wilson9df30792010-02-18 10:24:56 +0000790 batchbuffer[0] = obj;
791
792 if (batchbuffer[1] == NULL &&
Chris Wilson05394f32010-11-08 19:18:58 +0000793 error->acthd >= obj->gtt_offset &&
794 error->acthd < obj->gtt_offset + obj->base.size)
Chris Wilson9df30792010-02-18 10:24:56 +0000795 batchbuffer[1] = obj;
796
797 count++;
798 }
Chris Wilsone56660d2010-08-07 11:01:26 +0100799 /* Scan the other lists for completeness for those bizarre errors. */
800 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
Chris Wilson05394f32010-11-08 19:18:58 +0000801 list_for_each_entry(obj, &dev_priv->mm.flushing_list, mm_list) {
Chris Wilsone56660d2010-08-07 11:01:26 +0100802 if (batchbuffer[0] == NULL &&
Chris Wilson05394f32010-11-08 19:18:58 +0000803 bbaddr >= obj->gtt_offset &&
804 bbaddr < obj->gtt_offset + obj->base.size)
Chris Wilsone56660d2010-08-07 11:01:26 +0100805 batchbuffer[0] = obj;
806
807 if (batchbuffer[1] == NULL &&
Chris Wilson05394f32010-11-08 19:18:58 +0000808 error->acthd >= obj->gtt_offset &&
809 error->acthd < obj->gtt_offset + obj->base.size)
Chris Wilsone56660d2010-08-07 11:01:26 +0100810 batchbuffer[1] = obj;
811
812 if (batchbuffer[0] && batchbuffer[1])
813 break;
814 }
815 }
816 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
Chris Wilson05394f32010-11-08 19:18:58 +0000817 list_for_each_entry(obj, &dev_priv->mm.inactive_list, mm_list) {
Chris Wilsone56660d2010-08-07 11:01:26 +0100818 if (batchbuffer[0] == NULL &&
Chris Wilson05394f32010-11-08 19:18:58 +0000819 bbaddr >= obj->gtt_offset &&
820 bbaddr < obj->gtt_offset + obj->base.size)
Chris Wilsone56660d2010-08-07 11:01:26 +0100821 batchbuffer[0] = obj;
822
823 if (batchbuffer[1] == NULL &&
Chris Wilson05394f32010-11-08 19:18:58 +0000824 error->acthd >= obj->gtt_offset &&
825 error->acthd < obj->gtt_offset + obj->base.size)
Chris Wilsone56660d2010-08-07 11:01:26 +0100826 batchbuffer[1] = obj;
827
828 if (batchbuffer[0] && batchbuffer[1])
829 break;
830 }
831 }
Chris Wilson9df30792010-02-18 10:24:56 +0000832
833 /* We need to copy these to an anonymous buffer as the simplest
Andrea Gelmini139d3632010-10-15 17:14:33 +0200834 * method to avoid being overwritten by userspace.
Chris Wilson9df30792010-02-18 10:24:56 +0000835 */
836 error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
Chris Wilsone56660d2010-08-07 11:01:26 +0100837 if (batchbuffer[1] != batchbuffer[0])
838 error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
839 else
840 error->batchbuffer[1] = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +0000841
842 /* Record the ringbuffer */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800843 error->ringbuffer = i915_error_object_create(dev,
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000844 dev_priv->ring[RCS].obj);
Chris Wilson9df30792010-02-18 10:24:56 +0000845
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000846 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +0000847 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000848 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +0000849
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000850 error->active_bo_count = count;
Chris Wilson05394f32010-11-08 19:18:58 +0000851 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000852 count++;
853 error->pinned_bo_count = count - error->active_bo_count;
854
855 if (count) {
Chris Wilson9df30792010-02-18 10:24:56 +0000856 error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
857 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000858 if (error->active_bo)
859 error->pinned_bo =
860 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700861 }
862
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000863 if (error->active_bo)
864 error->active_bo_count =
865 capture_bo_list(error->active_bo,
866 error->active_bo_count,
867 &dev_priv->mm.active_list);
868
869 if (error->pinned_bo)
870 error->pinned_bo_count =
871 capture_bo_list(error->pinned_bo,
872 error->pinned_bo_count,
873 &dev_priv->mm.pinned_list);
874
Jesse Barnes8a905232009-07-11 16:48:03 -0400875 do_gettimeofday(&error->time);
876
Chris Wilson6ef3d422010-08-04 20:26:07 +0100877 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000878 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100879
Chris Wilson9df30792010-02-18 10:24:56 +0000880 spin_lock_irqsave(&dev_priv->error_lock, flags);
881 if (dev_priv->first_error == NULL) {
882 dev_priv->first_error = error;
883 error = NULL;
884 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700885 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000886
887 if (error)
888 i915_error_state_free(dev, error);
889}
890
891void i915_destroy_error_state(struct drm_device *dev)
892{
893 struct drm_i915_private *dev_priv = dev->dev_private;
894 struct drm_i915_error_state *error;
895
896 spin_lock(&dev_priv->error_lock);
897 error = dev_priv->first_error;
898 dev_priv->first_error = NULL;
899 spin_unlock(&dev_priv->error_lock);
900
901 if (error)
902 i915_error_state_free(dev, error);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700903}
Chris Wilson3bd3c932010-08-19 08:19:30 +0100904#else
905#define i915_capture_error_state(x)
906#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700907
Chris Wilson35aed2e2010-05-27 13:18:12 +0100908static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -0400909{
910 struct drm_i915_private *dev_priv = dev->dev_private;
911 u32 eir = I915_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -0400912
Chris Wilson35aed2e2010-05-27 13:18:12 +0100913 if (!eir)
914 return;
Jesse Barnes8a905232009-07-11 16:48:03 -0400915
916 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
917 eir);
918
919 if (IS_G4X(dev)) {
920 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
921 u32 ipeir = I915_READ(IPEIR_I965);
922
923 printk(KERN_ERR " IPEIR: 0x%08x\n",
924 I915_READ(IPEIR_I965));
925 printk(KERN_ERR " IPEHR: 0x%08x\n",
926 I915_READ(IPEHR_I965));
927 printk(KERN_ERR " INSTDONE: 0x%08x\n",
928 I915_READ(INSTDONE_I965));
929 printk(KERN_ERR " INSTPS: 0x%08x\n",
930 I915_READ(INSTPS));
931 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
932 I915_READ(INSTDONE1));
933 printk(KERN_ERR " ACTHD: 0x%08x\n",
934 I915_READ(ACTHD_I965));
935 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000936 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -0400937 }
938 if (eir & GM45_ERROR_PAGE_TABLE) {
939 u32 pgtbl_err = I915_READ(PGTBL_ER);
940 printk(KERN_ERR "page table error\n");
941 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
942 pgtbl_err);
943 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000944 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -0400945 }
946 }
947
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100948 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400949 if (eir & I915_ERROR_PAGE_TABLE) {
950 u32 pgtbl_err = I915_READ(PGTBL_ER);
951 printk(KERN_ERR "page table error\n");
952 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
953 pgtbl_err);
954 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000955 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -0400956 }
957 }
958
959 if (eir & I915_ERROR_MEMORY_REFRESH) {
Chris Wilson35aed2e2010-05-27 13:18:12 +0100960 u32 pipea_stats = I915_READ(PIPEASTAT);
961 u32 pipeb_stats = I915_READ(PIPEBSTAT);
962
Jesse Barnes8a905232009-07-11 16:48:03 -0400963 printk(KERN_ERR "memory refresh error\n");
964 printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
965 pipea_stats);
966 printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
967 pipeb_stats);
968 /* pipestat has already been acked */
969 }
970 if (eir & I915_ERROR_INSTRUCTION) {
971 printk(KERN_ERR "instruction error\n");
972 printk(KERN_ERR " INSTPM: 0x%08x\n",
973 I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100974 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400975 u32 ipeir = I915_READ(IPEIR);
976
977 printk(KERN_ERR " IPEIR: 0x%08x\n",
978 I915_READ(IPEIR));
979 printk(KERN_ERR " IPEHR: 0x%08x\n",
980 I915_READ(IPEHR));
981 printk(KERN_ERR " INSTDONE: 0x%08x\n",
982 I915_READ(INSTDONE));
983 printk(KERN_ERR " ACTHD: 0x%08x\n",
984 I915_READ(ACTHD));
985 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000986 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -0400987 } else {
988 u32 ipeir = I915_READ(IPEIR_I965);
989
990 printk(KERN_ERR " IPEIR: 0x%08x\n",
991 I915_READ(IPEIR_I965));
992 printk(KERN_ERR " IPEHR: 0x%08x\n",
993 I915_READ(IPEHR_I965));
994 printk(KERN_ERR " INSTDONE: 0x%08x\n",
995 I915_READ(INSTDONE_I965));
996 printk(KERN_ERR " INSTPS: 0x%08x\n",
997 I915_READ(INSTPS));
998 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
999 I915_READ(INSTDONE1));
1000 printk(KERN_ERR " ACTHD: 0x%08x\n",
1001 I915_READ(ACTHD_I965));
1002 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001003 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001004 }
1005 }
1006
1007 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001008 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001009 eir = I915_READ(EIR);
1010 if (eir) {
1011 /*
1012 * some errors might have become stuck,
1013 * mask them.
1014 */
1015 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1016 I915_WRITE(EMR, I915_READ(EMR) | eir);
1017 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1018 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001019}
1020
1021/**
1022 * i915_handle_error - handle an error interrupt
1023 * @dev: drm device
1024 *
1025 * Do some basic checking of regsiter state at error interrupt time and
1026 * dump it to the syslog. Also call i915_capture_error_state() to make
1027 * sure we get a record and make it available in debugfs. Fire a uevent
1028 * so userspace knows something bad happened (should trigger collection
1029 * of a ring dump etc.).
1030 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001031void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001032{
1033 struct drm_i915_private *dev_priv = dev->dev_private;
1034
1035 i915_capture_error_state(dev);
1036 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001037
Ben Gamariba1234d2009-09-14 17:48:47 -04001038 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001039 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001040 atomic_set(&dev_priv->mm.wedged, 1);
1041
Ben Gamari11ed50e2009-09-14 17:48:45 -04001042 /*
1043 * Wakeup waiting processes so they don't hang
1044 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001045 wake_up_all(&dev_priv->ring[RCS].irq_queue);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001046 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001047 wake_up_all(&dev_priv->ring[VCS].irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001048 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001049 wake_up_all(&dev_priv->ring[BCS].irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001050 }
1051
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001052 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001053}
1054
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001055static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1056{
1057 drm_i915_private_t *dev_priv = dev->dev_private;
1058 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1059 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001060 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001061 struct intel_unpin_work *work;
1062 unsigned long flags;
1063 bool stall_detected;
1064
1065 /* Ignore early vblank irqs */
1066 if (intel_crtc == NULL)
1067 return;
1068
1069 spin_lock_irqsave(&dev->event_lock, flags);
1070 work = intel_crtc->unpin_work;
1071
1072 if (work == NULL || work->pending || !work->enable_stall_check) {
1073 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1074 spin_unlock_irqrestore(&dev->event_lock, flags);
1075 return;
1076 }
1077
1078 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001079 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001080 if (INTEL_INFO(dev)->gen >= 4) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001081 int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
Chris Wilson05394f32010-11-08 19:18:58 +00001082 stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001083 } else {
1084 int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
Chris Wilson05394f32010-11-08 19:18:58 +00001085 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001086 crtc->y * crtc->fb->pitch +
1087 crtc->x * crtc->fb->bits_per_pixel/8);
1088 }
1089
1090 spin_unlock_irqrestore(&dev->event_lock, flags);
1091
1092 if (stall_detected) {
1093 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1094 intel_prepare_page_flip(dev, intel_crtc->plane);
1095 }
1096}
1097
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
1099{
Dave Airlie84b1fd12007-07-11 15:53:27 +10001100 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001102 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001103 u32 iir, new_iir;
1104 u32 pipea_stats, pipeb_stats;
Keith Packard05eff842008-11-19 14:03:05 -08001105 u32 vblank_status;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001106 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -08001107 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -08001108 int irq_received;
1109 int ret = IRQ_NONE;
Dave Airlieaf6061a2008-05-07 12:15:39 +10001110
Eric Anholt630681d2008-10-06 15:14:12 -07001111 atomic_inc(&dev_priv->irq_received);
1112
Eric Anholtbad720f2009-10-22 16:11:14 -07001113 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001114 return ironlake_irq_handler(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001115
Eric Anholted4cb412008-07-29 12:10:39 -07001116 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001117
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001118 if (INTEL_INFO(dev)->gen >= 4)
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001119 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
Jesse Barnese25e6602010-06-30 13:15:19 -07001120 else
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001121 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122
Keith Packard05eff842008-11-19 14:03:05 -08001123 for (;;) {
1124 irq_received = iir != 0;
1125
1126 /* Can't rely on pipestat interrupt bit in iir as it might
1127 * have been cleared after the pipestat interrupt was received.
1128 * It doesn't set the bit in iir again, but it still produces
1129 * interrupts (for non-MSI).
1130 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001131 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Keith Packard05eff842008-11-19 14:03:05 -08001132 pipea_stats = I915_READ(PIPEASTAT);
1133 pipeb_stats = I915_READ(PIPEBSTAT);
Jesse Barnes79e53942008-11-07 14:24:08 -08001134
Jesse Barnes8a905232009-07-11 16:48:03 -04001135 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Ben Gamariba1234d2009-09-14 17:48:47 -04001136 i915_handle_error(dev, false);
Jesse Barnes8a905232009-07-11 16:48:03 -04001137
Eric Anholtcdfbc412008-11-04 15:50:30 -08001138 /*
1139 * Clear the PIPE(A|B)STAT regs before the IIR
1140 */
Keith Packard05eff842008-11-19 14:03:05 -08001141 if (pipea_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08001142 if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +08001143 DRM_DEBUG_DRIVER("pipe a underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -08001144 I915_WRITE(PIPEASTAT, pipea_stats);
Keith Packard05eff842008-11-19 14:03:05 -08001145 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001146 }
Keith Packard7c463582008-11-04 02:03:27 -08001147
Keith Packard05eff842008-11-19 14:03:05 -08001148 if (pipeb_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08001149 if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +08001150 DRM_DEBUG_DRIVER("pipe b underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -08001151 I915_WRITE(PIPEBSTAT, pipeb_stats);
Keith Packard05eff842008-11-19 14:03:05 -08001152 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001153 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001154 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Keith Packard05eff842008-11-19 14:03:05 -08001155
1156 if (!irq_received)
1157 break;
1158
1159 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160
Jesse Barnes5ca58282009-03-31 14:11:15 -07001161 /* Consume port. Then clear IIR or we'll miss events */
1162 if ((I915_HAS_HOTPLUG(dev)) &&
1163 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
1164 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1165
Zhao Yakui44d98a62009-10-09 11:39:40 +08001166 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
Jesse Barnes5ca58282009-03-31 14:11:15 -07001167 hotplug_status);
1168 if (hotplug_status & dev_priv->hotplug_supported_mask)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001169 queue_work(dev_priv->wq,
1170 &dev_priv->hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001171
1172 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1173 I915_READ(PORT_HOTPLUG_STAT);
1174 }
1175
Eric Anholtcdfbc412008-11-04 15:50:30 -08001176 I915_WRITE(IIR, iir);
1177 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001178
Dave Airlie7c1c2872008-11-28 14:22:24 +10001179 if (dev->primary->master) {
1180 master_priv = dev->primary->master->driver_priv;
1181 if (master_priv->sarea_priv)
1182 master_priv->sarea_priv->last_dispatch =
1183 READ_BREADCRUMB(dev_priv);
1184 }
Keith Packard7c463582008-11-04 02:03:27 -08001185
Chris Wilson549f7362010-10-19 11:19:32 +01001186 if (iir & I915_USER_INTERRUPT)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001187 notify_ring(dev, &dev_priv->ring[RCS]);
1188 if (iir & I915_BSD_USER_INTERRUPT)
1189 notify_ring(dev, &dev_priv->ring[VCS]);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001190
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001191 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001192 intel_prepare_page_flip(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001193 if (dev_priv->flip_pending_is_done)
1194 intel_finish_page_flip_plane(dev, 0);
1195 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001196
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001197 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
Jesse Barnes70565d02010-07-01 04:45:43 -07001198 intel_prepare_page_flip(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001199 if (dev_priv->flip_pending_is_done)
1200 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001201 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001202
Keith Packard05eff842008-11-19 14:03:05 -08001203 if (pipea_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -08001204 vblank++;
1205 drm_handle_vblank(dev, 0);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001206 if (!dev_priv->flip_pending_is_done) {
1207 i915_pageflip_stall_check(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001208 intel_finish_page_flip(dev, 0);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001209 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001210 }
Eric Anholt673a3942008-07-30 12:06:12 -07001211
Keith Packard05eff842008-11-19 14:03:05 -08001212 if (pipeb_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -08001213 vblank++;
1214 drm_handle_vblank(dev, 1);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001215 if (!dev_priv->flip_pending_is_done) {
1216 i915_pageflip_stall_check(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001217 intel_finish_page_flip(dev, 1);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001218 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001219 }
Keith Packard7c463582008-11-04 02:03:27 -08001220
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001221 if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
1222 (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
Eric Anholtcdfbc412008-11-04 15:50:30 -08001223 (iir & I915_ASLE_INTERRUPT))
Chris Wilson3b617962010-08-24 09:02:58 +01001224 intel_opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -08001225
Eric Anholtcdfbc412008-11-04 15:50:30 -08001226 /* With MSI, interrupts are only generated when iir
1227 * transitions from zero to nonzero. If another bit got
1228 * set while we were handling the existing iir bits, then
1229 * we would never get another interrupt.
1230 *
1231 * This is fine on non-MSI as well, as if we hit this path
1232 * we avoid exiting the interrupt handler only to generate
1233 * another one.
1234 *
1235 * Note that for MSI this could cause a stray interrupt report
1236 * if an interrupt landed in the time between writing IIR and
1237 * the posting read. This should be rare enough to never
1238 * trigger the 99% of 100,000 interrupts test for disabling
1239 * stray interrupts.
1240 */
1241 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -08001242 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001243
Keith Packard05eff842008-11-19 14:03:05 -08001244 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245}
1246
Dave Airlieaf6061a2008-05-07 12:15:39 +10001247static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248{
1249 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001250 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251
1252 i915_kernel_lost_context(dev);
1253
Zhao Yakui44d98a62009-10-09 11:39:40 +08001254 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001256 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001257 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001258 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001259 if (master_priv->sarea_priv)
1260 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001261
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001262 if (BEGIN_LP_RING(4) == 0) {
1263 OUT_RING(MI_STORE_DWORD_INDEX);
1264 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1265 OUT_RING(dev_priv->counter);
1266 OUT_RING(MI_USER_INTERRUPT);
1267 ADVANCE_LP_RING();
1268 }
Dave Airliebc5f4522007-11-05 12:50:58 +10001269
Alan Hourihanec29b6692006-08-12 16:29:24 +10001270 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271}
1272
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001273void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
1274{
1275 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001276 struct intel_ring_buffer *ring = LP_RING(dev_priv);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001277
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001278 if (dev_priv->trace_irq_seqno == 0 &&
1279 ring->irq_get(ring))
1280 dev_priv->trace_irq_seqno = seqno;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001281}
1282
Dave Airlie84b1fd12007-07-11 15:53:27 +10001283static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284{
1285 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001286 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287 int ret = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001288 struct intel_ring_buffer *ring = LP_RING(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289
Zhao Yakui44d98a62009-10-09 11:39:40 +08001290 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291 READ_BREADCRUMB(dev_priv));
1292
Eric Anholted4cb412008-07-29 12:10:39 -07001293 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +10001294 if (master_priv->sarea_priv)
1295 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -07001297 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298
Dave Airlie7c1c2872008-11-28 14:22:24 +10001299 if (master_priv->sarea_priv)
1300 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001302 ret = -ENODEV;
1303 if (ring->irq_get(ring)) {
1304 DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
1305 READ_BREADCRUMB(dev_priv) >= irq_nr);
1306 ring->irq_put(ring);
1307 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308
Eric Anholt20caafa2007-08-25 19:22:43 +10001309 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001310 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1312 }
1313
Dave Airlieaf6061a2008-05-07 12:15:39 +10001314 return ret;
1315}
1316
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317/* Needs the lock as it touches the ring.
1318 */
Eric Anholtc153f452007-09-03 12:06:45 +10001319int i915_irq_emit(struct drm_device *dev, void *data,
1320 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001323 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324 int result;
1325
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001326 if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001327 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001328 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329 }
Eric Anholt299eb932009-02-24 22:14:12 -08001330
1331 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1332
Eric Anholt546b0972008-09-01 16:45:29 -07001333 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -07001335 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336
Eric Anholtc153f452007-09-03 12:06:45 +10001337 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001339 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340 }
1341
1342 return 0;
1343}
1344
1345/* Doesn't need the hardware lock.
1346 */
Eric Anholtc153f452007-09-03 12:06:45 +10001347int i915_irq_wait(struct drm_device *dev, void *data,
1348 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001351 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352
1353 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001354 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001355 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356 }
1357
Eric Anholtc153f452007-09-03 12:06:45 +10001358 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359}
1360
Keith Packard42f52ef2008-10-18 19:39:29 -07001361/* Called from drm generic code, passed 'crtc' which
1362 * we use as a pipe index
1363 */
1364int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001365{
1366 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001367 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001368
Chris Wilson5eddb702010-09-11 13:48:45 +01001369 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001370 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001371
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001372 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001373 if (HAS_PCH_SPLIT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001374 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Li Pengc062df62010-01-23 00:12:58 +08001375 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001376 else if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001377 i915_enable_pipestat(dev_priv, pipe,
1378 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001379 else
Keith Packard7c463582008-11-04 02:03:27 -08001380 i915_enable_pipestat(dev_priv, pipe,
1381 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001382 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001383 return 0;
1384}
1385
Keith Packard42f52ef2008-10-18 19:39:29 -07001386/* Called from drm generic code, passed 'crtc' which
1387 * we use as a pipe index
1388 */
1389void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001390{
1391 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001392 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001393
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001394 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001395 if (HAS_PCH_SPLIT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001396 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Li Pengc062df62010-01-23 00:12:58 +08001397 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1398 else
1399 i915_disable_pipestat(dev_priv, pipe,
1400 PIPE_VBLANK_INTERRUPT_ENABLE |
1401 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001402 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001403}
1404
Jesse Barnes79e53942008-11-07 14:24:08 -08001405void i915_enable_interrupt (struct drm_device *dev)
1406{
1407 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wange170b032009-06-05 15:38:40 +08001408
Eric Anholtbad720f2009-10-22 16:11:14 -07001409 if (!HAS_PCH_SPLIT(dev))
Chris Wilson3b617962010-08-24 09:02:58 +01001410 intel_opregion_enable_asle(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001411 dev_priv->irq_enabled = 1;
1412}
1413
1414
Dave Airlie702880f2006-06-24 17:07:34 +10001415/* Set the vblank monitor pipe
1416 */
Eric Anholtc153f452007-09-03 12:06:45 +10001417int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1418 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001419{
Dave Airlie702880f2006-06-24 17:07:34 +10001420 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +10001421
1422 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001423 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001424 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001425 }
1426
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +10001427 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +10001428}
1429
Eric Anholtc153f452007-09-03 12:06:45 +10001430int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1431 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001432{
Dave Airlie702880f2006-06-24 17:07:34 +10001433 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001434 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +10001435
1436 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001437 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001438 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001439 }
1440
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001441 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +10001442
Dave Airlie702880f2006-06-24 17:07:34 +10001443 return 0;
1444}
1445
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001446/**
1447 * Schedule buffer swap at given vertical blank.
1448 */
Eric Anholtc153f452007-09-03 12:06:45 +10001449int i915_vblank_swap(struct drm_device *dev, void *data,
1450 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001451{
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001452 /* The delayed swap mechanism was fundamentally racy, and has been
1453 * removed. The model was that the client requested a delayed flip/swap
1454 * from the kernel, then waited for vblank before continuing to perform
1455 * rendering. The problem was that the kernel might wake the client
1456 * up before it dispatched the vblank swap (since the lock has to be
1457 * held while touching the ringbuffer), in which case the client would
1458 * clear and start the next frame before the swap occurred, and
1459 * flicker would occur in addition to likely missing the vblank.
1460 *
1461 * In the absence of this ioctl, userland falls back to a correct path
1462 * of waiting for a vblank, then dispatching the swap on its own.
1463 * Context switching to userland and back is plenty fast enough for
1464 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001465 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001466 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001467}
1468
Chris Wilson893eead2010-10-27 14:44:35 +01001469static u32
1470ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001471{
Chris Wilson893eead2010-10-27 14:44:35 +01001472 return list_entry(ring->request_list.prev,
1473 struct drm_i915_gem_request, list)->seqno;
1474}
1475
1476static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1477{
1478 if (list_empty(&ring->request_list) ||
1479 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1480 /* Issue a wake-up to catch stuck h/w. */
Chris Wilsonb2223492010-10-27 15:27:33 +01001481 if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001482 DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
1483 ring->name,
Chris Wilsonb2223492010-10-27 15:27:33 +01001484 ring->waiting_seqno,
Chris Wilson893eead2010-10-27 14:44:35 +01001485 ring->get_seqno(ring));
1486 wake_up_all(&ring->irq_queue);
1487 *err = true;
1488 }
1489 return true;
1490 }
1491 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001492}
1493
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001494static bool kick_ring(struct intel_ring_buffer *ring)
1495{
1496 struct drm_device *dev = ring->dev;
1497 struct drm_i915_private *dev_priv = dev->dev_private;
1498 u32 tmp = I915_READ_CTL(ring);
1499 if (tmp & RING_WAIT) {
1500 DRM_ERROR("Kicking stuck wait on %s\n",
1501 ring->name);
1502 I915_WRITE_CTL(ring, tmp);
1503 return true;
1504 }
1505 if (IS_GEN6(dev) &&
1506 (tmp & RING_WAIT_SEMAPHORE)) {
1507 DRM_ERROR("Kicking stuck semaphore on %s\n",
1508 ring->name);
1509 I915_WRITE_CTL(ring, tmp);
1510 return true;
1511 }
1512 return false;
1513}
1514
Ben Gamarif65d9422009-09-14 17:48:44 -04001515/**
1516 * This is called when the chip hasn't reported back with completed
1517 * batchbuffers in a long time. The first time this is called we simply record
1518 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1519 * again, we assume the chip is wedged and try to fix it.
1520 */
1521void i915_hangcheck_elapsed(unsigned long data)
1522{
1523 struct drm_device *dev = (struct drm_device *)data;
1524 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001525 uint32_t acthd, instdone, instdone1;
Chris Wilson893eead2010-10-27 14:44:35 +01001526 bool err = false;
1527
1528 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001529 if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
1530 i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
1531 i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001532 dev_priv->hangcheck_count = 0;
1533 if (err)
1534 goto repeat;
1535 return;
1536 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001537
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001538 if (INTEL_INFO(dev)->gen < 4) {
Ben Gamarif65d9422009-09-14 17:48:44 -04001539 acthd = I915_READ(ACTHD);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001540 instdone = I915_READ(INSTDONE);
1541 instdone1 = 0;
1542 } else {
Ben Gamarif65d9422009-09-14 17:48:44 -04001543 acthd = I915_READ(ACTHD_I965);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001544 instdone = I915_READ(INSTDONE_I965);
1545 instdone1 = I915_READ(INSTDONE1);
1546 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001547
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001548 if (dev_priv->last_acthd == acthd &&
1549 dev_priv->last_instdone == instdone &&
1550 dev_priv->last_instdone1 == instdone1) {
1551 if (dev_priv->hangcheck_count++ > 1) {
1552 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
Chris Wilson8c80b592010-08-08 20:38:12 +01001553
1554 if (!IS_GEN2(dev)) {
1555 /* Is the chip hanging on a WAIT_FOR_EVENT?
1556 * If so we can simply poke the RB_WAIT bit
1557 * and break the hang. This should work on
1558 * all but the second generation chipsets.
1559 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001560
1561 if (kick_ring(&dev_priv->ring[RCS]))
Chris Wilson893eead2010-10-27 14:44:35 +01001562 goto repeat;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001563
1564 if (HAS_BSD(dev) &&
1565 kick_ring(&dev_priv->ring[VCS]))
1566 goto repeat;
1567
1568 if (HAS_BLT(dev) &&
1569 kick_ring(&dev_priv->ring[BCS]))
1570 goto repeat;
Chris Wilson8c80b592010-08-08 20:38:12 +01001571 }
1572
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001573 i915_handle_error(dev, true);
1574 return;
1575 }
1576 } else {
1577 dev_priv->hangcheck_count = 0;
1578
1579 dev_priv->last_acthd = acthd;
1580 dev_priv->last_instdone = instdone;
1581 dev_priv->last_instdone1 = instdone1;
1582 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001583
Chris Wilson893eead2010-10-27 14:44:35 +01001584repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001585 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001586 mod_timer(&dev_priv->hangcheck_timer,
1587 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001588}
1589
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590/* drm_dma.h hooks
1591*/
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001592static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001593{
1594 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1595
1596 I915_WRITE(HWSTAM, 0xeffe);
1597
1598 /* XXX hotplug from PCH */
1599
1600 I915_WRITE(DEIMR, 0xffffffff);
1601 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001602 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001603
1604 /* and GT */
1605 I915_WRITE(GTIMR, 0xffffffff);
1606 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001607 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001608
1609 /* south display irq */
1610 I915_WRITE(SDEIMR, 0xffffffff);
1611 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001612 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001613}
1614
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001615static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001616{
1617 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1618 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001619 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1620 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001621 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001622 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001623
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001624 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001625
1626 /* should always can generate irq */
1627 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001628 I915_WRITE(DEIMR, dev_priv->irq_mask);
1629 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001630 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001631
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001632 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001633
1634 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001635 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001636
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001637 if (IS_GEN6(dev))
1638 render_irqs =
1639 GT_USER_INTERRUPT |
1640 GT_GEN6_BSD_USER_INTERRUPT |
1641 GT_BLT_USER_INTERRUPT;
1642 else
1643 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001644 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001645 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001646 GT_BSD_USER_INTERRUPT;
1647 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001648 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001649
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001650 if (HAS_PCH_CPT(dev)) {
1651 hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT |
1652 SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ;
1653 } else {
1654 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
1655 SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
1656 }
1657
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001658 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001659
1660 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001661 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1662 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001663 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001664
Jesse Barnesf97108d2010-01-29 11:27:07 -08001665 if (IS_IRONLAKE_M(dev)) {
1666 /* Clear & enable PCU event interrupts */
1667 I915_WRITE(DEIIR, DE_PCU_EVENT);
1668 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1669 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1670 }
1671
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001672 return 0;
1673}
1674
Dave Airlie84b1fd12007-07-11 15:53:27 +10001675void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676{
1677 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1678
Jesse Barnes79e53942008-11-07 14:24:08 -08001679 atomic_set(&dev_priv->irq_received, 0);
1680
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001681 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Jesse Barnes8a905232009-07-11 16:48:03 -04001682 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001683
Eric Anholtbad720f2009-10-22 16:11:14 -07001684 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001685 ironlake_irq_preinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001686 return;
1687 }
1688
Jesse Barnes5ca58282009-03-31 14:11:15 -07001689 if (I915_HAS_HOTPLUG(dev)) {
1690 I915_WRITE(PORT_HOTPLUG_EN, 0);
1691 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1692 }
1693
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001694 I915_WRITE(HWSTAM, 0xeffe);
Keith Packard7c463582008-11-04 02:03:27 -08001695 I915_WRITE(PIPEASTAT, 0);
1696 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001697 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001698 I915_WRITE(IER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001699 POSTING_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700}
1701
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001702/*
1703 * Must be called after intel_modeset_init or hotplug interrupts won't be
1704 * enabled correctly.
1705 */
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001706int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707{
1708 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001709 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001710 u32 error_mask;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001711
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001712 DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001713 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001714 DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001715 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001716 DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001717
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001718 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001719
Eric Anholtbad720f2009-10-22 16:11:14 -07001720 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001721 return ironlake_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001722
Keith Packard7c463582008-11-04 02:03:27 -08001723 /* Unmask the interrupts that we always want on. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001724 dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001725
Keith Packard7c463582008-11-04 02:03:27 -08001726 dev_priv->pipestat[0] = 0;
1727 dev_priv->pipestat[1] = 0;
1728
Jesse Barnes5ca58282009-03-31 14:11:15 -07001729 if (I915_HAS_HOTPLUG(dev)) {
Adam Jacksonc496fa12010-05-27 17:26:45 -04001730 /* Enable in IER... */
1731 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1732 /* and unmask in IMR */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001733 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
Adam Jacksonc496fa12010-05-27 17:26:45 -04001734 }
1735
1736 /*
1737 * Enable some error detection, note the instruction error mask
1738 * bit is reserved, so we leave it masked.
1739 */
1740 if (IS_G4X(dev)) {
1741 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1742 GM45_ERROR_MEM_PRIV |
1743 GM45_ERROR_CP_PRIV |
1744 I915_ERROR_MEMORY_REFRESH);
1745 } else {
1746 error_mask = ~(I915_ERROR_PAGE_TABLE |
1747 I915_ERROR_MEMORY_REFRESH);
1748 }
1749 I915_WRITE(EMR, error_mask);
1750
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001751 I915_WRITE(IMR, dev_priv->irq_mask);
Adam Jacksonc496fa12010-05-27 17:26:45 -04001752 I915_WRITE(IER, enable_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001753 POSTING_READ(IER);
Adam Jacksonc496fa12010-05-27 17:26:45 -04001754
1755 if (I915_HAS_HOTPLUG(dev)) {
Jesse Barnes5ca58282009-03-31 14:11:15 -07001756 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1757
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001758 /* Note HDMI and DP share bits */
1759 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1760 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1761 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1762 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1763 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1764 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1765 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1766 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1767 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1768 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001769 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001770 hotplug_en |= CRT_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001771
1772 /* Programming the CRT detection parameters tends
1773 to generate a spurious hotplug event about three
1774 seconds later. So just do it once.
1775 */
1776 if (IS_G4X(dev))
1777 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
1778 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1779 }
1780
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001781 /* Ignore TV since it's buggy */
1782
Jesse Barnes5ca58282009-03-31 14:11:15 -07001783 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001784 }
1785
Chris Wilson3b617962010-08-24 09:02:58 +01001786 intel_opregion_enable_asle(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001787
1788 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789}
1790
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001791static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001792{
1793 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1794 I915_WRITE(HWSTAM, 0xffffffff);
1795
1796 I915_WRITE(DEIMR, 0xffffffff);
1797 I915_WRITE(DEIER, 0x0);
1798 I915_WRITE(DEIIR, I915_READ(DEIIR));
1799
1800 I915_WRITE(GTIMR, 0xffffffff);
1801 I915_WRITE(GTIER, 0x0);
1802 I915_WRITE(GTIIR, I915_READ(GTIIR));
1803}
1804
Dave Airlie84b1fd12007-07-11 15:53:27 +10001805void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806{
1807 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie91e37382006-02-18 15:17:04 +11001808
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809 if (!dev_priv)
1810 return;
1811
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001812 dev_priv->vblank_pipe = 0;
1813
Eric Anholtbad720f2009-10-22 16:11:14 -07001814 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001815 ironlake_irq_uninstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001816 return;
1817 }
1818
Jesse Barnes5ca58282009-03-31 14:11:15 -07001819 if (I915_HAS_HOTPLUG(dev)) {
1820 I915_WRITE(PORT_HOTPLUG_EN, 0);
1821 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1822 }
1823
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001824 I915_WRITE(HWSTAM, 0xffffffff);
Keith Packard7c463582008-11-04 02:03:27 -08001825 I915_WRITE(PIPEASTAT, 0);
1826 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001827 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001828 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +11001829
Keith Packard7c463582008-11-04 02:03:27 -08001830 I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
1831 I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
1832 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833}