Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * This file is subject to the terms and conditions of the GNU General Public |
| 3 | * License. See the file "COPYING" in the main directory of this archive |
| 4 | * for more details. |
| 5 | * |
| 6 | * Copyright (C) 1994 Waldorf GMBH |
| 7 | * Copyright (C) 1995, 1996, 1997, 1998, 1999, 2001, 2002, 2003 Ralf Baechle |
| 8 | * Copyright (C) 1996 Paul M. Antoine |
| 9 | * Copyright (C) 1999, 2000 Silicon Graphics, Inc. |
Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 10 | * Copyright (C) 2004 Maciej W. Rozycki |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | */ |
| 12 | #ifndef __ASM_CPU_INFO_H |
| 13 | #define __ASM_CPU_INFO_H |
| 14 | |
| 15 | #include <linux/config.h> |
| 16 | #include <asm/cache.h> |
| 17 | |
| 18 | #ifdef CONFIG_SGI_IP27 |
| 19 | #include <asm/sn/types.h> |
| 20 | #endif |
| 21 | |
| 22 | /* |
| 23 | * Descriptor for a cache |
| 24 | */ |
| 25 | struct cache_desc { |
| 26 | unsigned short linesz; /* Size of line in bytes */ |
| 27 | unsigned short ways; /* Number of ways */ |
| 28 | unsigned short sets; /* Number of lines per set */ |
| 29 | unsigned int waysize; /* Bytes per way */ |
| 30 | unsigned int waybit; /* Bits to select in a cache set */ |
| 31 | unsigned int flags; /* Flags describing cache properties */ |
| 32 | }; |
| 33 | |
| 34 | /* |
| 35 | * Flag definitions |
| 36 | */ |
| 37 | #define MIPS_CACHE_NOT_PRESENT 0x00000001 |
| 38 | #define MIPS_CACHE_VTAG 0x00000002 /* Virtually tagged cache */ |
| 39 | #define MIPS_CACHE_ALIASES 0x00000004 /* Cache could have aliases */ |
| 40 | #define MIPS_CACHE_IC_F_DC 0x00000008 /* Ic can refill from D-cache */ |
| 41 | #define MIPS_IC_SNOOPS_REMOTE 0x00000010 /* Ic snoops remote stores */ |
Atsushi Nemoto | de62893 | 2006-03-13 18:23:03 +0900 | [diff] [blame] | 42 | #define MIPS_CACHE_PINDEX 0x00000020 /* Physically indexed cache */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 43 | |
| 44 | struct cpuinfo_mips { |
| 45 | unsigned long udelay_val; |
| 46 | unsigned long asid_cache; |
| 47 | #if defined(CONFIG_SGI_IP27) |
| 48 | // cpuid_t p_cpuid; /* PROM assigned cpuid */ |
| 49 | cnodeid_t p_nodeid; /* my node ID in compact-id-space */ |
| 50 | nasid_t p_nasid; /* my node ID in numa-as-id-space */ |
| 51 | unsigned char p_slice; /* Physical position on node board */ |
| 52 | #endif |
| 53 | #if 0 |
| 54 | unsigned long loops_per_sec; |
| 55 | unsigned long ipi_count; |
| 56 | unsigned long irq_attempt[NR_IRQS]; |
| 57 | unsigned long smp_local_irq_count; |
| 58 | unsigned long prof_multiplier; |
| 59 | unsigned long prof_counter; |
| 60 | #endif |
| 61 | |
| 62 | /* |
| 63 | * Capability and feature descriptor structure for MIPS CPU |
| 64 | */ |
| 65 | unsigned long options; |
Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 66 | unsigned long ases; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 67 | unsigned int processor_id; |
| 68 | unsigned int fpu_id; |
| 69 | unsigned int cputype; |
| 70 | int isa_level; |
| 71 | int tlbsize; |
| 72 | struct cache_desc icache; /* Primary I-cache */ |
| 73 | struct cache_desc dcache; /* Primary D or combined I/D cache */ |
| 74 | struct cache_desc scache; /* Secondary cache */ |
| 75 | struct cache_desc tcache; /* Tertiary/split secondary cache */ |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 76 | #if defined(CONFIG_MIPS_MT_SMTC) |
| 77 | /* |
| 78 | * In the MIPS MT "SMTC" model, each TC is considered |
| 79 | * to be a "CPU" for the purposes of scheduling, but |
| 80 | * exception resources, ASID spaces, etc, are common |
| 81 | * to all TCs within the same VPE. |
| 82 | */ |
| 83 | int vpe_id; /* Virtual Processor number */ |
| 84 | int tc_id; /* Thread Context number */ |
| 85 | #endif /* CONFIG_MIPS_MT */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 86 | void *data; /* Additional data */ |
| 87 | } __attribute__((aligned(SMP_CACHE_BYTES))); |
| 88 | |
| 89 | extern struct cpuinfo_mips cpu_data[]; |
| 90 | #define current_cpu_data cpu_data[smp_processor_id()] |
| 91 | |
| 92 | extern void cpu_probe(void); |
| 93 | extern void cpu_report(void); |
| 94 | |
| 95 | #endif /* __ASM_CPU_INFO_H */ |