blob: d4c909f8e474d793d71d52af3bd8d34a9c0f9843 [file] [log] [blame]
Sujith55624202010-01-08 10:36:02 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujith55624202010-01-08 10:36:02 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000017#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +010019#include <linux/ath9k_platform.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040020#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021
Sujith55624202010-01-08 10:36:02 +053022#include "ath9k.h"
23
24static char *dev_info = "ath9k";
25
26MODULE_AUTHOR("Atheros Communications");
27MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
28MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
29MODULE_LICENSE("Dual BSD/GPL");
30
31static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
32module_param_named(debug, ath9k_debug, uint, 0);
33MODULE_PARM_DESC(debug, "Debugging mask");
34
John W. Linville3e6109c2011-01-05 09:39:17 -050035int ath9k_modparam_nohwcrypt;
36module_param_named(nohwcrypt, ath9k_modparam_nohwcrypt, int, 0444);
Sujith55624202010-01-08 10:36:02 +053037MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
38
Vivek Natarajan93dbbcc2010-08-25 19:34:52 +053039int led_blink;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +053040module_param_named(blink, led_blink, int, 0444);
41MODULE_PARM_DESC(blink, "Enable LED blink on activity");
42
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -080043static int ath9k_btcoex_enable;
44module_param_named(btcoex_enable, ath9k_btcoex_enable, int, 0444);
45MODULE_PARM_DESC(btcoex_enable, "Enable wifi-BT coexistence");
46
Rajkumar Manoharand5847472010-12-20 14:39:51 +053047bool is_ath9k_unloaded;
Sujith55624202010-01-08 10:36:02 +053048/* We use the hw_value as an index into our private channel structure */
49
50#define CHAN2G(_freq, _idx) { \
Mohammed Shafi Shajakhanb1c1d002010-12-17 20:44:36 +053051 .band = IEEE80211_BAND_2GHZ, \
Sujith55624202010-01-08 10:36:02 +053052 .center_freq = (_freq), \
53 .hw_value = (_idx), \
54 .max_power = 20, \
55}
56
57#define CHAN5G(_freq, _idx) { \
58 .band = IEEE80211_BAND_5GHZ, \
59 .center_freq = (_freq), \
60 .hw_value = (_idx), \
61 .max_power = 20, \
62}
63
64/* Some 2 GHz radios are actually tunable on 2312-2732
65 * on 5 MHz steps, we support the channels which we know
66 * we have calibration data for all cards though to make
67 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020068static const struct ieee80211_channel ath9k_2ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053069 CHAN2G(2412, 0), /* Channel 1 */
70 CHAN2G(2417, 1), /* Channel 2 */
71 CHAN2G(2422, 2), /* Channel 3 */
72 CHAN2G(2427, 3), /* Channel 4 */
73 CHAN2G(2432, 4), /* Channel 5 */
74 CHAN2G(2437, 5), /* Channel 6 */
75 CHAN2G(2442, 6), /* Channel 7 */
76 CHAN2G(2447, 7), /* Channel 8 */
77 CHAN2G(2452, 8), /* Channel 9 */
78 CHAN2G(2457, 9), /* Channel 10 */
79 CHAN2G(2462, 10), /* Channel 11 */
80 CHAN2G(2467, 11), /* Channel 12 */
81 CHAN2G(2472, 12), /* Channel 13 */
82 CHAN2G(2484, 13), /* Channel 14 */
83};
84
85/* Some 5 GHz radios are actually tunable on XXXX-YYYY
86 * on 5 MHz steps, we support the channels which we know
87 * we have calibration data for all cards though to make
88 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020089static const struct ieee80211_channel ath9k_5ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053090 /* _We_ call this UNII 1 */
91 CHAN5G(5180, 14), /* Channel 36 */
92 CHAN5G(5200, 15), /* Channel 40 */
93 CHAN5G(5220, 16), /* Channel 44 */
94 CHAN5G(5240, 17), /* Channel 48 */
95 /* _We_ call this UNII 2 */
96 CHAN5G(5260, 18), /* Channel 52 */
97 CHAN5G(5280, 19), /* Channel 56 */
98 CHAN5G(5300, 20), /* Channel 60 */
99 CHAN5G(5320, 21), /* Channel 64 */
100 /* _We_ call this "Middle band" */
101 CHAN5G(5500, 22), /* Channel 100 */
102 CHAN5G(5520, 23), /* Channel 104 */
103 CHAN5G(5540, 24), /* Channel 108 */
104 CHAN5G(5560, 25), /* Channel 112 */
105 CHAN5G(5580, 26), /* Channel 116 */
106 CHAN5G(5600, 27), /* Channel 120 */
107 CHAN5G(5620, 28), /* Channel 124 */
108 CHAN5G(5640, 29), /* Channel 128 */
109 CHAN5G(5660, 30), /* Channel 132 */
110 CHAN5G(5680, 31), /* Channel 136 */
111 CHAN5G(5700, 32), /* Channel 140 */
112 /* _We_ call this UNII 3 */
113 CHAN5G(5745, 33), /* Channel 149 */
114 CHAN5G(5765, 34), /* Channel 153 */
115 CHAN5G(5785, 35), /* Channel 157 */
116 CHAN5G(5805, 36), /* Channel 161 */
117 CHAN5G(5825, 37), /* Channel 165 */
118};
119
120/* Atheros hardware rate code addition for short premble */
121#define SHPCHECK(__hw_rate, __flags) \
122 ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)
123
124#define RATE(_bitrate, _hw_rate, _flags) { \
125 .bitrate = (_bitrate), \
126 .flags = (_flags), \
127 .hw_value = (_hw_rate), \
128 .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
129}
130
131static struct ieee80211_rate ath9k_legacy_rates[] = {
132 RATE(10, 0x1b, 0),
133 RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
134 RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
135 RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
136 RATE(60, 0x0b, 0),
137 RATE(90, 0x0f, 0),
138 RATE(120, 0x0a, 0),
139 RATE(180, 0x0e, 0),
140 RATE(240, 0x09, 0),
141 RATE(360, 0x0d, 0),
142 RATE(480, 0x08, 0),
143 RATE(540, 0x0c, 0),
144};
145
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100146#ifdef CONFIG_MAC80211_LEDS
147static const struct ieee80211_tpt_blink ath9k_tpt_blink[] = {
148 { .throughput = 0 * 1024, .blink_time = 334 },
149 { .throughput = 1 * 1024, .blink_time = 260 },
150 { .throughput = 5 * 1024, .blink_time = 220 },
151 { .throughput = 10 * 1024, .blink_time = 190 },
152 { .throughput = 20 * 1024, .blink_time = 170 },
153 { .throughput = 50 * 1024, .blink_time = 150 },
154 { .throughput = 70 * 1024, .blink_time = 130 },
155 { .throughput = 100 * 1024, .blink_time = 110 },
156 { .throughput = 200 * 1024, .blink_time = 80 },
157 { .throughput = 300 * 1024, .blink_time = 50 },
158};
159#endif
160
Sujith285f2dd2010-01-08 10:36:07 +0530161static void ath9k_deinit_softc(struct ath_softc *sc);
Sujith55624202010-01-08 10:36:02 +0530162
163/*
164 * Read and write, they both share the same lock. We do this to serialize
165 * reads and writes on Atheros 802.11n PCI devices only. This is required
166 * as the FIFO on these devices can only accept sanely 2 requests.
167 */
168
169static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
170{
171 struct ath_hw *ah = (struct ath_hw *) hw_priv;
172 struct ath_common *common = ath9k_hw_common(ah);
173 struct ath_softc *sc = (struct ath_softc *) common->priv;
174
175 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
176 unsigned long flags;
177 spin_lock_irqsave(&sc->sc_serial_rw, flags);
178 iowrite32(val, sc->mem + reg_offset);
179 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
180 } else
181 iowrite32(val, sc->mem + reg_offset);
182}
183
184static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
185{
186 struct ath_hw *ah = (struct ath_hw *) hw_priv;
187 struct ath_common *common = ath9k_hw_common(ah);
188 struct ath_softc *sc = (struct ath_softc *) common->priv;
189 u32 val;
190
191 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
192 unsigned long flags;
193 spin_lock_irqsave(&sc->sc_serial_rw, flags);
194 val = ioread32(sc->mem + reg_offset);
195 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
196 } else
197 val = ioread32(sc->mem + reg_offset);
198 return val;
199}
200
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530201static unsigned int __ath9k_reg_rmw(struct ath_softc *sc, u32 reg_offset,
202 u32 set, u32 clr)
203{
204 u32 val;
205
206 val = ioread32(sc->mem + reg_offset);
207 val &= ~clr;
208 val |= set;
209 iowrite32(val, sc->mem + reg_offset);
210
211 return val;
212}
213
Felix Fietkau845e03c2011-03-23 20:57:25 +0100214static unsigned int ath9k_reg_rmw(void *hw_priv, u32 reg_offset, u32 set, u32 clr)
215{
216 struct ath_hw *ah = (struct ath_hw *) hw_priv;
217 struct ath_common *common = ath9k_hw_common(ah);
218 struct ath_softc *sc = (struct ath_softc *) common->priv;
219 unsigned long uninitialized_var(flags);
220 u32 val;
221
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530222 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
Felix Fietkau845e03c2011-03-23 20:57:25 +0100223 spin_lock_irqsave(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530224 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100225 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530226 } else
227 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100228
229 return val;
230}
231
Sujith55624202010-01-08 10:36:02 +0530232/**************************/
233/* Initialization */
234/**************************/
235
236static void setup_ht_cap(struct ath_softc *sc,
237 struct ieee80211_sta_ht_cap *ht_info)
238{
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200239 struct ath_hw *ah = sc->sc_ah;
240 struct ath_common *common = ath9k_hw_common(ah);
Sujith55624202010-01-08 10:36:02 +0530241 u8 tx_streams, rx_streams;
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200242 int i, max_streams;
Sujith55624202010-01-08 10:36:02 +0530243
244 ht_info->ht_supported = true;
245 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
246 IEEE80211_HT_CAP_SM_PS |
247 IEEE80211_HT_CAP_SGI_40 |
248 IEEE80211_HT_CAP_DSSSCCK40;
249
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -0400250 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_LDPC)
251 ht_info->cap |= IEEE80211_HT_CAP_LDPC_CODING;
252
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -0700253 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
254 ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
255
Sujith55624202010-01-08 10:36:02 +0530256 ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
257 ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
258
Gabor Juhos72161982011-06-21 11:23:42 +0200259 if (AR_SREV_9330(ah) || AR_SREV_9485(ah))
Vasanthakumar Thiagarajan7f1c7a62010-12-06 04:27:41 -0800260 max_streams = 1;
261 else if (AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200262 max_streams = 3;
263 else
264 max_streams = 2;
265
Felix Fietkau7a370812010-09-22 12:34:52 +0200266 if (AR_SREV_9280_20_OR_LATER(ah)) {
Felix Fietkau074a8c02010-04-19 19:57:36 +0200267 if (max_streams >= 2)
268 ht_info->cap |= IEEE80211_HT_CAP_TX_STBC;
269 ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
270 }
271
Sujith55624202010-01-08 10:36:02 +0530272 /* set up supported mcs set */
273 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Felix Fietkau82b2d332011-09-03 01:40:23 +0200274 tx_streams = ath9k_cmn_count_streams(ah->txchainmask, max_streams);
275 rx_streams = ath9k_cmn_count_streams(ah->rxchainmask, max_streams);
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200276
Joe Perches226afe62010-12-02 19:12:37 -0800277 ath_dbg(common, ATH_DBG_CONFIG,
278 "TX streams %d, RX streams: %d\n",
279 tx_streams, rx_streams);
Sujith55624202010-01-08 10:36:02 +0530280
281 if (tx_streams != rx_streams) {
Sujith55624202010-01-08 10:36:02 +0530282 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
283 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
284 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
285 }
286
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200287 for (i = 0; i < rx_streams; i++)
288 ht_info->mcs.rx_mask[i] = 0xff;
Sujith55624202010-01-08 10:36:02 +0530289
290 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
291}
292
293static int ath9k_reg_notifier(struct wiphy *wiphy,
294 struct regulatory_request *request)
295{
296 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Felix Fietkau9ac58612011-01-24 19:23:18 +0100297 struct ath_softc *sc = hw->priv;
Sujith55624202010-01-08 10:36:02 +0530298 struct ath_regulatory *reg = ath9k_hw_regulatory(sc->sc_ah);
299
300 return ath_reg_notifier_apply(wiphy, request, reg);
301}
302
303/*
304 * This function will allocate both the DMA descriptor structure, and the
305 * buffers it contains. These are used to contain the descriptors used
306 * by the system.
307*/
308int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
309 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400310 int nbuf, int ndesc, bool is_tx)
Sujith55624202010-01-08 10:36:02 +0530311{
Sujith55624202010-01-08 10:36:02 +0530312 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400313 u8 *ds;
Sujith55624202010-01-08 10:36:02 +0530314 struct ath_buf *bf;
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400315 int i, bsize, error, desc_len;
Sujith55624202010-01-08 10:36:02 +0530316
Joe Perches226afe62010-12-02 19:12:37 -0800317 ath_dbg(common, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
318 name, nbuf, ndesc);
Sujith55624202010-01-08 10:36:02 +0530319
320 INIT_LIST_HEAD(head);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400321
322 if (is_tx)
323 desc_len = sc->sc_ah->caps.tx_desc_len;
324 else
325 desc_len = sizeof(struct ath_desc);
326
Sujith55624202010-01-08 10:36:02 +0530327 /* ath_desc must be a multiple of DWORDs */
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400328 if ((desc_len % 4) != 0) {
Joe Perches38002762010-12-02 19:12:36 -0800329 ath_err(common, "ath_desc not DWORD aligned\n");
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400330 BUG_ON((desc_len % 4) != 0);
Sujith55624202010-01-08 10:36:02 +0530331 error = -ENOMEM;
332 goto fail;
333 }
334
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400335 dd->dd_desc_len = desc_len * nbuf * ndesc;
Sujith55624202010-01-08 10:36:02 +0530336
337 /*
338 * Need additional DMA memory because we can't use
339 * descriptors that cross the 4K page boundary. Assume
340 * one skipped descriptor per 4K page.
341 */
342 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
343 u32 ndesc_skipped =
344 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
345 u32 dma_len;
346
347 while (ndesc_skipped) {
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400348 dma_len = ndesc_skipped * desc_len;
Sujith55624202010-01-08 10:36:02 +0530349 dd->dd_desc_len += dma_len;
350
351 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
Joe Perchesee289b62010-05-17 22:47:34 -0700352 }
Sujith55624202010-01-08 10:36:02 +0530353 }
354
355 /* allocate descriptors */
356 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
357 &dd->dd_desc_paddr, GFP_KERNEL);
358 if (dd->dd_desc == NULL) {
359 error = -ENOMEM;
360 goto fail;
361 }
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400362 ds = (u8 *) dd->dd_desc;
Joe Perches226afe62010-12-02 19:12:37 -0800363 ath_dbg(common, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
364 name, ds, (u32) dd->dd_desc_len,
365 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
Sujith55624202010-01-08 10:36:02 +0530366
367 /* allocate buffers */
368 bsize = sizeof(struct ath_buf) * nbuf;
369 bf = kzalloc(bsize, GFP_KERNEL);
370 if (bf == NULL) {
371 error = -ENOMEM;
372 goto fail2;
373 }
374 dd->dd_bufptr = bf;
375
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400376 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
Sujith55624202010-01-08 10:36:02 +0530377 bf->bf_desc = ds;
378 bf->bf_daddr = DS2PHYS(dd, ds);
379
380 if (!(sc->sc_ah->caps.hw_caps &
381 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
382 /*
383 * Skip descriptor addresses which can cause 4KB
384 * boundary crossing (addr + length) with a 32 dword
385 * descriptor fetch.
386 */
387 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
388 BUG_ON((caddr_t) bf->bf_desc >=
389 ((caddr_t) dd->dd_desc +
390 dd->dd_desc_len));
391
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400392 ds += (desc_len * ndesc);
Sujith55624202010-01-08 10:36:02 +0530393 bf->bf_desc = ds;
394 bf->bf_daddr = DS2PHYS(dd, ds);
395 }
396 }
397 list_add_tail(&bf->list, head);
398 }
399 return 0;
400fail2:
401 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
402 dd->dd_desc_paddr);
403fail:
404 memset(dd, 0, sizeof(*dd));
405 return error;
Sujith55624202010-01-08 10:36:02 +0530406}
407
Sujith285f2dd2010-01-08 10:36:07 +0530408static int ath9k_init_btcoex(struct ath_softc *sc)
409{
Felix Fietkau066dae92010-11-07 14:59:39 +0100410 struct ath_txq *txq;
411 int r;
Sujith285f2dd2010-01-08 10:36:07 +0530412
413 switch (sc->sc_ah->btcoex_hw.scheme) {
414 case ATH_BTCOEX_CFG_NONE:
415 break;
416 case ATH_BTCOEX_CFG_2WIRE:
417 ath9k_hw_btcoex_init_2wire(sc->sc_ah);
418 break;
419 case ATH_BTCOEX_CFG_3WIRE:
420 ath9k_hw_btcoex_init_3wire(sc->sc_ah);
421 r = ath_init_btcoex_timer(sc);
422 if (r)
423 return -1;
Felix Fietkau066dae92010-11-07 14:59:39 +0100424 txq = sc->tx.txq_map[WME_AC_BE];
425 ath9k_hw_init_btcoex_hw(sc->sc_ah, txq->axq_qnum);
Sujith285f2dd2010-01-08 10:36:07 +0530426 sc->btcoex.bt_stomp_type = ATH_BTCOEX_STOMP_LOW;
427 break;
428 default:
429 WARN_ON(1);
430 break;
Sujith55624202010-01-08 10:36:02 +0530431 }
432
Sujith285f2dd2010-01-08 10:36:07 +0530433 return 0;
434}
Sujith55624202010-01-08 10:36:02 +0530435
Sujith285f2dd2010-01-08 10:36:07 +0530436static int ath9k_init_queues(struct ath_softc *sc)
437{
Sujith285f2dd2010-01-08 10:36:07 +0530438 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530439
Sujith285f2dd2010-01-08 10:36:07 +0530440 sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530441 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
Sujith55624202010-01-08 10:36:02 +0530442
Sujith285f2dd2010-01-08 10:36:07 +0530443 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
444 ath_cabq_update(sc);
445
Ben Greear60f2d1d2011-01-09 23:11:52 -0800446 for (i = 0; i < WME_NUM_AC; i++) {
Felix Fietkau066dae92010-11-07 14:59:39 +0100447 sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
Ben Greear60f2d1d2011-01-09 23:11:52 -0800448 sc->tx.txq_map[i]->mac80211_qnum = i;
449 }
Sujith285f2dd2010-01-08 10:36:07 +0530450 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530451}
452
Felix Fietkauf209f522010-10-01 01:06:53 +0200453static int ath9k_init_channels_rates(struct ath_softc *sc)
Sujith285f2dd2010-01-08 10:36:07 +0530454{
Felix Fietkauf209f522010-10-01 01:06:53 +0200455 void *channels;
456
Felix Fietkaucac42202010-10-09 02:39:30 +0200457 BUILD_BUG_ON(ARRAY_SIZE(ath9k_2ghz_chantable) +
458 ARRAY_SIZE(ath9k_5ghz_chantable) !=
459 ATH9K_NUM_CHANNELS);
460
Felix Fietkaud4659912010-10-14 16:02:39 +0200461 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200462 channels = kmemdup(ath9k_2ghz_chantable,
463 sizeof(ath9k_2ghz_chantable), GFP_KERNEL);
464 if (!channels)
465 return -ENOMEM;
466
467 sc->sbands[IEEE80211_BAND_2GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530468 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
469 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
470 ARRAY_SIZE(ath9k_2ghz_chantable);
471 sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
472 sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
473 ARRAY_SIZE(ath9k_legacy_rates);
474 }
475
Felix Fietkaud4659912010-10-14 16:02:39 +0200476 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200477 channels = kmemdup(ath9k_5ghz_chantable,
478 sizeof(ath9k_5ghz_chantable), GFP_KERNEL);
479 if (!channels) {
480 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
481 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
482 return -ENOMEM;
483 }
484
485 sc->sbands[IEEE80211_BAND_5GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530486 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
487 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
488 ARRAY_SIZE(ath9k_5ghz_chantable);
489 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
490 ath9k_legacy_rates + 4;
491 sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
492 ARRAY_SIZE(ath9k_legacy_rates) - 4;
493 }
Felix Fietkauf209f522010-10-01 01:06:53 +0200494 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530495}
Sujith55624202010-01-08 10:36:02 +0530496
Sujith285f2dd2010-01-08 10:36:07 +0530497static void ath9k_init_misc(struct ath_softc *sc)
498{
499 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
500 int i = 0;
Sujith285f2dd2010-01-08 10:36:07 +0530501 setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
502
503 sc->config.txpowlimit = ATH_TXPOWER_MAX;
504
505 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
506 sc->sc_flags |= SC_OP_TXAGGR;
507 sc->sc_flags |= SC_OP_RXAGGR;
Sujith55624202010-01-08 10:36:02 +0530508 }
509
Sujith285f2dd2010-01-08 10:36:07 +0530510 sc->rx.defant = ath9k_hw_getdefantenna(sc->sc_ah);
511
Felix Fietkau364734f2010-09-14 20:22:44 +0200512 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith285f2dd2010-01-08 10:36:07 +0530513
514 sc->beacon.slottime = ATH9K_SLOT_TIME_9;
515
Felix Fietkau7545daf2011-01-24 19:23:16 +0100516 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
Sujith285f2dd2010-01-08 10:36:07 +0530517 sc->beacon.bslot[i] = NULL;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700518
519 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
520 sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
Sujith285f2dd2010-01-08 10:36:07 +0530521}
522
Pavel Roskineb93e892011-07-23 03:55:39 -0400523static int ath9k_init_softc(u16 devid, struct ath_softc *sc,
Sujith285f2dd2010-01-08 10:36:07 +0530524 const struct ath_bus_ops *bus_ops)
525{
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100526 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Sujith285f2dd2010-01-08 10:36:07 +0530527 struct ath_hw *ah = NULL;
528 struct ath_common *common;
529 int ret = 0, i;
530 int csz = 0;
531
Sujith285f2dd2010-01-08 10:36:07 +0530532 ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
533 if (!ah)
534 return -ENOMEM;
535
Ben Greear233536e2011-01-09 23:11:44 -0800536 ah->hw = sc->hw;
Sujith285f2dd2010-01-08 10:36:07 +0530537 ah->hw_version.devid = devid;
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100538 ah->reg_ops.read = ath9k_ioread32;
539 ah->reg_ops.write = ath9k_iowrite32;
Felix Fietkau845e03c2011-03-23 20:57:25 +0100540 ah->reg_ops.rmw = ath9k_reg_rmw;
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530541 atomic_set(&ah->intr_ref_cnt, -1);
Sujith285f2dd2010-01-08 10:36:07 +0530542 sc->sc_ah = ah;
543
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100544 if (!pdata) {
Felix Fietkaua05b5d42010-11-17 04:25:33 +0100545 ah->ah_flags |= AH_USE_EEPROM;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100546 sc->sc_ah->led_pin = -1;
547 } else {
548 sc->sc_ah->gpio_mask = pdata->gpio_mask;
549 sc->sc_ah->gpio_val = pdata->gpio_val;
550 sc->sc_ah->led_pin = pdata->led_pin;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530551 ah->is_clk_25mhz = pdata->is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +0200552 ah->get_mac_revision = pdata->get_mac_revision;
Gabor Juhos7d95847c2011-06-21 11:23:51 +0200553 ah->external_reset = pdata->external_reset;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100554 }
Felix Fietkaua05b5d42010-11-17 04:25:33 +0100555
Sujith285f2dd2010-01-08 10:36:07 +0530556 common = ath9k_hw_common(ah);
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100557 common->ops = &ah->reg_ops;
Sujith285f2dd2010-01-08 10:36:07 +0530558 common->bus_ops = bus_ops;
559 common->ah = ah;
560 common->hw = sc->hw;
561 common->priv = sc;
562 common->debug_mask = ath9k_debug;
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -0800563 common->btcoex_enabled = ath9k_btcoex_enable == 1;
Mohammed Shafi Shajakhan05c0be22011-05-26 10:56:15 +0530564 common->disable_ani = false;
Ben Greear20b25742010-10-15 15:04:09 -0700565 spin_lock_init(&common->cc_lock);
Sujith285f2dd2010-01-08 10:36:07 +0530566
Sujith285f2dd2010-01-08 10:36:07 +0530567 spin_lock_init(&sc->sc_serial_rw);
568 spin_lock_init(&sc->sc_pm_lock);
569 mutex_init(&sc->mutex);
Ben Greear7f010c92011-01-09 23:11:49 -0800570#ifdef CONFIG_ATH9K_DEBUGFS
571 spin_lock_init(&sc->nodes_lock);
Rajkumar Manoharancf3af742011-08-27 16:17:47 +0530572 spin_lock_init(&sc->debug.samp_lock);
Ben Greear7f010c92011-01-09 23:11:49 -0800573 INIT_LIST_HEAD(&sc->nodes);
574#endif
Sujith285f2dd2010-01-08 10:36:07 +0530575 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
576 tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
577 (unsigned long)sc);
578
579 /*
580 * Cache line size is used to size and align various
581 * structures used to communicate with the hardware.
582 */
583 ath_read_cachesize(common, &csz);
584 common->cachelsz = csz << 2; /* convert to bytes */
585
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400586 /* Initializes the hardware for all supported chipsets */
Sujith285f2dd2010-01-08 10:36:07 +0530587 ret = ath9k_hw_init(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400588 if (ret)
Sujith285f2dd2010-01-08 10:36:07 +0530589 goto err_hw;
Sujith285f2dd2010-01-08 10:36:07 +0530590
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100591 if (pdata && pdata->macaddr)
592 memcpy(common->macaddr, pdata->macaddr, ETH_ALEN);
593
Sujith285f2dd2010-01-08 10:36:07 +0530594 ret = ath9k_init_queues(sc);
595 if (ret)
596 goto err_queues;
597
598 ret = ath9k_init_btcoex(sc);
599 if (ret)
600 goto err_btcoex;
601
Felix Fietkauf209f522010-10-01 01:06:53 +0200602 ret = ath9k_init_channels_rates(sc);
603 if (ret)
604 goto err_btcoex;
605
Rajkumar Manoharanf82b4bd2011-08-13 10:28:15 +0530606 ath9k_cmn_init_crypto(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530607 ath9k_init_misc(sc);
608
Sujith55624202010-01-08 10:36:02 +0530609 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530610
611err_btcoex:
Sujith55624202010-01-08 10:36:02 +0530612 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
613 if (ATH_TXQ_SETUP(sc, i))
614 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith285f2dd2010-01-08 10:36:07 +0530615err_queues:
Sujith285f2dd2010-01-08 10:36:07 +0530616 ath9k_hw_deinit(ah);
617err_hw:
Sujith55624202010-01-08 10:36:02 +0530618
Sujith285f2dd2010-01-08 10:36:07 +0530619 kfree(ah);
620 sc->sc_ah = NULL;
621
622 return ret;
Sujith55624202010-01-08 10:36:02 +0530623}
624
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200625static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
626{
627 struct ieee80211_supported_band *sband;
628 struct ieee80211_channel *chan;
629 struct ath_hw *ah = sc->sc_ah;
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200630 int i;
631
632 sband = &sc->sbands[band];
633 for (i = 0; i < sband->n_channels; i++) {
634 chan = &sband->channels[i];
635 ah->curchan = &ah->channels[chan->hw_value];
636 ath9k_cmn_update_ichannel(ah->curchan, chan, NL80211_CHAN_HT20);
637 ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200638 }
639}
640
641static void ath9k_init_txpower_limits(struct ath_softc *sc)
642{
643 struct ath_hw *ah = sc->sc_ah;
644 struct ath9k_channel *curchan = ah->curchan;
645
646 if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
647 ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
648 if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
649 ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);
650
651 ah->curchan = curchan;
652}
653
Felix Fietkau43c35282011-09-03 01:40:27 +0200654void ath9k_reload_chainmask_settings(struct ath_softc *sc)
655{
656 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT))
657 return;
658
659 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
660 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
661 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
662 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
663}
664
665
Sujith285f2dd2010-01-08 10:36:07 +0530666void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Sujith55624202010-01-08 10:36:02 +0530667{
Felix Fietkau43c35282011-09-03 01:40:27 +0200668 struct ath_hw *ah = sc->sc_ah;
669 struct ath_common *common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530670
Sujith55624202010-01-08 10:36:02 +0530671 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
672 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
673 IEEE80211_HW_SIGNAL_DBM |
Sujith55624202010-01-08 10:36:02 +0530674 IEEE80211_HW_SUPPORTS_PS |
675 IEEE80211_HW_PS_NULLFUNC_STACK |
Vivek Natarajan05df4982010-02-09 11:34:50 +0530676 IEEE80211_HW_SPECTRUM_MGMT |
Mohammed Shafi Shajakhanbd8027a2010-12-30 12:18:01 +0530677 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Sujith55624202010-01-08 10:36:02 +0530678
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500679 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
680 hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
681
John W. Linville3e6109c2011-01-05 09:39:17 -0500682 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || ath9k_modparam_nohwcrypt)
Sujith55624202010-01-08 10:36:02 +0530683 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
684
685 hw->wiphy->interface_modes =
Johannes Bergc426ee22010-11-26 11:38:04 +0100686 BIT(NL80211_IFTYPE_P2P_GO) |
687 BIT(NL80211_IFTYPE_P2P_CLIENT) |
Sujith55624202010-01-08 10:36:02 +0530688 BIT(NL80211_IFTYPE_AP) |
Bill Jordane51f3ef2010-10-01 11:20:39 -0400689 BIT(NL80211_IFTYPE_WDS) |
Sujith55624202010-01-08 10:36:02 +0530690 BIT(NL80211_IFTYPE_STATION) |
691 BIT(NL80211_IFTYPE_ADHOC) |
692 BIT(NL80211_IFTYPE_MESH_POINT);
693
Luis R. Rodriguez008443d2010-09-16 15:12:36 -0400694 if (AR_SREV_5416(sc->sc_ah))
695 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
Sujith55624202010-01-08 10:36:02 +0530696
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200697 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
698
Sujith55624202010-01-08 10:36:02 +0530699 hw->queues = 4;
700 hw->max_rates = 4;
701 hw->channel_change_time = 5000;
702 hw->max_listen_interval = 10;
Felix Fietkau65896512010-01-24 03:26:11 +0100703 hw->max_rate_tries = 10;
Sujith55624202010-01-08 10:36:02 +0530704 hw->sta_data_size = sizeof(struct ath_node);
705 hw->vif_data_size = sizeof(struct ath_vif);
706
Felix Fietkau43c35282011-09-03 01:40:27 +0200707 hw->wiphy->available_antennas_rx = BIT(ah->caps.max_rxchains) - 1;
708 hw->wiphy->available_antennas_tx = BIT(ah->caps.max_txchains) - 1;
709
710 /* single chain devices with rx diversity */
711 if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
712 hw->wiphy->available_antennas_rx = BIT(0) | BIT(1);
713
714 sc->ant_rx = hw->wiphy->available_antennas_rx;
715 sc->ant_tx = hw->wiphy->available_antennas_tx;
716
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200717#ifdef CONFIG_ATH9K_RATE_CONTROL
Sujith55624202010-01-08 10:36:02 +0530718 hw->rate_control_algorithm = "ath9k_rate_control";
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200719#endif
Sujith55624202010-01-08 10:36:02 +0530720
Felix Fietkaud4659912010-10-14 16:02:39 +0200721 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith55624202010-01-08 10:36:02 +0530722 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
723 &sc->sbands[IEEE80211_BAND_2GHZ];
Felix Fietkaud4659912010-10-14 16:02:39 +0200724 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith55624202010-01-08 10:36:02 +0530725 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
726 &sc->sbands[IEEE80211_BAND_5GHZ];
Sujith285f2dd2010-01-08 10:36:07 +0530727
Felix Fietkau43c35282011-09-03 01:40:27 +0200728 ath9k_reload_chainmask_settings(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530729
730 SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
Sujith55624202010-01-08 10:36:02 +0530731}
732
Pavel Roskineb93e892011-07-23 03:55:39 -0400733int ath9k_init_device(u16 devid, struct ath_softc *sc,
Sujith55624202010-01-08 10:36:02 +0530734 const struct ath_bus_ops *bus_ops)
735{
736 struct ieee80211_hw *hw = sc->hw;
737 struct ath_common *common;
738 struct ath_hw *ah;
Sujith285f2dd2010-01-08 10:36:07 +0530739 int error = 0;
Sujith55624202010-01-08 10:36:02 +0530740 struct ath_regulatory *reg;
741
Sujith285f2dd2010-01-08 10:36:07 +0530742 /* Bring up device */
Pavel Roskineb93e892011-07-23 03:55:39 -0400743 error = ath9k_init_softc(devid, sc, bus_ops);
Sujith55624202010-01-08 10:36:02 +0530744 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530745 goto error_init;
Sujith55624202010-01-08 10:36:02 +0530746
747 ah = sc->sc_ah;
748 common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530749 ath9k_set_hw_capab(sc, hw);
Sujith55624202010-01-08 10:36:02 +0530750
Sujith285f2dd2010-01-08 10:36:07 +0530751 /* Initialize regulatory */
Sujith55624202010-01-08 10:36:02 +0530752 error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
753 ath9k_reg_notifier);
754 if (error)
Sujith285f2dd2010-01-08 10:36:07 +0530755 goto error_regd;
Sujith55624202010-01-08 10:36:02 +0530756
757 reg = &common->regulatory;
758
Sujith285f2dd2010-01-08 10:36:07 +0530759 /* Setup TX DMA */
Sujith55624202010-01-08 10:36:02 +0530760 error = ath_tx_init(sc, ATH_TXBUF);
761 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530762 goto error_tx;
Sujith55624202010-01-08 10:36:02 +0530763
Sujith285f2dd2010-01-08 10:36:07 +0530764 /* Setup RX DMA */
Sujith55624202010-01-08 10:36:02 +0530765 error = ath_rx_init(sc, ATH_RXBUF);
766 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530767 goto error_rx;
768
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200769 ath9k_init_txpower_limits(sc);
770
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100771#ifdef CONFIG_MAC80211_LEDS
772 /* must be initialized before ieee80211_register_hw */
773 sc->led_cdev.default_trigger = ieee80211_create_tpt_led_trigger(sc->hw,
774 IEEE80211_TPT_LEDTRIG_FL_RADIO, ath9k_tpt_blink,
775 ARRAY_SIZE(ath9k_tpt_blink));
776#endif
777
Sujith285f2dd2010-01-08 10:36:07 +0530778 /* Register with mac80211 */
779 error = ieee80211_register_hw(hw);
780 if (error)
781 goto error_register;
782
Ben Greeareb272442010-11-29 14:13:22 -0800783 error = ath9k_init_debug(ah);
784 if (error) {
Joe Perches38002762010-12-02 19:12:36 -0800785 ath_err(common, "Unable to create debugfs files\n");
Ben Greeareb272442010-11-29 14:13:22 -0800786 goto error_world;
787 }
788
Sujith285f2dd2010-01-08 10:36:07 +0530789 /* Handle world regulatory */
790 if (!ath_is_world_regd(reg)) {
791 error = regulatory_hint(hw->wiphy, reg->alpha2);
792 if (error)
793 goto error_world;
794 }
Sujith55624202010-01-08 10:36:02 +0530795
Felix Fietkau236de512011-09-03 01:40:25 +0200796 INIT_WORK(&sc->hw_reset_work, ath_reset_work);
Felix Fietkau347809f2010-07-02 00:09:52 +0200797 INIT_WORK(&sc->hw_check_work, ath_hw_check);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400798 INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
Senthil Balasubramanian9eab61c2011-04-22 11:32:11 +0530799 INIT_DELAYED_WORK(&sc->hw_pll_work, ath_hw_pll_work);
Felix Fietkau9ac58612011-01-24 19:23:18 +0100800 sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
Sujith55624202010-01-08 10:36:02 +0530801
Sujith55624202010-01-08 10:36:02 +0530802 ath_init_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530803 ath_start_rfkill_poll(sc);
804
805 return 0;
806
Sujith285f2dd2010-01-08 10:36:07 +0530807error_world:
808 ieee80211_unregister_hw(hw);
809error_register:
810 ath_rx_cleanup(sc);
811error_rx:
812 ath_tx_cleanup(sc);
813error_tx:
814 /* Nothing */
815error_regd:
816 ath9k_deinit_softc(sc);
817error_init:
Sujith55624202010-01-08 10:36:02 +0530818 return error;
819}
820
821/*****************************/
822/* De-Initialization */
823/*****************************/
824
Sujith285f2dd2010-01-08 10:36:07 +0530825static void ath9k_deinit_softc(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530826{
Sujith285f2dd2010-01-08 10:36:07 +0530827 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530828
Felix Fietkauf209f522010-10-01 01:06:53 +0200829 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
830 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
831
832 if (sc->sbands[IEEE80211_BAND_5GHZ].channels)
833 kfree(sc->sbands[IEEE80211_BAND_5GHZ].channels);
834
Sujith285f2dd2010-01-08 10:36:07 +0530835 if ((sc->btcoex.no_stomp_timer) &&
836 sc->sc_ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
837 ath_gen_timer_free(sc->sc_ah, sc->btcoex.no_stomp_timer);
Sujith55624202010-01-08 10:36:02 +0530838
Sujith285f2dd2010-01-08 10:36:07 +0530839 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
840 if (ATH_TXQ_SETUP(sc, i))
841 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
842
Sujith285f2dd2010-01-08 10:36:07 +0530843 ath9k_hw_deinit(sc->sc_ah);
844
Sujith736b3a22010-03-17 14:25:24 +0530845 kfree(sc->sc_ah);
846 sc->sc_ah = NULL;
Sujith55624202010-01-08 10:36:02 +0530847}
848
Sujith285f2dd2010-01-08 10:36:07 +0530849void ath9k_deinit_device(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530850{
851 struct ieee80211_hw *hw = sc->hw;
Sujith55624202010-01-08 10:36:02 +0530852
853 ath9k_ps_wakeup(sc);
854
Sujith55624202010-01-08 10:36:02 +0530855 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Sujith285f2dd2010-01-08 10:36:07 +0530856 ath_deinit_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530857
Rajkumar Manoharanc7c18062011-01-27 18:39:38 +0530858 ath9k_ps_restore(sc);
859
Sujith55624202010-01-08 10:36:02 +0530860 ieee80211_unregister_hw(hw);
861 ath_rx_cleanup(sc);
862 ath_tx_cleanup(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530863 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +0530864}
865
866void ath_descdma_cleanup(struct ath_softc *sc,
867 struct ath_descdma *dd,
868 struct list_head *head)
869{
870 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
871 dd->dd_desc_paddr);
872
873 INIT_LIST_HEAD(head);
874 kfree(dd->dd_bufptr);
875 memset(dd, 0, sizeof(*dd));
876}
877
Sujith55624202010-01-08 10:36:02 +0530878/************************/
879/* Module Hooks */
880/************************/
881
882static int __init ath9k_init(void)
883{
884 int error;
885
886 /* Register rate control algorithm */
887 error = ath_rate_control_register();
888 if (error != 0) {
889 printk(KERN_ERR
890 "ath9k: Unable to register rate control "
891 "algorithm: %d\n",
892 error);
893 goto err_out;
894 }
895
Sujith55624202010-01-08 10:36:02 +0530896 error = ath_pci_init();
897 if (error < 0) {
898 printk(KERN_ERR
899 "ath9k: No PCI devices found, driver not installed.\n");
900 error = -ENODEV;
Ben Greeareb272442010-11-29 14:13:22 -0800901 goto err_rate_unregister;
Sujith55624202010-01-08 10:36:02 +0530902 }
903
904 error = ath_ahb_init();
905 if (error < 0) {
906 error = -ENODEV;
907 goto err_pci_exit;
908 }
909
910 return 0;
911
912 err_pci_exit:
913 ath_pci_exit();
914
Sujith55624202010-01-08 10:36:02 +0530915 err_rate_unregister:
916 ath_rate_control_unregister();
917 err_out:
918 return error;
919}
920module_init(ath9k_init);
921
922static void __exit ath9k_exit(void)
923{
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530924 is_ath9k_unloaded = true;
Sujith55624202010-01-08 10:36:02 +0530925 ath_ahb_exit();
926 ath_pci_exit();
Sujith55624202010-01-08 10:36:02 +0530927 ath_rate_control_unregister();
928 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
929}
930module_exit(ath9k_exit);