blob: 0764e84ecc412c636b3bf775f9aa1895303f7859 [file] [log] [blame]
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
4 * Copyright 2006-2009 Solarflare Communications Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11#ifndef EFX_IO_H
12#define EFX_IO_H
13
14#include <linux/io.h>
15#include <linux/spinlock.h>
16
17/**************************************************************************
18 *
19 * NIC register I/O
20 *
21 **************************************************************************
22 *
23 * Notes on locking strategy:
24 *
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +000025 * Most CSRs are 128-bit (oword) and therefore cannot be read or
26 * written atomically. Access from the host is buffered by the Bus
27 * Interface Unit (BIU). Whenever the host reads from the lowest
28 * address of such a register, or from the address of a different such
29 * register, the BIU latches the register's value. Subsequent reads
30 * from higher addresses of the same register will read the latched
31 * value. Whenever the host writes part of such a register, the BIU
32 * collects the written value and does not write to the underlying
33 * register until all 4 dwords have been written. A similar buffering
34 * scheme applies to host access to the NIC's 64-bit SRAM.
Ben Hutchings12d00ca2009-10-23 08:30:46 +000035 *
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +000036 * Access to different CSRs and 64-bit SRAM words must be serialised,
37 * since interleaved access can result in lost writes or lost
38 * information from read-to-clear fields. We use efx_nic::biu_lock
39 * for this. (We could use separate locks for read and write, but
40 * this is not normally a performance bottleneck.)
Ben Hutchings12d00ca2009-10-23 08:30:46 +000041 *
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +000042 * The DMA descriptor pointers (RX_DESC_UPD and TX_DESC_UPD) are
43 * 128-bit but are special-cased in the BIU to avoid the need for
44 * locking in the host:
Ben Hutchings12d00ca2009-10-23 08:30:46 +000045 *
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +000046 * - They are write-only.
47 * - The semantics of writing to these registers are such that
48 * replacing the low 96 bits with zero does not affect functionality.
49 * - If the host writes to the last dword address of such a register
50 * (i.e. the high 32 bits) the underlying register will always be
51 * written. If the collector does not hold values for the low 96
52 * bits of the register, they will be written as zero. Writing to
53 * the last qword does not have this effect and must not be done.
54 * - If the host writes to the address of any other part of such a
55 * register while the collector already holds values for some other
56 * register, the write is discarded and the collector maintains its
57 * current state.
Ben Hutchings12d00ca2009-10-23 08:30:46 +000058 */
59
60#if BITS_PER_LONG == 64
61#define EFX_USE_QWORD_IO 1
62#endif
63
64#ifdef EFX_USE_QWORD_IO
65static inline void _efx_writeq(struct efx_nic *efx, __le64 value,
66 unsigned int reg)
67{
68 __raw_writeq((__force u64)value, efx->membase + reg);
69}
70static inline __le64 _efx_readq(struct efx_nic *efx, unsigned int reg)
71{
72 return (__force __le64)__raw_readq(efx->membase + reg);
73}
74#endif
75
76static inline void _efx_writed(struct efx_nic *efx, __le32 value,
77 unsigned int reg)
78{
79 __raw_writel((__force u32)value, efx->membase + reg);
80}
81static inline __le32 _efx_readd(struct efx_nic *efx, unsigned int reg)
82{
83 return (__force __le32)__raw_readl(efx->membase + reg);
84}
85
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +000086/* Write a normal 128-bit CSR, locking as appropriate. */
Ben Hutchings12d00ca2009-10-23 08:30:46 +000087static inline void efx_writeo(struct efx_nic *efx, efx_oword_t *value,
88 unsigned int reg)
89{
90 unsigned long flags __attribute__ ((unused));
91
Ben Hutchings62776d02010-06-23 11:30:07 +000092 netif_vdbg(efx, hw, efx->net_dev,
93 "writing register %x with " EFX_OWORD_FMT "\n", reg,
94 EFX_OWORD_VAL(*value));
Ben Hutchings12d00ca2009-10-23 08:30:46 +000095
96 spin_lock_irqsave(&efx->biu_lock, flags);
97#ifdef EFX_USE_QWORD_IO
98 _efx_writeq(efx, value->u64[0], reg + 0);
99 wmb();
100 _efx_writeq(efx, value->u64[1], reg + 8);
101#else
102 _efx_writed(efx, value->u32[0], reg + 0);
103 _efx_writed(efx, value->u32[1], reg + 4);
104 _efx_writed(efx, value->u32[2], reg + 8);
105 wmb();
106 _efx_writed(efx, value->u32[3], reg + 12);
107#endif
108 mmiowb();
109 spin_unlock_irqrestore(&efx->biu_lock, flags);
110}
111
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000112/* Write 64-bit SRAM through the supplied mapping, locking as appropriate. */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000113static inline void efx_sram_writeq(struct efx_nic *efx, void __iomem *membase,
114 efx_qword_t *value, unsigned int index)
115{
116 unsigned int addr = index * sizeof(*value);
117 unsigned long flags __attribute__ ((unused));
118
Ben Hutchings62776d02010-06-23 11:30:07 +0000119 netif_vdbg(efx, hw, efx->net_dev,
120 "writing SRAM address %x with " EFX_QWORD_FMT "\n",
121 addr, EFX_QWORD_VAL(*value));
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000122
123 spin_lock_irqsave(&efx->biu_lock, flags);
124#ifdef EFX_USE_QWORD_IO
125 __raw_writeq((__force u64)value->u64[0], membase + addr);
126#else
127 __raw_writel((__force u32)value->u32[0], membase + addr);
128 wmb();
129 __raw_writel((__force u32)value->u32[1], membase + addr + 4);
130#endif
131 mmiowb();
132 spin_unlock_irqrestore(&efx->biu_lock, flags);
133}
134
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000135/* Write a 32-bit CSR or the last dword of a special 128-bit CSR */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000136static inline void efx_writed(struct efx_nic *efx, efx_dword_t *value,
137 unsigned int reg)
138{
Ben Hutchings62776d02010-06-23 11:30:07 +0000139 netif_vdbg(efx, hw, efx->net_dev,
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000140 "writing register %x with "EFX_DWORD_FMT"\n",
Ben Hutchings62776d02010-06-23 11:30:07 +0000141 reg, EFX_DWORD_VAL(*value));
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000142
143 /* No lock required */
144 _efx_writed(efx, value->u32[0], reg);
145}
146
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000147/* Read a 128-bit CSR, locking as appropriate. */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000148static inline void efx_reado(struct efx_nic *efx, efx_oword_t *value,
149 unsigned int reg)
150{
151 unsigned long flags __attribute__ ((unused));
152
153 spin_lock_irqsave(&efx->biu_lock, flags);
154 value->u32[0] = _efx_readd(efx, reg + 0);
155 rmb();
156 value->u32[1] = _efx_readd(efx, reg + 4);
157 value->u32[2] = _efx_readd(efx, reg + 8);
158 value->u32[3] = _efx_readd(efx, reg + 12);
159 spin_unlock_irqrestore(&efx->biu_lock, flags);
160
Ben Hutchings62776d02010-06-23 11:30:07 +0000161 netif_vdbg(efx, hw, efx->net_dev,
162 "read from register %x, got " EFX_OWORD_FMT "\n", reg,
163 EFX_OWORD_VAL(*value));
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000164}
165
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000166/* Read 64-bit SRAM through the supplied mapping, locking as appropriate. */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000167static inline void efx_sram_readq(struct efx_nic *efx, void __iomem *membase,
168 efx_qword_t *value, unsigned int index)
169{
170 unsigned int addr = index * sizeof(*value);
171 unsigned long flags __attribute__ ((unused));
172
173 spin_lock_irqsave(&efx->biu_lock, flags);
174#ifdef EFX_USE_QWORD_IO
175 value->u64[0] = (__force __le64)__raw_readq(membase + addr);
176#else
177 value->u32[0] = (__force __le32)__raw_readl(membase + addr);
178 rmb();
179 value->u32[1] = (__force __le32)__raw_readl(membase + addr + 4);
180#endif
181 spin_unlock_irqrestore(&efx->biu_lock, flags);
182
Ben Hutchings62776d02010-06-23 11:30:07 +0000183 netif_vdbg(efx, hw, efx->net_dev,
184 "read from SRAM address %x, got "EFX_QWORD_FMT"\n",
185 addr, EFX_QWORD_VAL(*value));
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000186}
187
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000188/* Read a 32-bit CSR or SRAM */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000189static inline void efx_readd(struct efx_nic *efx, efx_dword_t *value,
190 unsigned int reg)
191{
192 value->u32[0] = _efx_readd(efx, reg);
Ben Hutchings62776d02010-06-23 11:30:07 +0000193 netif_vdbg(efx, hw, efx->net_dev,
194 "read from register %x, got "EFX_DWORD_FMT"\n",
195 reg, EFX_DWORD_VAL(*value));
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000196}
197
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000198/* Write a 128-bit CSR forming part of a table */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000199static inline void efx_writeo_table(struct efx_nic *efx, efx_oword_t *value,
200 unsigned int reg, unsigned int index)
201{
202 efx_writeo(efx, value, reg + index * sizeof(efx_oword_t));
203}
204
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000205/* Read a 128-bit CSR forming part of a table */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000206static inline void efx_reado_table(struct efx_nic *efx, efx_oword_t *value,
207 unsigned int reg, unsigned int index)
208{
209 efx_reado(efx, value, reg + index * sizeof(efx_oword_t));
210}
211
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000212/* Write a 32-bit CSR forming part of a table, or 32-bit SRAM */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000213static inline void efx_writed_table(struct efx_nic *efx, efx_dword_t *value,
214 unsigned int reg, unsigned int index)
215{
216 efx_writed(efx, value, reg + index * sizeof(efx_oword_t));
217}
218
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000219/* Read a 32-bit CSR forming part of a table, or 32-bit SRAM */
Ben Hutchings5b98c1b2010-06-21 03:06:53 +0000220static inline void efx_readd_table(struct efx_nic *efx, efx_dword_t *value,
221 unsigned int reg, unsigned int index)
222{
223 efx_readd(efx, value, reg + index * sizeof(efx_dword_t));
224}
225
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000226/* Page-mapped register block size */
227#define EFX_PAGE_BLOCK_SIZE 0x2000
228
229/* Calculate offset to page-mapped register block */
230#define EFX_PAGED_REG(page, reg) \
231 ((page) * EFX_PAGE_BLOCK_SIZE + (reg))
232
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000233/* Write the whole of RX_DESC_UPD or TX_DESC_UPD */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000234static inline void efx_writeo_page(struct efx_nic *efx, efx_oword_t *value,
235 unsigned int reg, unsigned int page)
236{
237 efx_writeo(efx, value, EFX_PAGED_REG(page, reg));
238}
239
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000240/* Write a page-mapped 32-bit CSR (EVQ_RPTR or the high bits of
241 * RX_DESC_UPD or TX_DESC_UPD)
242 */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000243static inline void efx_writed_page(struct efx_nic *efx, efx_dword_t *value,
244 unsigned int reg, unsigned int page)
245{
246 efx_writed(efx, value, EFX_PAGED_REG(page, reg));
247}
248
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000249/* Write TIMER_COMMAND. This is a page-mapped 32-bit CSR, but a bug
250 * in the BIU means that writes to TIMER_COMMAND[0] invalidate the
251 * collector register.
252 */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000253static inline void efx_writed_page_locked(struct efx_nic *efx,
254 efx_dword_t *value,
255 unsigned int reg,
256 unsigned int page)
257{
258 unsigned long flags __attribute__ ((unused));
259
260 if (page == 0) {
261 spin_lock_irqsave(&efx->biu_lock, flags);
262 efx_writed(efx, value, EFX_PAGED_REG(page, reg));
263 spin_unlock_irqrestore(&efx->biu_lock, flags);
264 } else {
265 efx_writed(efx, value, EFX_PAGED_REG(page, reg));
266 }
267}
268
269#endif /* EFX_IO_H */