blob: 1e5cf8d594ea36c5227b0a1cfca8e1d15095fbe5 [file] [log] [blame]
Alexander Grafc215c6e2009-10-30 05:47:14 +00001/*
2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License, version 2, as
4 * published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
9 * GNU General Public License for more details.
10 *
11 * You should have received a copy of the GNU General Public License
12 * along with this program; if not, write to the Free Software
13 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
14 *
15 * Copyright SUSE Linux Products GmbH 2009
16 *
17 * Authors: Alexander Graf <agraf@suse.de>
18 */
19
20#include <asm/kvm_ppc.h>
21#include <asm/disassemble.h>
22#include <asm/kvm_book3s.h>
23#include <asm/reg.h>
24
25#define OP_19_XOP_RFID 18
26#define OP_19_XOP_RFI 50
27
28#define OP_31_XOP_MFMSR 83
29#define OP_31_XOP_MTMSR 146
30#define OP_31_XOP_MTMSRD 178
Alexander Graf71db4082010-02-19 11:00:37 +010031#define OP_31_XOP_MTSR 210
Alexander Grafc215c6e2009-10-30 05:47:14 +000032#define OP_31_XOP_MTSRIN 242
33#define OP_31_XOP_TLBIEL 274
34#define OP_31_XOP_TLBIE 306
35#define OP_31_XOP_SLBMTE 402
36#define OP_31_XOP_SLBIE 434
37#define OP_31_XOP_SLBIA 498
Alexander Grafc6648762010-03-24 21:48:24 +010038#define OP_31_XOP_MFSR 595
Alexander Grafc215c6e2009-10-30 05:47:14 +000039#define OP_31_XOP_MFSRIN 659
40#define OP_31_XOP_SLBMFEV 851
41#define OP_31_XOP_EIOIO 854
42#define OP_31_XOP_SLBMFEE 915
43
44/* DCBZ is actually 1014, but we patch it to 1010 so we get a trap */
45#define OP_31_XOP_DCBZ 1010
46
Alexander Grafca7f4202010-03-24 21:48:28 +010047#define OP_LFS 48
48#define OP_LFD 50
49#define OP_STFS 52
50#define OP_STFD 54
51
Alexander Grafd6d549b2010-02-19 11:00:33 +010052#define SPRN_GQR0 912
53#define SPRN_GQR1 913
54#define SPRN_GQR2 914
55#define SPRN_GQR3 915
56#define SPRN_GQR4 916
57#define SPRN_GQR5 917
58#define SPRN_GQR6 918
59#define SPRN_GQR7 919
60
Alexander Grafc215c6e2009-10-30 05:47:14 +000061int kvmppc_core_emulate_op(struct kvm_run *run, struct kvm_vcpu *vcpu,
62 unsigned int inst, int *advance)
63{
64 int emulated = EMULATE_DONE;
65
66 switch (get_op(inst)) {
67 case 19:
68 switch (get_xop(inst)) {
69 case OP_19_XOP_RFID:
70 case OP_19_XOP_RFI:
71 vcpu->arch.pc = vcpu->arch.srr0;
72 kvmppc_set_msr(vcpu, vcpu->arch.srr1);
73 *advance = 0;
74 break;
75
76 default:
77 emulated = EMULATE_FAIL;
78 break;
79 }
80 break;
81 case 31:
82 switch (get_xop(inst)) {
83 case OP_31_XOP_MFMSR:
Alexander Graf8e5b26b2010-01-08 02:58:01 +010084 kvmppc_set_gpr(vcpu, get_rt(inst), vcpu->arch.msr);
Alexander Grafc215c6e2009-10-30 05:47:14 +000085 break;
86 case OP_31_XOP_MTMSRD:
87 {
Alexander Graf8e5b26b2010-01-08 02:58:01 +010088 ulong rs = kvmppc_get_gpr(vcpu, get_rs(inst));
Alexander Grafc215c6e2009-10-30 05:47:14 +000089 if (inst & 0x10000) {
90 vcpu->arch.msr &= ~(MSR_RI | MSR_EE);
91 vcpu->arch.msr |= rs & (MSR_RI | MSR_EE);
92 } else
93 kvmppc_set_msr(vcpu, rs);
94 break;
95 }
96 case OP_31_XOP_MTMSR:
Alexander Graf8e5b26b2010-01-08 02:58:01 +010097 kvmppc_set_msr(vcpu, kvmppc_get_gpr(vcpu, get_rs(inst)));
Alexander Grafc215c6e2009-10-30 05:47:14 +000098 break;
Alexander Grafc6648762010-03-24 21:48:24 +010099 case OP_31_XOP_MFSR:
100 {
101 int srnum;
102
103 srnum = kvmppc_get_field(inst, 12 + 32, 15 + 32);
104 if (vcpu->arch.mmu.mfsrin) {
105 u32 sr;
106 sr = vcpu->arch.mmu.mfsrin(vcpu, srnum);
107 kvmppc_set_gpr(vcpu, get_rt(inst), sr);
108 }
109 break;
110 }
Alexander Grafc215c6e2009-10-30 05:47:14 +0000111 case OP_31_XOP_MFSRIN:
112 {
113 int srnum;
114
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100115 srnum = (kvmppc_get_gpr(vcpu, get_rb(inst)) >> 28) & 0xf;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000116 if (vcpu->arch.mmu.mfsrin) {
117 u32 sr;
118 sr = vcpu->arch.mmu.mfsrin(vcpu, srnum);
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100119 kvmppc_set_gpr(vcpu, get_rt(inst), sr);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000120 }
121 break;
122 }
Alexander Graf71db4082010-02-19 11:00:37 +0100123 case OP_31_XOP_MTSR:
124 vcpu->arch.mmu.mtsrin(vcpu,
125 (inst >> 16) & 0xf,
126 kvmppc_get_gpr(vcpu, get_rs(inst)));
127 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000128 case OP_31_XOP_MTSRIN:
129 vcpu->arch.mmu.mtsrin(vcpu,
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100130 (kvmppc_get_gpr(vcpu, get_rb(inst)) >> 28) & 0xf,
131 kvmppc_get_gpr(vcpu, get_rs(inst)));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000132 break;
133 case OP_31_XOP_TLBIE:
134 case OP_31_XOP_TLBIEL:
135 {
136 bool large = (inst & 0x00200000) ? true : false;
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100137 ulong addr = kvmppc_get_gpr(vcpu, get_rb(inst));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000138 vcpu->arch.mmu.tlbie(vcpu, addr, large);
139 break;
140 }
141 case OP_31_XOP_EIOIO:
142 break;
143 case OP_31_XOP_SLBMTE:
144 if (!vcpu->arch.mmu.slbmte)
145 return EMULATE_FAIL;
146
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100147 vcpu->arch.mmu.slbmte(vcpu,
148 kvmppc_get_gpr(vcpu, get_rs(inst)),
149 kvmppc_get_gpr(vcpu, get_rb(inst)));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000150 break;
151 case OP_31_XOP_SLBIE:
152 if (!vcpu->arch.mmu.slbie)
153 return EMULATE_FAIL;
154
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100155 vcpu->arch.mmu.slbie(vcpu,
156 kvmppc_get_gpr(vcpu, get_rb(inst)));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000157 break;
158 case OP_31_XOP_SLBIA:
159 if (!vcpu->arch.mmu.slbia)
160 return EMULATE_FAIL;
161
162 vcpu->arch.mmu.slbia(vcpu);
163 break;
164 case OP_31_XOP_SLBMFEE:
165 if (!vcpu->arch.mmu.slbmfee) {
166 emulated = EMULATE_FAIL;
167 } else {
168 ulong t, rb;
169
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100170 rb = kvmppc_get_gpr(vcpu, get_rb(inst));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000171 t = vcpu->arch.mmu.slbmfee(vcpu, rb);
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100172 kvmppc_set_gpr(vcpu, get_rt(inst), t);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000173 }
174 break;
175 case OP_31_XOP_SLBMFEV:
176 if (!vcpu->arch.mmu.slbmfev) {
177 emulated = EMULATE_FAIL;
178 } else {
179 ulong t, rb;
180
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100181 rb = kvmppc_get_gpr(vcpu, get_rb(inst));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000182 t = vcpu->arch.mmu.slbmfev(vcpu, rb);
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100183 kvmppc_set_gpr(vcpu, get_rt(inst), t);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000184 }
185 break;
186 case OP_31_XOP_DCBZ:
187 {
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100188 ulong rb = kvmppc_get_gpr(vcpu, get_rb(inst));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000189 ulong ra = 0;
Alexander Graf5467a972010-02-19 11:00:38 +0100190 ulong addr, vaddr;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000191 u32 zeros[8] = { 0, 0, 0, 0, 0, 0, 0, 0 };
192
193 if (get_ra(inst))
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100194 ra = kvmppc_get_gpr(vcpu, get_ra(inst));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000195
196 addr = (ra + rb) & ~31ULL;
197 if (!(vcpu->arch.msr & MSR_SF))
198 addr &= 0xffffffff;
Alexander Graf5467a972010-02-19 11:00:38 +0100199 vaddr = addr;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000200
Alexander Graf5467a972010-02-19 11:00:38 +0100201 if (kvmppc_st(vcpu, &addr, 32, zeros, true)) {
202 vcpu->arch.dear = vaddr;
203 vcpu->arch.fault_dear = vaddr;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000204 to_book3s(vcpu)->dsisr = DSISR_PROTFAULT |
205 DSISR_ISSTORE;
206 kvmppc_book3s_queue_irqprio(vcpu,
207 BOOK3S_INTERRUPT_DATA_STORAGE);
Alexander Graf5467a972010-02-19 11:00:38 +0100208 kvmppc_mmu_pte_flush(vcpu, vaddr, ~0xFFFULL);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000209 }
210
211 break;
212 }
213 default:
214 emulated = EMULATE_FAIL;
215 }
216 break;
217 default:
218 emulated = EMULATE_FAIL;
219 }
220
Alexander Graf831317b2010-02-19 11:00:44 +0100221 if (emulated == EMULATE_FAIL)
222 emulated = kvmppc_emulate_paired_single(run, vcpu);
223
Alexander Grafc215c6e2009-10-30 05:47:14 +0000224 return emulated;
225}
226
Alexander Grafe15a1132009-11-30 03:02:02 +0000227void kvmppc_set_bat(struct kvm_vcpu *vcpu, struct kvmppc_bat *bat, bool upper,
228 u32 val)
229{
230 if (upper) {
231 /* Upper BAT */
232 u32 bl = (val >> 2) & 0x7ff;
233 bat->bepi_mask = (~bl << 17);
234 bat->bepi = val & 0xfffe0000;
235 bat->vs = (val & 2) ? 1 : 0;
236 bat->vp = (val & 1) ? 1 : 0;
237 bat->raw = (bat->raw & 0xffffffff00000000ULL) | val;
238 } else {
239 /* Lower BAT */
240 bat->brpn = val & 0xfffe0000;
241 bat->wimg = (val >> 3) & 0xf;
242 bat->pp = val & 3;
243 bat->raw = (bat->raw & 0x00000000ffffffffULL) | ((u64)val << 32);
244 }
245}
246
Alexander Grafc04a6952010-03-24 21:48:25 +0100247static u32 kvmppc_read_bat(struct kvm_vcpu *vcpu, int sprn)
248{
249 struct kvmppc_vcpu_book3s *vcpu_book3s = to_book3s(vcpu);
250 struct kvmppc_bat *bat;
251
252 switch (sprn) {
253 case SPRN_IBAT0U ... SPRN_IBAT3L:
254 bat = &vcpu_book3s->ibat[(sprn - SPRN_IBAT0U) / 2];
255 break;
256 case SPRN_IBAT4U ... SPRN_IBAT7L:
257 bat = &vcpu_book3s->ibat[4 + ((sprn - SPRN_IBAT4U) / 2)];
258 break;
259 case SPRN_DBAT0U ... SPRN_DBAT3L:
260 bat = &vcpu_book3s->dbat[(sprn - SPRN_DBAT0U) / 2];
261 break;
262 case SPRN_DBAT4U ... SPRN_DBAT7L:
263 bat = &vcpu_book3s->dbat[4 + ((sprn - SPRN_DBAT4U) / 2)];
264 break;
265 default:
266 BUG();
267 }
268
269 if (sprn % 2)
270 return bat->raw >> 32;
271 else
272 return bat->raw;
273}
274
Alexander Grafe15a1132009-11-30 03:02:02 +0000275static void kvmppc_write_bat(struct kvm_vcpu *vcpu, int sprn, u32 val)
Alexander Grafc215c6e2009-10-30 05:47:14 +0000276{
277 struct kvmppc_vcpu_book3s *vcpu_book3s = to_book3s(vcpu);
278 struct kvmppc_bat *bat;
279
280 switch (sprn) {
281 case SPRN_IBAT0U ... SPRN_IBAT3L:
282 bat = &vcpu_book3s->ibat[(sprn - SPRN_IBAT0U) / 2];
283 break;
284 case SPRN_IBAT4U ... SPRN_IBAT7L:
Alexander Grafdba2e122010-02-19 11:00:41 +0100285 bat = &vcpu_book3s->ibat[4 + ((sprn - SPRN_IBAT4U) / 2)];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000286 break;
287 case SPRN_DBAT0U ... SPRN_DBAT3L:
288 bat = &vcpu_book3s->dbat[(sprn - SPRN_DBAT0U) / 2];
289 break;
290 case SPRN_DBAT4U ... SPRN_DBAT7L:
Alexander Grafdba2e122010-02-19 11:00:41 +0100291 bat = &vcpu_book3s->dbat[4 + ((sprn - SPRN_DBAT4U) / 2)];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000292 break;
293 default:
294 BUG();
295 }
296
Alexander Grafe15a1132009-11-30 03:02:02 +0000297 kvmppc_set_bat(vcpu, bat, !(sprn % 2), val);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000298}
299
300int kvmppc_core_emulate_mtspr(struct kvm_vcpu *vcpu, int sprn, int rs)
301{
302 int emulated = EMULATE_DONE;
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100303 ulong spr_val = kvmppc_get_gpr(vcpu, rs);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000304
305 switch (sprn) {
306 case SPRN_SDR1:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100307 to_book3s(vcpu)->sdr1 = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000308 break;
309 case SPRN_DSISR:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100310 to_book3s(vcpu)->dsisr = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000311 break;
312 case SPRN_DAR:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100313 vcpu->arch.dear = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000314 break;
315 case SPRN_HIOR:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100316 to_book3s(vcpu)->hior = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000317 break;
318 case SPRN_IBAT0U ... SPRN_IBAT3L:
319 case SPRN_IBAT4U ... SPRN_IBAT7L:
320 case SPRN_DBAT0U ... SPRN_DBAT3L:
321 case SPRN_DBAT4U ... SPRN_DBAT7L:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100322 kvmppc_write_bat(vcpu, sprn, (u32)spr_val);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000323 /* BAT writes happen so rarely that we're ok to flush
324 * everything here */
325 kvmppc_mmu_pte_flush(vcpu, 0, 0);
Alexander Grafc04a6952010-03-24 21:48:25 +0100326 kvmppc_mmu_flush_segments(vcpu);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000327 break;
328 case SPRN_HID0:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100329 to_book3s(vcpu)->hid[0] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000330 break;
331 case SPRN_HID1:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100332 to_book3s(vcpu)->hid[1] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000333 break;
334 case SPRN_HID2:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100335 to_book3s(vcpu)->hid[2] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000336 break;
Alexander Grafd6d549b2010-02-19 11:00:33 +0100337 case SPRN_HID2_GEKKO:
338 to_book3s(vcpu)->hid[2] = spr_val;
339 /* HID2.PSE controls paired single on gekko */
340 switch (vcpu->arch.pvr) {
341 case 0x00080200: /* lonestar 2.0 */
342 case 0x00088202: /* lonestar 2.2 */
343 case 0x70000100: /* gekko 1.0 */
344 case 0x00080100: /* gekko 2.0 */
345 case 0x00083203: /* gekko 2.3a */
346 case 0x00083213: /* gekko 2.3b */
347 case 0x00083204: /* gekko 2.4 */
348 case 0x00083214: /* gekko 2.4e (8SE) - retail HW2 */
349 if (spr_val & (1 << 29)) { /* HID2.PSE */
350 vcpu->arch.hflags |= BOOK3S_HFLAG_PAIRED_SINGLE;
351 kvmppc_giveup_ext(vcpu, MSR_FP);
352 } else {
353 vcpu->arch.hflags &= ~BOOK3S_HFLAG_PAIRED_SINGLE;
354 }
355 break;
356 }
357 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000358 case SPRN_HID4:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100359 case SPRN_HID4_GEKKO:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100360 to_book3s(vcpu)->hid[4] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000361 break;
362 case SPRN_HID5:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100363 to_book3s(vcpu)->hid[5] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000364 /* guest HID5 set can change is_dcbz32 */
365 if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
366 (mfmsr() & MSR_HV))
367 vcpu->arch.hflags |= BOOK3S_HFLAG_DCBZ32;
368 break;
Alexander Grafd6d549b2010-02-19 11:00:33 +0100369 case SPRN_GQR0:
370 case SPRN_GQR1:
371 case SPRN_GQR2:
372 case SPRN_GQR3:
373 case SPRN_GQR4:
374 case SPRN_GQR5:
375 case SPRN_GQR6:
376 case SPRN_GQR7:
377 to_book3s(vcpu)->gqr[sprn - SPRN_GQR0] = spr_val;
378 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000379 case SPRN_ICTC:
380 case SPRN_THRM1:
381 case SPRN_THRM2:
382 case SPRN_THRM3:
383 case SPRN_CTRLF:
384 case SPRN_CTRLT:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100385 case SPRN_L2CR:
386 case SPRN_MMCR0_GEKKO:
387 case SPRN_MMCR1_GEKKO:
388 case SPRN_PMC1_GEKKO:
389 case SPRN_PMC2_GEKKO:
390 case SPRN_PMC3_GEKKO:
391 case SPRN_PMC4_GEKKO:
392 case SPRN_WPAR_GEKKO:
Alexander Grafc215c6e2009-10-30 05:47:14 +0000393 break;
394 default:
395 printk(KERN_INFO "KVM: invalid SPR write: %d\n", sprn);
396#ifndef DEBUG_SPR
397 emulated = EMULATE_FAIL;
398#endif
399 break;
400 }
401
402 return emulated;
403}
404
405int kvmppc_core_emulate_mfspr(struct kvm_vcpu *vcpu, int sprn, int rt)
406{
407 int emulated = EMULATE_DONE;
408
409 switch (sprn) {
Alexander Grafc04a6952010-03-24 21:48:25 +0100410 case SPRN_IBAT0U ... SPRN_IBAT3L:
411 case SPRN_IBAT4U ... SPRN_IBAT7L:
412 case SPRN_DBAT0U ... SPRN_DBAT3L:
413 case SPRN_DBAT4U ... SPRN_DBAT7L:
414 kvmppc_set_gpr(vcpu, rt, kvmppc_read_bat(vcpu, sprn));
415 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000416 case SPRN_SDR1:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100417 kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->sdr1);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000418 break;
419 case SPRN_DSISR:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100420 kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->dsisr);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000421 break;
422 case SPRN_DAR:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100423 kvmppc_set_gpr(vcpu, rt, vcpu->arch.dear);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000424 break;
425 case SPRN_HIOR:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100426 kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->hior);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000427 break;
428 case SPRN_HID0:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100429 kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->hid[0]);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000430 break;
431 case SPRN_HID1:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100432 kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->hid[1]);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000433 break;
434 case SPRN_HID2:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100435 case SPRN_HID2_GEKKO:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100436 kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->hid[2]);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000437 break;
438 case SPRN_HID4:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100439 case SPRN_HID4_GEKKO:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100440 kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->hid[4]);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000441 break;
442 case SPRN_HID5:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100443 kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->hid[5]);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000444 break;
Alexander Grafd6d549b2010-02-19 11:00:33 +0100445 case SPRN_GQR0:
446 case SPRN_GQR1:
447 case SPRN_GQR2:
448 case SPRN_GQR3:
449 case SPRN_GQR4:
450 case SPRN_GQR5:
451 case SPRN_GQR6:
452 case SPRN_GQR7:
453 kvmppc_set_gpr(vcpu, rt,
454 to_book3s(vcpu)->gqr[sprn - SPRN_GQR0]);
455 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000456 case SPRN_THRM1:
457 case SPRN_THRM2:
458 case SPRN_THRM3:
459 case SPRN_CTRLF:
460 case SPRN_CTRLT:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100461 case SPRN_L2CR:
462 case SPRN_MMCR0_GEKKO:
463 case SPRN_MMCR1_GEKKO:
464 case SPRN_PMC1_GEKKO:
465 case SPRN_PMC2_GEKKO:
466 case SPRN_PMC3_GEKKO:
467 case SPRN_PMC4_GEKKO:
468 case SPRN_WPAR_GEKKO:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100469 kvmppc_set_gpr(vcpu, rt, 0);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000470 break;
471 default:
472 printk(KERN_INFO "KVM: invalid SPR read: %d\n", sprn);
473#ifndef DEBUG_SPR
474 emulated = EMULATE_FAIL;
475#endif
476 break;
477 }
478
479 return emulated;
480}
481
Alexander Grafca7f4202010-03-24 21:48:28 +0100482u32 kvmppc_alignment_dsisr(struct kvm_vcpu *vcpu, unsigned int inst)
483{
484 u32 dsisr = 0;
485
486 /*
487 * This is what the spec says about DSISR bits (not mentioned = 0):
488 *
489 * 12:13 [DS] Set to bits 30:31
490 * 15:16 [X] Set to bits 29:30
491 * 17 [X] Set to bit 25
492 * [D/DS] Set to bit 5
493 * 18:21 [X] Set to bits 21:24
494 * [D/DS] Set to bits 1:4
495 * 22:26 Set to bits 6:10 (RT/RS/FRT/FRS)
496 * 27:31 Set to bits 11:15 (RA)
497 */
498
499 switch (get_op(inst)) {
500 /* D-form */
501 case OP_LFS:
502 case OP_LFD:
503 case OP_STFD:
504 case OP_STFS:
505 dsisr |= (inst >> 12) & 0x4000; /* bit 17 */
506 dsisr |= (inst >> 17) & 0x3c00; /* bits 18:21 */
507 break;
508 /* X-form */
509 case 31:
510 dsisr |= (inst << 14) & 0x18000; /* bits 15:16 */
511 dsisr |= (inst << 8) & 0x04000; /* bit 17 */
512 dsisr |= (inst << 3) & 0x03c00; /* bits 18:21 */
513 break;
514 default:
515 printk(KERN_INFO "KVM: Unaligned instruction 0x%x\n", inst);
516 break;
517 }
518
519 dsisr |= (inst >> 16) & 0x03ff; /* bits 22:31 */
520
521 return dsisr;
522}
523
524ulong kvmppc_alignment_dar(struct kvm_vcpu *vcpu, unsigned int inst)
525{
526 ulong dar = 0;
527 ulong ra;
528
529 switch (get_op(inst)) {
530 case OP_LFS:
531 case OP_LFD:
532 case OP_STFD:
533 case OP_STFS:
534 ra = get_ra(inst);
535 if (ra)
536 dar = kvmppc_get_gpr(vcpu, ra);
537 dar += (s32)((s16)inst);
538 break;
539 case 31:
540 ra = get_ra(inst);
541 if (ra)
542 dar = kvmppc_get_gpr(vcpu, ra);
543 dar += kvmppc_get_gpr(vcpu, get_rb(inst));
544 break;
545 default:
546 printk(KERN_INFO "KVM: Unaligned instruction 0x%x\n", inst);
547 break;
548 }
549
550 return dar;
551}