blob: 67ecd66f26d6cee6c265fa148df05023eeaaa7f9 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
Stephen Hemminger793b8832005-09-14 16:06:14 -070026#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/kernel.h>
28#include <linux/version.h>
29#include <linux/module.h>
30#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080031#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070032#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
35#include <linux/ip.h>
36#include <linux/tcp.h>
37#include <linux/in.h>
38#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080039#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070040#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080041#include <linux/prefetch.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080042#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070043
44#include <asm/irq.h>
45
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47#define SKY2_VLAN_TAG_USED 1
48#endif
49
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050#include "sky2.h"
51
52#define DRV_NAME "sky2"
Stephen Hemminger52c89ca2006-10-17 10:24:18 -070053#define DRV_VERSION "1.10"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054#define PFX DRV_NAME " "
55
56/*
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070059 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070060 */
61
Stephen Hemminger14d02632006-09-26 11:57:43 -070062#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070063#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080065#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080066#define RX_SKB_ALIGN 8
Stephen Hemminger22e11702006-07-12 15:23:48 -070067#define RX_BUF_WRITE 16
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070068
Stephen Hemminger793b8832005-09-14 16:06:14 -070069#define TX_RING_SIZE 512
70#define TX_DEF_PENDING (TX_RING_SIZE - 1)
71#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080072#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070073
74#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070080#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
81
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070082static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070083 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
84 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080085 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070086
Stephen Hemminger793b8832005-09-14 16:06:14 -070087static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070088module_param(debug, int, 0);
89MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
90
Stephen Hemminger14d02632006-09-26 11:57:43 -070091static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080092module_param(copybreak, int, 0);
93MODULE_PARM_DESC(copybreak, "Receive copy threshold");
94
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080095static int disable_msi = 0;
96module_param(disable_msi, int, 0);
97MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
98
Stephen Hemmingere561a832006-10-17 10:20:51 -070099static int idle_timeout = 0;
Stephen Hemminger01bd7562006-05-08 15:11:30 -0700100module_param(idle_timeout, int, 0);
Stephen Hemmingere561a832006-10-17 10:20:51 -0700101MODULE_PARM_DESC(idle_timeout, "Watchdog timer for lost interrupts (ms)");
Stephen Hemminger01bd7562006-05-08 15:11:30 -0700102
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700103static const struct pci_device_id sky2_id_table[] = {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
Stephen Hemminger5f5d83f2006-07-17 15:38:32 -0400124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) },
Stephen Hemminger57fa4422006-07-29 17:21:55 -0700125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) },
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) },
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) },
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) },
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700130 { 0 }
131};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700132
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700133MODULE_DEVICE_TABLE(pci, sky2_id_table);
134
135/* Avoid conditionals by using array */
136static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
137static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700138static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700139
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800140/* This driver supports yukon2 chipset only */
141static const char *yukon2_name[] = {
142 "XL", /* 0xb3 */
143 "EC Ultra", /* 0xb4 */
144 "UNKNOWN", /* 0xb5 */
145 "EC", /* 0xb6 */
146 "FE", /* 0xb7 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700147};
148
Stephen Hemminger793b8832005-09-14 16:06:14 -0700149/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800150static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700151{
152 int i;
153
154 gma_write16(hw, port, GM_SMI_DATA, val);
155 gma_write16(hw, port, GM_SMI_CTRL,
156 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
157
158 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700159 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800160 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700161 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700162 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800163
Stephen Hemminger793b8832005-09-14 16:06:14 -0700164 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800165 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700166}
167
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800168static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700169{
170 int i;
171
Stephen Hemminger793b8832005-09-14 16:06:14 -0700172 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700173 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
174
175 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800176 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
177 *val = gma_read16(hw, port, GM_SMI_DATA);
178 return 0;
179 }
180
Stephen Hemminger793b8832005-09-14 16:06:14 -0700181 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700182 }
183
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800184 return -ETIMEDOUT;
185}
186
187static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
188{
189 u16 v;
190
191 if (__gm_phy_read(hw, port, reg, &v) != 0)
192 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
193 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700194}
195
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +0900196static void sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700197{
198 u16 power_control;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700199 int vaux;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700200
201 pr_debug("sky2_set_power_state %d\n", state);
202 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
203
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800204 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_PMC);
Stephen Hemminger08c06d82006-01-30 11:37:54 -0800205 vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700206 (power_control & PCI_PM_CAP_PME_D3cold);
207
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800208 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700209
210 power_control |= PCI_PM_CTRL_PME_STATUS;
211 power_control &= ~(PCI_PM_CTRL_STATE_MASK);
212
213 switch (state) {
214 case PCI_D0:
215 /* switch power to VCC (WA for VAUX problem) */
216 sky2_write8(hw, B0_POWER_CTRL,
217 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
218
219 /* disable Core Clock Division, */
220 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
221
222 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
223 /* enable bits are inverted */
224 sky2_write8(hw, B2_Y2_CLK_GATE,
225 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
226 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
227 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
228 else
229 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
230
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800231 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700232 u32 reg1;
233
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800234 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
235 reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800236 reg1 &= P_ASPM_CONTROL_MSK;
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800237 sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
238 sky2_pci_write32(hw, PCI_DEV_REG5, 0);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800239 }
240
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700241 break;
242
243 case PCI_D3hot:
244 case PCI_D3cold:
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700245 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
246 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
247 else
248 /* enable bits are inverted */
249 sky2_write8(hw, B2_Y2_CLK_GATE,
250 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
251 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
252 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
253
254 /* switch power to VAUX */
255 if (vaux && state != PCI_D3cold)
256 sky2_write8(hw, B0_POWER_CTRL,
257 (PC_VAUX_ENA | PC_VCC_ENA |
258 PC_VAUX_ON | PC_VCC_OFF));
259 break;
260 default:
261 printk(KERN_ERR PFX "Unknown power state %d\n", state);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700262 }
263
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800264 sky2_pci_write16(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700265 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700266}
267
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700268static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700269{
270 u16 reg;
271
272 /* disable all GMAC IRQ's */
273 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
274 /* disable PHY IRQs */
275 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700276
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700277 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
278 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
279 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
280 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
281
282 reg = gma_read16(hw, port, GM_RX_CTRL);
283 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
284 gma_write16(hw, port, GM_RX_CTRL, reg);
285}
286
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700287/* flow control to advertise bits */
288static const u16 copper_fc_adv[] = {
289 [FC_NONE] = 0,
290 [FC_TX] = PHY_M_AN_ASP,
291 [FC_RX] = PHY_M_AN_PC,
292 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
293};
294
295/* flow control to advertise bits when using 1000BaseX */
296static const u16 fiber_fc_adv[] = {
297 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
298 [FC_TX] = PHY_M_P_ASYM_MD_X,
299 [FC_RX] = PHY_M_P_SYM_MD_X,
300 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
301};
302
303/* flow control to GMA disable bits */
304static const u16 gm_fc_disable[] = {
305 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
306 [FC_TX] = GM_GPCR_FC_RX_DIS,
307 [FC_RX] = GM_GPCR_FC_TX_DIS,
308 [FC_BOTH] = 0,
309};
310
311
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700312static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
313{
314 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700315 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700316
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700317 if (sky2->autoneg == AUTONEG_ENABLE &&
Stephen Hemminger86a31a72006-05-17 14:37:05 -0700318 !(hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700319 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
320
321 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700322 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700323 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
324
325 if (hw->chip_id == CHIP_ID_YUKON_EC)
326 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
327 else
328 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
329
330 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
331 }
332
333 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700334 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700335 if (hw->chip_id == CHIP_ID_YUKON_FE) {
336 /* enable automatic crossover */
337 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
338 } else {
339 /* disable energy detect */
340 ctrl &= ~PHY_M_PC_EN_DET_MSK;
341
342 /* enable automatic crossover */
343 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
344
345 if (sky2->autoneg == AUTONEG_ENABLE &&
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700346 (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700347 ctrl &= ~PHY_M_PC_DSC_MSK;
348 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
349 }
350 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700351 } else {
352 /* workaround for deviation #4.88 (CRC errors) */
353 /* disable Automatic Crossover */
354
355 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700356 }
357
358 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
359
360 /* special setup for PHY 88E1112 Fiber */
361 if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
362 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
363
364 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
365 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
366 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
367 ctrl &= ~PHY_M_MAC_MD_MSK;
368 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700369 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
370
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700371 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700372 /* select page 1 to access Fiber registers */
373 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700374
375 /* for SFP-module set SIGDET polarity to low */
376 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
377 ctrl |= PHY_M_FIB_SIGD_POL;
378 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700379 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700380
381 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700382 }
383
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700384 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700385 ct1000 = 0;
386 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700387 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700388
389 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700390 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700391 if (sky2->advertising & ADVERTISED_1000baseT_Full)
392 ct1000 |= PHY_M_1000C_AFD;
393 if (sky2->advertising & ADVERTISED_1000baseT_Half)
394 ct1000 |= PHY_M_1000C_AHD;
395 if (sky2->advertising & ADVERTISED_100baseT_Full)
396 adv |= PHY_M_AN_100_FD;
397 if (sky2->advertising & ADVERTISED_100baseT_Half)
398 adv |= PHY_M_AN_100_HD;
399 if (sky2->advertising & ADVERTISED_10baseT_Full)
400 adv |= PHY_M_AN_10_FD;
401 if (sky2->advertising & ADVERTISED_10baseT_Half)
402 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700403
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700404 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700405 } else { /* special defines for FIBER (88E1040S only) */
406 if (sky2->advertising & ADVERTISED_1000baseT_Full)
407 adv |= PHY_M_AN_1000X_AFD;
408 if (sky2->advertising & ADVERTISED_1000baseT_Half)
409 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700410
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700411 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700412 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700413
414 /* Restart Auto-negotiation */
415 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
416 } else {
417 /* forced speed/duplex settings */
418 ct1000 = PHY_M_1000C_MSE;
419
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700420 /* Disable auto update for duplex flow control and speed */
421 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700422
423 switch (sky2->speed) {
424 case SPEED_1000:
425 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700426 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700427 break;
428 case SPEED_100:
429 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700430 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700431 break;
432 }
433
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700434 if (sky2->duplex == DUPLEX_FULL) {
435 reg |= GM_GPCR_DUP_FULL;
436 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700437 } else if (sky2->speed < SPEED_1000)
438 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700439
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700440
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700441 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700442
443 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700444 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700445 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
446 else
447 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700448 }
449
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700450 gma_write16(hw, port, GM_GP_CTRL, reg);
451
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700452 if (hw->chip_id != CHIP_ID_YUKON_FE)
453 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
454
455 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
456 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
457
458 /* Setup Phy LED's */
459 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
460 ledover = 0;
461
462 switch (hw->chip_id) {
463 case CHIP_ID_YUKON_FE:
464 /* on 88E3082 these bits are at 11..9 (shifted left) */
465 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
466
467 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
468
469 /* delete ACT LED control bits */
470 ctrl &= ~PHY_M_FELP_LED1_MSK;
471 /* change ACT LED control to blink mode */
472 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
473 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
474 break;
475
476 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700477 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700478
479 /* select page 3 to access LED control register */
480 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
481
482 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700483 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
484 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
485 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
486 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
487 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700488
489 /* set Polarity Control register */
490 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700491 (PHY_M_POLC_LS1_P_MIX(4) |
492 PHY_M_POLC_IS0_P_MIX(4) |
493 PHY_M_POLC_LOS_CTRL(2) |
494 PHY_M_POLC_INIT_CTRL(2) |
495 PHY_M_POLC_STA1_CTRL(2) |
496 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700497
498 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700499 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700500 break;
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700501 case CHIP_ID_YUKON_EC_U:
502 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
503
504 /* select page 3 to access LED control register */
505 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
506
507 /* set LED Function Control register */
508 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
509 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
510 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
511 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
512 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
513
514 /* set Blink Rate in LED Timer Control Register */
515 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
516 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
517 /* restore page register */
518 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
519 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700520
521 default:
522 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
523 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
524 /* turn off the Rx LED (LED_RX) */
525 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
526 }
527
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700528 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == CHIP_REV_YU_EC_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800529 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700530 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
531 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
532
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800533 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700534 gm_phy_write(hw, port, 0x18, 0xaa99);
535 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700536
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800537 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700538 gm_phy_write(hw, port, 0x18, 0xa204);
539 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800540
541 /* set page register to 0 */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700542 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800543 } else {
544 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
545
546 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
547 /* turn on 100 Mbps LED (LED_LINK100) */
548 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
549 }
550
551 if (ledover)
552 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
553
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700554 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700555
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700556 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700557 if (sky2->autoneg == AUTONEG_ENABLE)
558 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
559 else
560 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
561}
562
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700563static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
564{
565 u32 reg1;
566 static const u32 phy_power[]
567 = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
568
569 /* looks like this XL is back asswards .. */
570 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
571 onoff = !onoff;
572
573 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
574
575 if (onoff)
576 /* Turn off phy power saving */
577 reg1 &= ~phy_power[port];
578 else
579 reg1 |= phy_power[port];
580
581 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700582 sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700583 udelay(100);
584}
585
Stephen Hemminger1b537562005-12-20 15:08:07 -0800586/* Force a renegotiation */
587static void sky2_phy_reinit(struct sky2_port *sky2)
588{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800589 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800590 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800591 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800592}
593
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700594static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
595{
596 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
597 u16 reg;
598 int i;
599 const u8 *addr = hw->dev[port]->dev_addr;
600
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800601 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
602 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700603
604 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
605
Stephen Hemminger793b8832005-09-14 16:06:14 -0700606 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700607 /* WA DEV_472 -- looks like crossed wires on port 2 */
608 /* clear GMAC 1 Control reset */
609 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
610 do {
611 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
612 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
613 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
614 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
615 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
616 }
617
Stephen Hemminger793b8832005-09-14 16:06:14 -0700618 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700619
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700620 /* Enable Transmit FIFO Underrun */
621 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
622
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800623 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700624 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800625 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700626
627 /* MIB clear */
628 reg = gma_read16(hw, port, GM_PHY_ADDR);
629 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
630
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700631 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
632 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700633 gma_write16(hw, port, GM_PHY_ADDR, reg);
634
635 /* transmit control */
636 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
637
638 /* receive control reg: unicast + multicast + no FCS */
639 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700640 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700641
642 /* transmit flow control */
643 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
644
645 /* transmit parameter */
646 gma_write16(hw, port, GM_TX_PARAM,
647 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
648 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
649 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
650 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
651
652 /* serial mode register */
653 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700654 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700655
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700656 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700657 reg |= GM_SMOD_JUMBO_ENA;
658
659 gma_write16(hw, port, GM_SERIAL_MODE, reg);
660
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700661 /* virtual address for data */
662 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
663
Stephen Hemminger793b8832005-09-14 16:06:14 -0700664 /* physical address: used for pause frames */
665 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
666
667 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700668 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
669 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
670 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
671
672 /* Configure Rx MAC FIFO */
673 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger70f1be42006-03-07 11:06:37 -0800674 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
675 GMF_OPER_ON | GMF_RX_F_FL_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700676
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700677 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800678 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700679
Stephen Hemminger793b8832005-09-14 16:06:14 -0700680 /* Set threshold to 0xa (64 bytes)
681 * ASF disabled so no need to do WA dev #4.30
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700682 */
683 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
684
685 /* Configure Tx MAC FIFO */
686 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
687 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800688
689 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Stephen Hemminger6e532cf2006-10-09 15:49:27 -0700690 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 512/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800691 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
692 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
693 /* set Tx GMAC FIFO Almost Empty Threshold */
694 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
695 /* Disable Store & Forward mode for TX */
696 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
697 }
698 }
699
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700700}
701
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800702/* Assign Ram Buffer allocation.
703 * start and end are in units of 4k bytes
704 * ram registers are in units of 64bit words
705 */
706static void sky2_ramset(struct sky2_hw *hw, u16 q, u8 startk, u8 endk)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700707{
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800708 u32 start, end;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700709
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800710 start = startk * 4096/8;
711 end = (endk * 4096/8) - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700712
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700713 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
714 sky2_write32(hw, RB_ADDR(q, RB_START), start);
715 sky2_write32(hw, RB_ADDR(q, RB_END), end);
716 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
717 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
718
719 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800720 u32 space = (endk - startk) * 4096/8;
721 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700722
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800723 /* On receive queue's set the thresholds
724 * give receiver priority when > 3/4 full
725 * send pause when down to 2K
726 */
727 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
728 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700729
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800730 tp = space - 2048/8;
731 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
732 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700733 } else {
734 /* Enable store & forward on Tx queue's because
735 * Tx FIFO is only 1K on Yukon
736 */
737 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
738 }
739
740 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700741 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700742}
743
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700744/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800745static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700746{
747 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
748 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
749 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800750 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700751}
752
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700753/* Setup prefetch unit registers. This is the interface between
754 * hardware and driver list elements
755 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800756static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700757 u64 addr, u32 last)
758{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700759 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
760 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
761 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
762 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
763 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
764 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700765
766 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700767}
768
Stephen Hemminger793b8832005-09-14 16:06:14 -0700769static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
770{
771 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
772
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700773 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700774 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700775 return le;
776}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700777
Stephen Hemminger291ea612006-09-26 11:57:41 -0700778static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
779 struct sky2_tx_le *le)
780{
781 return sky2->tx_ring + (le - sky2->tx_le);
782}
783
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800784/* Update chip's next pointer */
785static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700786{
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700787 q = Y2_QADDR(q, PREF_UNIT_PUT_IDX);
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800788 wmb();
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700789 sky2_write16(hw, q, idx);
790 sky2_read16(hw, q);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700791}
792
Stephen Hemminger793b8832005-09-14 16:06:14 -0700793
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700794static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
795{
796 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700797 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700798 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700799 return le;
800}
801
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800802/* Return high part of DMA address (could be 32 or 64 bit) */
803static inline u32 high32(dma_addr_t a)
804{
Stephen Hemmingera0361192006-01-17 13:43:16 -0800805 return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800806}
807
Stephen Hemminger14d02632006-09-26 11:57:43 -0700808/* Build description to hardware for one receive segment */
809static void sky2_rx_add(struct sky2_port *sky2, u8 op,
810 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700811{
812 struct sky2_rx_le *le;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800813 u32 hi = high32(map);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700814
Stephen Hemminger793b8832005-09-14 16:06:14 -0700815 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700816 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700817 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700818 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800819 sky2->rx_addr64 = high32(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700820 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700821
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700822 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800823 le->addr = cpu_to_le32((u32) map);
824 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -0700825 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700826}
827
Stephen Hemminger14d02632006-09-26 11:57:43 -0700828/* Build description to hardware for one possibly fragmented skb */
829static void sky2_rx_submit(struct sky2_port *sky2,
830 const struct rx_ring_info *re)
831{
832 int i;
833
834 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
835
836 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
837 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
838}
839
840
841static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
842 unsigned size)
843{
844 struct sk_buff *skb = re->skb;
845 int i;
846
847 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
848 pci_unmap_len_set(re, data_size, size);
849
850 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
851 re->frag_addr[i] = pci_map_page(pdev,
852 skb_shinfo(skb)->frags[i].page,
853 skb_shinfo(skb)->frags[i].page_offset,
854 skb_shinfo(skb)->frags[i].size,
855 PCI_DMA_FROMDEVICE);
856}
857
858static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
859{
860 struct sk_buff *skb = re->skb;
861 int i;
862
863 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
864 PCI_DMA_FROMDEVICE);
865
866 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
867 pci_unmap_page(pdev, re->frag_addr[i],
868 skb_shinfo(skb)->frags[i].size,
869 PCI_DMA_FROMDEVICE);
870}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700871
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700872/* Tell chip where to start receive checksum.
873 * Actually has two checksums, but set both same to avoid possible byte
874 * order problems.
875 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700876static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700877{
878 struct sky2_rx_le *le;
879
Stephen Hemminger793b8832005-09-14 16:06:14 -0700880 le = sky2_next_rx(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -0700881 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700882 le->ctrl = 0;
883 le->opcode = OP_TCPSTART | HW_OWNER;
884
Stephen Hemminger793b8832005-09-14 16:06:14 -0700885 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700886 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
887 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
888
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700889}
890
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700891/*
892 * The RX Stop command will not work for Yukon-2 if the BMU does not
893 * reach the end of packet and since we can't make sure that we have
894 * incoming data, we must reset the BMU while it is not doing a DMA
895 * transfer. Since it is possible that the RX path is still active,
896 * the RX RAM buffer will be stopped first, so any possible incoming
897 * data will not trigger a DMA. After the RAM buffer is stopped, the
898 * BMU is polled until any DMA in progress is ended and only then it
899 * will be reset.
900 */
901static void sky2_rx_stop(struct sky2_port *sky2)
902{
903 struct sky2_hw *hw = sky2->hw;
904 unsigned rxq = rxqaddr[sky2->port];
905 int i;
906
907 /* disable the RAM Buffer receive queue */
908 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
909
910 for (i = 0; i < 0xffff; i++)
911 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
912 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
913 goto stopped;
914
915 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
916 sky2->netdev->name);
917stopped:
918 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
919
920 /* reset the Rx prefetch unit */
921 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
922}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700923
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700924/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700925static void sky2_rx_clean(struct sky2_port *sky2)
926{
927 unsigned i;
928
929 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700930 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -0700931 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700932
933 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -0700934 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700935 kfree_skb(re->skb);
936 re->skb = NULL;
937 }
938 }
939}
940
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800941/* Basic MII support */
942static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
943{
944 struct mii_ioctl_data *data = if_mii(ifr);
945 struct sky2_port *sky2 = netdev_priv(dev);
946 struct sky2_hw *hw = sky2->hw;
947 int err = -EOPNOTSUPP;
948
949 if (!netif_running(dev))
950 return -ENODEV; /* Phy still in reset */
951
Stephen Hemmingerd89e1342006-03-20 15:48:20 -0800952 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800953 case SIOCGMIIPHY:
954 data->phy_id = PHY_ADDR_MARV;
955
956 /* fallthru */
957 case SIOCGMIIREG: {
958 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800959
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800960 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800961 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800962 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800963
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800964 data->val_out = val;
965 break;
966 }
967
968 case SIOCSMIIREG:
969 if (!capable(CAP_NET_ADMIN))
970 return -EPERM;
971
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800972 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800973 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
974 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800975 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800976 break;
977 }
978 return err;
979}
980
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700981#ifdef SKY2_VLAN_TAG_USED
982static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
983{
984 struct sky2_port *sky2 = netdev_priv(dev);
985 struct sky2_hw *hw = sky2->hw;
986 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700987
Stephen Hemminger2bb8c262006-09-26 11:57:42 -0700988 netif_tx_lock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700989
990 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
991 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
992 sky2->vlgrp = grp;
993
Stephen Hemminger2bb8c262006-09-26 11:57:42 -0700994 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700995}
996
997static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
998{
999 struct sky2_port *sky2 = netdev_priv(dev);
1000 struct sky2_hw *hw = sky2->hw;
1001 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001002
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001003 netif_tx_lock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001004
1005 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
1006 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
1007 if (sky2->vlgrp)
1008 sky2->vlgrp->vlan_devices[vid] = NULL;
1009
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001010 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001011}
1012#endif
1013
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001014/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001015 * Allocate an skb for receiving. If the MTU is large enough
1016 * make the skb non-linear with a fragment list of pages.
1017 *
Stephen Hemminger82788c72006-01-17 13:43:10 -08001018 * It appears the hardware has a bug in the FIFO logic that
1019 * cause it to hang if the FIFO gets overrun and the receive buffer
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001020 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
1021 * aligned except if slab debugging is enabled.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001022 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001023static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001024{
1025 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001026 unsigned long p;
1027 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001028
Stephen Hemminger14d02632006-09-26 11:57:43 -07001029 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
1030 if (!skb)
1031 goto nomem;
1032
1033 p = (unsigned long) skb->data;
1034 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
1035
1036 for (i = 0; i < sky2->rx_nfrags; i++) {
1037 struct page *page = alloc_page(GFP_ATOMIC);
1038
1039 if (!page)
1040 goto free_partial;
1041 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001042 }
1043
1044 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001045free_partial:
1046 kfree_skb(skb);
1047nomem:
1048 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001049}
1050
1051/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001052 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001053 * Normal case this ends up creating one list element for skb
1054 * in the receive ring. Worst case if using large MTU and each
1055 * allocation falls on a different 64 bit region, that results
1056 * in 6 list elements per ring entry.
1057 * One element is used for checksum enable/disable, and one
1058 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001059 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001060static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001061{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001062 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001063 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001064 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger14d02632006-09-26 11:57:43 -07001065 unsigned i, size, space, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001066
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001067 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001068 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001069
1070 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) {
1071 /* MAC Rx RAM Read is controlled by hardware */
1072 sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
1073 }
1074
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001075 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1076
1077 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001078
Stephen Hemminger14d02632006-09-26 11:57:43 -07001079 /* Space needed for frame data + headers rounded up */
1080 size = ALIGN(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8)
1081 + 8;
1082
1083 /* Stopping point for hardware truncation */
1084 thresh = (size - 8) / sizeof(u32);
1085
1086 /* Account for overhead of skb - to avoid order > 0 allocation */
1087 space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
1088 + sizeof(struct skb_shared_info);
1089
1090 sky2->rx_nfrags = space >> PAGE_SHIFT;
1091 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1092
1093 if (sky2->rx_nfrags != 0) {
1094 /* Compute residue after pages */
1095 space = sky2->rx_nfrags << PAGE_SHIFT;
1096
1097 if (space < size)
1098 size -= space;
1099 else
1100 size = 0;
1101
1102 /* Optimize to handle small packets and headers */
1103 if (size < copybreak)
1104 size = copybreak;
1105 if (size < ETH_HLEN)
1106 size = ETH_HLEN;
1107 }
1108 sky2->rx_data_size = size;
1109
1110 /* Fill Rx ring */
1111 for (i = 0; i < sky2->rx_pending; i++) {
1112 re = sky2->rx_ring + i;
1113
1114 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001115 if (!re->skb)
1116 goto nomem;
1117
Stephen Hemminger14d02632006-09-26 11:57:43 -07001118 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1119 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001120 }
1121
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001122 /*
1123 * The receiver hangs if it receives frames larger than the
1124 * packet buffer. As a workaround, truncate oversize frames, but
1125 * the register is limited to 9 bits, so if you do frames > 2052
1126 * you better get the MTU right!
1127 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001128 if (thresh > 0x1ff)
1129 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1130 else {
1131 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1132 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1133 }
1134
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001135 /* Tell chip about available buffers */
1136 sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001137 return 0;
1138nomem:
1139 sky2_rx_clean(sky2);
1140 return -ENOMEM;
1141}
1142
1143/* Bring up network interface. */
1144static int sky2_up(struct net_device *dev)
1145{
1146 struct sky2_port *sky2 = netdev_priv(dev);
1147 struct sky2_hw *hw = sky2->hw;
1148 unsigned port = sky2->port;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001149 u32 ramsize, rxspace, imask;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001150 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001151 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001152
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001153 /*
1154 * On dual port PCI-X card, there is an problem where status
1155 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001156 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001157 if (otherdev && netif_running(otherdev) &&
1158 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1159 struct sky2_port *osky2 = netdev_priv(otherdev);
1160 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001161
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001162 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1163 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1164 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1165
1166 sky2->rx_csum = 0;
1167 osky2->rx_csum = 0;
1168 }
1169
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001170 if (netif_msg_ifup(sky2))
1171 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1172
1173 /* must be power of 2 */
1174 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001175 TX_RING_SIZE *
1176 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001177 &sky2->tx_le_map);
1178 if (!sky2->tx_le)
1179 goto err_out;
1180
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001181 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001182 GFP_KERNEL);
1183 if (!sky2->tx_ring)
1184 goto err_out;
1185 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001186
1187 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1188 &sky2->rx_le_map);
1189 if (!sky2->rx_le)
1190 goto err_out;
1191 memset(sky2->rx_le, 0, RX_LE_BYTES);
1192
Stephen Hemminger291ea612006-09-26 11:57:41 -07001193 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001194 GFP_KERNEL);
1195 if (!sky2->rx_ring)
1196 goto err_out;
1197
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001198 sky2_phy_power(hw, port, 1);
1199
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001200 sky2_mac_init(hw, port);
1201
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001202 /* Determine available ram buffer space (in 4K blocks).
1203 * Note: not sure about the FE setting below yet
1204 */
1205 if (hw->chip_id == CHIP_ID_YUKON_FE)
1206 ramsize = 4;
1207 else
1208 ramsize = sky2_read8(hw, B2_E_0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001209
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001210 /* Give transmitter one third (rounded up) */
1211 rxspace = ramsize - (ramsize + 2) / 3;
1212
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001213 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001214 sky2_ramset(hw, txqaddr[port], rxspace, ramsize);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001215
Stephen Hemminger793b8832005-09-14 16:06:14 -07001216 /* Make sure SyncQ is disabled */
1217 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1218 RB_RST_SET);
1219
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001220 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001221
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001222 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001223 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1224 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001225 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001226
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001227 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1228 TX_RING_SIZE - 1);
1229
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001230 err = sky2_rx_start(sky2);
1231 if (err)
1232 goto err_out;
1233
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001234 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001235 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001236 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001237 sky2_write32(hw, B0_IMSK, imask);
1238
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001239 return 0;
1240
1241err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001242 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001243 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1244 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001245 sky2->rx_le = NULL;
1246 }
1247 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001248 pci_free_consistent(hw->pdev,
1249 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1250 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001251 sky2->tx_le = NULL;
1252 }
1253 kfree(sky2->tx_ring);
1254 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001255
Stephen Hemminger1b537562005-12-20 15:08:07 -08001256 sky2->tx_ring = NULL;
1257 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001258 return err;
1259}
1260
Stephen Hemminger793b8832005-09-14 16:06:14 -07001261/* Modular subtraction in ring */
1262static inline int tx_dist(unsigned tail, unsigned head)
1263{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001264 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001265}
1266
1267/* Number of list elements available for next tx */
1268static inline int tx_avail(const struct sky2_port *sky2)
1269{
1270 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1271}
1272
1273/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001274static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001275{
1276 unsigned count;
1277
1278 count = sizeof(dma_addr_t) / sizeof(u32);
1279 count += skb_shinfo(skb)->nr_frags * count;
1280
Herbert Xu89114af2006-07-08 13:34:32 -07001281 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001282 ++count;
1283
Patrick McHardy84fa7932006-08-29 16:44:56 -07001284 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001285 ++count;
1286
1287 return count;
1288}
1289
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001290/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001291 * Put one packet in ring for transmit.
1292 * A single packet can generate multiple list elements, and
1293 * the number of ring elements will probably be less than the number
1294 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001295 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001296static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1297{
1298 struct sky2_port *sky2 = netdev_priv(dev);
1299 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001300 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001301 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001302 unsigned i, len;
1303 dma_addr_t mapping;
1304 u32 addr64;
1305 u16 mss;
1306 u8 ctrl;
1307
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001308 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1309 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001310
Stephen Hemminger793b8832005-09-14 16:06:14 -07001311 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001312 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1313 dev->name, sky2->tx_prod, skb->len);
1314
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001315 len = skb_headlen(skb);
1316 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001317 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001318
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001319 /* Send high bits if changed or crosses boundary */
1320 if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001321 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001322 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001323 le->opcode = OP_ADDR64 | HW_OWNER;
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001324 sky2->tx_addr64 = high32(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001325 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001326
1327 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001328 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001329 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001330 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
1331 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
1332 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001333
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001334 if (mss != sky2->tx_last_mss) {
1335 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001336 le->addr = cpu_to_le32(mss);
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001337 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001338 sky2->tx_last_mss = mss;
1339 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001340 }
1341
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001342 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001343#ifdef SKY2_VLAN_TAG_USED
1344 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1345 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1346 if (!le) {
1347 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001348 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001349 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001350 } else
1351 le->opcode |= OP_VLAN;
1352 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1353 ctrl |= INS_VLAN;
1354 }
1355#endif
1356
1357 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001358 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001359 unsigned offset = skb->h.raw - skb->data;
1360 u32 tcpsum;
1361
1362 tcpsum = offset << 16; /* sum start */
1363 tcpsum |= offset + skb->csum; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001364
1365 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1366 if (skb->nh.iph->protocol == IPPROTO_UDP)
1367 ctrl |= UDPTCP;
1368
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001369 if (tcpsum != sky2->tx_tcpsum) {
1370 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001371
1372 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001373 le->addr = cpu_to_le32(tcpsum);
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001374 le->length = 0; /* initial checksum value */
1375 le->ctrl = 1; /* one packet */
1376 le->opcode = OP_TCPLISW | HW_OWNER;
1377 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001378 }
1379
1380 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001381 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001382 le->length = cpu_to_le16(len);
1383 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001384 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001385
Stephen Hemminger291ea612006-09-26 11:57:41 -07001386 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001387 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001388 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001389 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001390
1391 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001392 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001393
1394 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1395 frag->size, PCI_DMA_TODEVICE);
Stephen Hemmingera0361192006-01-17 13:43:16 -08001396 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001397 if (addr64 != sky2->tx_addr64) {
1398 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001399 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001400 le->ctrl = 0;
1401 le->opcode = OP_ADDR64 | HW_OWNER;
1402 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001403 }
1404
1405 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001406 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001407 le->length = cpu_to_le16(frag->size);
1408 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001409 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001410
Stephen Hemminger291ea612006-09-26 11:57:41 -07001411 re = tx_le_re(sky2, le);
1412 re->skb = skb;
1413 pci_unmap_addr_set(re, mapaddr, mapping);
1414 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001415 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001416
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001417 le->ctrl |= EOP;
1418
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001419 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1420 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001421
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001422 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001423
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001424 dev->trans_start = jiffies;
1425 return NETDEV_TX_OK;
1426}
1427
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001428/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001429 * Free ring elements from starting at tx_cons until "done"
1430 *
1431 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001432 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001433 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001434static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001435{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001436 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001437 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001438 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001439
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001440 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001441
Stephen Hemminger291ea612006-09-26 11:57:41 -07001442 for (idx = sky2->tx_cons; idx != done;
1443 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1444 struct sky2_tx_le *le = sky2->tx_le + idx;
1445 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001446
Stephen Hemminger291ea612006-09-26 11:57:41 -07001447 switch(le->opcode & ~HW_OWNER) {
1448 case OP_LARGESEND:
1449 case OP_PACKET:
1450 pci_unmap_single(pdev,
1451 pci_unmap_addr(re, mapaddr),
1452 pci_unmap_len(re, maplen),
1453 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001454 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001455 case OP_BUFFER:
1456 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1457 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001458 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001459 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001460 }
1461
Stephen Hemminger291ea612006-09-26 11:57:41 -07001462 if (le->ctrl & EOP) {
1463 if (unlikely(netif_msg_tx_done(sky2)))
1464 printk(KERN_DEBUG "%s: tx done %u\n",
1465 dev->name, idx);
1466 dev_kfree_skb(re->skb);
1467 }
1468
1469 le->opcode = 0; /* paranoia */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001470 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001471
Stephen Hemminger291ea612006-09-26 11:57:41 -07001472 sky2->tx_cons = idx;
Stephen Hemminger22e11702006-07-12 15:23:48 -07001473 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001474 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001475}
1476
1477/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001478static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001479{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001480 struct sky2_port *sky2 = netdev_priv(dev);
1481
1482 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001483 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001484 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001485}
1486
1487/* Network shutdown */
1488static int sky2_down(struct net_device *dev)
1489{
1490 struct sky2_port *sky2 = netdev_priv(dev);
1491 struct sky2_hw *hw = sky2->hw;
1492 unsigned port = sky2->port;
1493 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001494 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001495
Stephen Hemminger1b537562005-12-20 15:08:07 -08001496 /* Never really got started! */
1497 if (!sky2->tx_le)
1498 return 0;
1499
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001500 if (netif_msg_ifdown(sky2))
1501 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1502
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001503 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001504 netif_stop_queue(dev);
1505
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001506 /* Disable port IRQ */
1507 imask = sky2_read32(hw, B0_IMSK);
1508 imask &= ~portirq_msk[port];
1509 sky2_write32(hw, B0_IMSK, imask);
1510
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001511 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001513 /* Stop transmitter */
1514 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1515 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1516
1517 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001518 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001519
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001520 /* WA for dev. #4.209 */
1521 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1522 && hw->chip_rev == CHIP_REV_YU_EC_U_A1)
1523 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1524 sky2->speed != SPEED_1000 ?
1525 TX_STFW_ENA : TX_STFW_DIS);
1526
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001527 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001528 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001529 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1530
1531 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1532
1533 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001534 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1535 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001536 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1537
1538 /* Disable Force Sync bit and Enable Alloc bit */
1539 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1540 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1541
1542 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1543 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1544 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1545
1546 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001547 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1548 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001549
1550 /* Reset the Tx prefetch units */
1551 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1552 PREF_UNIT_RST_SET);
1553
1554 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1555
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001556 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001557
1558 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1559 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1560
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001561 sky2_phy_power(hw, port, 0);
1562
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001563 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001564 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1565
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001566 synchronize_irq(hw->pdev->irq);
1567
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001568 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001569 sky2_rx_clean(sky2);
1570
1571 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1572 sky2->rx_le, sky2->rx_le_map);
1573 kfree(sky2->rx_ring);
1574
1575 pci_free_consistent(hw->pdev,
1576 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1577 sky2->tx_le, sky2->tx_le_map);
1578 kfree(sky2->tx_ring);
1579
Stephen Hemminger1b537562005-12-20 15:08:07 -08001580 sky2->tx_le = NULL;
1581 sky2->rx_le = NULL;
1582
1583 sky2->rx_ring = NULL;
1584 sky2->tx_ring = NULL;
1585
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001586 return 0;
1587}
1588
1589static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1590{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07001591 if (!sky2_is_copper(hw))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001592 return SPEED_1000;
1593
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001594 if (hw->chip_id == CHIP_ID_YUKON_FE)
1595 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1596
1597 switch (aux & PHY_M_PS_SPEED_MSK) {
1598 case PHY_M_PS_SPEED_1000:
1599 return SPEED_1000;
1600 case PHY_M_PS_SPEED_100:
1601 return SPEED_100;
1602 default:
1603 return SPEED_10;
1604 }
1605}
1606
1607static void sky2_link_up(struct sky2_port *sky2)
1608{
1609 struct sky2_hw *hw = sky2->hw;
1610 unsigned port = sky2->port;
1611 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001612 static const char *fc_name[] = {
1613 [FC_NONE] = "none",
1614 [FC_TX] = "tx",
1615 [FC_RX] = "rx",
1616 [FC_BOTH] = "both",
1617 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001618
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001619 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001620 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001621 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1622 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001623
1624 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1625
1626 netif_carrier_on(sky2->netdev);
1627 netif_wake_queue(sky2->netdev);
1628
1629 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001630 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001631 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1632
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001633 if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001634 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001635 u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
1636
1637 switch(sky2->speed) {
1638 case SPEED_10:
1639 led |= PHY_M_LEDC_INIT_CTRL(7);
1640 break;
1641
1642 case SPEED_100:
1643 led |= PHY_M_LEDC_STA1_CTRL(7);
1644 break;
1645
1646 case SPEED_1000:
1647 led |= PHY_M_LEDC_STA0_CTRL(7);
1648 break;
1649 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001650
1651 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001652 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001653 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1654 }
1655
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001656 if (netif_msg_link(sky2))
1657 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001658 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001659 sky2->netdev->name, sky2->speed,
1660 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001661 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001662}
1663
1664static void sky2_link_down(struct sky2_port *sky2)
1665{
1666 struct sky2_hw *hw = sky2->hw;
1667 unsigned port = sky2->port;
1668 u16 reg;
1669
1670 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1671
1672 reg = gma_read16(hw, port, GM_GP_CTRL);
1673 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1674 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001675
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001676 if (sky2->flow_status == FC_RX) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001677 /* restore Asymmetric Pause bit */
1678 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001679 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1680 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001681 }
1682
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001683 netif_carrier_off(sky2->netdev);
1684 netif_stop_queue(sky2->netdev);
1685
1686 /* Turn on link LED */
1687 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1688
1689 if (netif_msg_link(sky2))
1690 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001691
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001692 sky2_phy_init(hw, port);
1693}
1694
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001695static enum flow_control sky2_flow(int rx, int tx)
1696{
1697 if (rx)
1698 return tx ? FC_BOTH : FC_RX;
1699 else
1700 return tx ? FC_TX : FC_NONE;
1701}
1702
Stephen Hemminger793b8832005-09-14 16:06:14 -07001703static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1704{
1705 struct sky2_hw *hw = sky2->hw;
1706 unsigned port = sky2->port;
1707 u16 lpa;
1708
1709 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1710
1711 if (lpa & PHY_M_AN_RF) {
1712 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1713 return -1;
1714 }
1715
Stephen Hemminger793b8832005-09-14 16:06:14 -07001716 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1717 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1718 sky2->netdev->name);
1719 return -1;
1720 }
1721
Stephen Hemminger793b8832005-09-14 16:06:14 -07001722 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001723 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001724
1725 /* Pause bits are offset (9..8) */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001726 if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001727 aux >>= 6;
1728
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001729 sky2->flow_status = sky2_flow(aux & PHY_M_PS_RX_P_EN,
1730 aux & PHY_M_PS_TX_P_EN);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001731
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001732 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001733 && hw->chip_id != CHIP_ID_YUKON_EC_U)
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001734 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001735
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001736 if (aux & PHY_M_PS_RX_P_EN)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001737 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1738 else
1739 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1740
1741 return 0;
1742}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001743
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001744/* Interrupt from PHY */
1745static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001746{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001747 struct net_device *dev = hw->dev[port];
1748 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001749 u16 istatus, phystat;
1750
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001751 if (!netif_running(dev))
1752 return;
1753
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001754 spin_lock(&sky2->phy_lock);
1755 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1756 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1757
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001758 if (netif_msg_intr(sky2))
1759 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1760 sky2->netdev->name, istatus, phystat);
1761
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001762 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001763 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001764 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001765 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001766 }
1767
Stephen Hemminger793b8832005-09-14 16:06:14 -07001768 if (istatus & PHY_M_IS_LSP_CHANGE)
1769 sky2->speed = sky2_phy_speed(hw, phystat);
1770
1771 if (istatus & PHY_M_IS_DUP_CHANGE)
1772 sky2->duplex =
1773 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1774
1775 if (istatus & PHY_M_IS_LST_CHANGE) {
1776 if (phystat & PHY_M_PS_LINK_UP)
1777 sky2_link_up(sky2);
1778 else
1779 sky2_link_down(sky2);
1780 }
1781out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001782 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001783}
1784
Stephen Hemminger302d1252006-01-17 13:43:20 -08001785
1786/* Transmit timeout is only called if we are running, carries is up
1787 * and tx queue is full (stopped).
1788 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001789static void sky2_tx_timeout(struct net_device *dev)
1790{
1791 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001792 struct sky2_hw *hw = sky2->hw;
1793 unsigned txq = txqaddr[sky2->port];
Stephen Hemminger8f246642006-03-20 15:48:21 -08001794 u16 report, done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001795
1796 if (netif_msg_timer(sky2))
1797 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1798
Stephen Hemminger8f246642006-03-20 15:48:21 -08001799 report = sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
1800 done = sky2_read16(hw, Q_ADDR(txq, Q_DONE));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001801
Stephen Hemminger8f246642006-03-20 15:48:21 -08001802 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
1803 dev->name,
1804 sky2->tx_cons, sky2->tx_prod, report, done);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001805
Stephen Hemminger8f246642006-03-20 15:48:21 -08001806 if (report != done) {
1807 printk(KERN_INFO PFX "status burst pending (irq moderation?)\n");
1808
1809 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
1810 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1811 } else if (report != sky2->tx_cons) {
1812 printk(KERN_INFO PFX "status report lost?\n");
1813
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001814 netif_tx_lock_bh(dev);
Stephen Hemminger8f246642006-03-20 15:48:21 -08001815 sky2_tx_complete(sky2, report);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001816 netif_tx_unlock_bh(dev);
Stephen Hemminger8f246642006-03-20 15:48:21 -08001817 } else {
1818 printk(KERN_INFO PFX "hardware hung? flushing\n");
1819
1820 sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
1821 sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1822
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001823 sky2_tx_clean(dev);
Stephen Hemminger8f246642006-03-20 15:48:21 -08001824
1825 sky2_qset(hw, txq);
1826 sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
1827 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001828}
1829
1830static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1831{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001832 struct sky2_port *sky2 = netdev_priv(dev);
1833 struct sky2_hw *hw = sky2->hw;
1834 int err;
1835 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001836 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001837
1838 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1839 return -EINVAL;
1840
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001841 if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
1842 return -EINVAL;
1843
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001844 if (!netif_running(dev)) {
1845 dev->mtu = new_mtu;
1846 return 0;
1847 }
1848
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001849 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001850 sky2_write32(hw, B0_IMSK, 0);
1851
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001852 dev->trans_start = jiffies; /* prevent tx timeout */
1853 netif_stop_queue(dev);
1854 netif_poll_disable(hw->dev[0]);
1855
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001856 synchronize_irq(hw->pdev->irq);
1857
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001858 ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
1859 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1860 sky2_rx_stop(sky2);
1861 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001862
1863 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001864
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001865 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1866 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001867
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001868 if (dev->mtu > ETH_DATA_LEN)
1869 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001870
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001871 gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1872
1873 sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1874
1875 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001876 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001877
Stephen Hemminger1b537562005-12-20 15:08:07 -08001878 if (err)
1879 dev_close(dev);
1880 else {
1881 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
1882
1883 netif_poll_enable(hw->dev[0]);
1884 netif_wake_queue(dev);
1885 }
1886
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001887 return err;
1888}
1889
Stephen Hemminger14d02632006-09-26 11:57:43 -07001890/* For small just reuse existing skb for next receive */
1891static struct sk_buff *receive_copy(struct sky2_port *sky2,
1892 const struct rx_ring_info *re,
1893 unsigned length)
1894{
1895 struct sk_buff *skb;
1896
1897 skb = netdev_alloc_skb(sky2->netdev, length + 2);
1898 if (likely(skb)) {
1899 skb_reserve(skb, 2);
1900 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
1901 length, PCI_DMA_FROMDEVICE);
1902 memcpy(skb->data, re->skb->data, length);
1903 skb->ip_summed = re->skb->ip_summed;
1904 skb->csum = re->skb->csum;
1905 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
1906 length, PCI_DMA_FROMDEVICE);
1907 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07001908 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001909 }
1910 return skb;
1911}
1912
1913/* Adjust length of skb with fragments to match received data */
1914static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
1915 unsigned int length)
1916{
1917 int i, num_frags;
1918 unsigned int size;
1919
1920 /* put header into skb */
1921 size = min(length, hdr_space);
1922 skb->tail += size;
1923 skb->len += size;
1924 length -= size;
1925
1926 num_frags = skb_shinfo(skb)->nr_frags;
1927 for (i = 0; i < num_frags; i++) {
1928 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1929
1930 if (length == 0) {
1931 /* don't need this page */
1932 __free_page(frag->page);
1933 --skb_shinfo(skb)->nr_frags;
1934 } else {
1935 size = min(length, (unsigned) PAGE_SIZE);
1936
1937 frag->size = size;
1938 skb->data_len += size;
1939 skb->truesize += size;
1940 skb->len += size;
1941 length -= size;
1942 }
1943 }
1944}
1945
1946/* Normal packet - take skb from ring element and put in a new one */
1947static struct sk_buff *receive_new(struct sky2_port *sky2,
1948 struct rx_ring_info *re,
1949 unsigned int length)
1950{
1951 struct sk_buff *skb, *nskb;
1952 unsigned hdr_space = sky2->rx_data_size;
1953
1954 pr_debug(PFX "receive new length=%d\n", length);
1955
1956 /* Don't be tricky about reusing pages (yet) */
1957 nskb = sky2_rx_alloc(sky2);
1958 if (unlikely(!nskb))
1959 return NULL;
1960
1961 skb = re->skb;
1962 sky2_rx_unmap_skb(sky2->hw->pdev, re);
1963
1964 prefetch(skb->data);
1965 re->skb = nskb;
1966 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
1967
1968 if (skb_shinfo(skb)->nr_frags)
1969 skb_put_frags(skb, hdr_space, length);
1970 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07001971 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001972 return skb;
1973}
1974
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001975/*
1976 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001977 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001978 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001979static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001980 u16 length, u32 status)
1981{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001982 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001983 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001984 struct sk_buff *skb = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001985
1986 if (unlikely(netif_msg_rx_status(sky2)))
1987 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001988 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001989
Stephen Hemminger793b8832005-09-14 16:06:14 -07001990 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001991 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001992
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001993 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001994 goto error;
1995
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001996 if (!(status & GMR_FS_RX_OK))
1997 goto resubmit;
1998
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001999 if (length > dev->mtu + ETH_HLEN)
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002000 goto oversize;
2001
Stephen Hemminger14d02632006-09-26 11:57:43 -07002002 if (length < copybreak)
2003 skb = receive_copy(sky2, re, length);
2004 else
2005 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002006resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002007 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002008
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002009 return skb;
2010
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002011oversize:
2012 ++sky2->net_stats.rx_over_errors;
2013 goto resubmit;
2014
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002015error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002016 ++sky2->net_stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002017 if (status & GMR_FS_RX_FF_OV) {
2018 sky2->net_stats.rx_fifo_errors++;
2019 goto resubmit;
2020 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002021
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002022 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002023 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002024 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002025
2026 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002027 sky2->net_stats.rx_length_errors++;
2028 if (status & GMR_FS_FRAGMENT)
2029 sky2->net_stats.rx_frame_errors++;
2030 if (status & GMR_FS_CRC_ERR)
2031 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002032
Stephen Hemminger793b8832005-09-14 16:06:14 -07002033 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002034}
2035
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002036/* Transmit complete */
2037static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002038{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002039 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002040
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002041 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002042 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002043 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002044 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002045 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002046}
2047
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002048/* Process status response ring */
2049static int sky2_status_intr(struct sky2_hw *hw, int to_do)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002050{
Stephen Hemminger22e11702006-07-12 15:23:48 -07002051 struct sky2_port *sky2;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002052 int work_done = 0;
Stephen Hemminger22e11702006-07-12 15:23:48 -07002053 unsigned buf_write[2] = { 0, 0 };
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002054 u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002055
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002056 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002057
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002058 while (hw->st_idx != hwidx) {
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002059 struct sky2_status_le *le = hw->st_le + hw->st_idx;
2060 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002061 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002062 u32 status;
2063 u16 length;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002064
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002065 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002066
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002067 BUG_ON(le->link >= 2);
2068 dev = hw->dev[le->link];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002069
2070 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002071 length = le16_to_cpu(le->length);
2072 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002073
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002074 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002075 case OP_RXSTAT:
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002076 skb = sky2_receive(dev, length, status);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002077 if (!skb)
2078 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002079
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002080 skb->protocol = eth_type_trans(skb, dev);
2081 dev->last_rx = jiffies;
2082
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002083#ifdef SKY2_VLAN_TAG_USED
2084 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2085 vlan_hwaccel_receive_skb(skb,
2086 sky2->vlgrp,
2087 be16_to_cpu(sky2->rx_tag));
2088 } else
2089#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002090 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002091
Stephen Hemminger22e11702006-07-12 15:23:48 -07002092 /* Update receiver after 16 frames */
2093 if (++buf_write[le->link] == RX_BUF_WRITE) {
2094 sky2_put_idx(hw, rxqaddr[le->link],
2095 sky2->rx_put);
2096 buf_write[le->link] = 0;
2097 }
2098
2099 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002100 if (++work_done >= to_do)
2101 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002102 break;
2103
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002104#ifdef SKY2_VLAN_TAG_USED
2105 case OP_RXVLAN:
2106 sky2->rx_tag = length;
2107 break;
2108
2109 case OP_RXCHKSVLAN:
2110 sky2->rx_tag = length;
2111 /* fall through */
2112#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002113 case OP_RXCHKS:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07002114 skb = sky2->rx_ring[sky2->rx_next].skb;
Patrick McHardy84fa7932006-08-29 16:44:56 -07002115 skb->ip_summed = CHECKSUM_COMPLETE;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002116 skb->csum = status & 0xffff;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002117 break;
2118
2119 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002120 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002121 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2122 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002123 if (hw->dev[1])
2124 sky2_tx_done(hw->dev[1],
2125 ((status >> 24) & 0xff)
2126 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002127 break;
2128
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002129 default:
2130 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002131 printk(KERN_WARNING PFX
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002132 "unknown status opcode 0x%x\n", le->opcode);
2133 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002134 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002135 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002136
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002137 /* Fully processed status ring so clear irq */
2138 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2139
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002140exit_loop:
Stephen Hemminger22e11702006-07-12 15:23:48 -07002141 if (buf_write[0]) {
2142 sky2 = netdev_priv(hw->dev[0]);
2143 sky2_put_idx(hw, Q_R1, sky2->rx_put);
2144 }
2145
2146 if (buf_write[1]) {
2147 sky2 = netdev_priv(hw->dev[1]);
2148 sky2_put_idx(hw, Q_R2, sky2->rx_put);
2149 }
2150
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002151 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002152}
2153
2154static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2155{
2156 struct net_device *dev = hw->dev[port];
2157
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002158 if (net_ratelimit())
2159 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2160 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002161
2162 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002163 if (net_ratelimit())
2164 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2165 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002166 /* Clear IRQ */
2167 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2168 }
2169
2170 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002171 if (net_ratelimit())
2172 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2173 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002174
2175 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2176 }
2177
2178 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002179 if (net_ratelimit())
2180 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002181 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2182 }
2183
2184 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002185 if (net_ratelimit())
2186 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002187 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2188 }
2189
2190 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002191 if (net_ratelimit())
2192 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2193 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002194 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2195 }
2196}
2197
2198static void sky2_hw_intr(struct sky2_hw *hw)
2199{
2200 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2201
Stephen Hemminger793b8832005-09-14 16:06:14 -07002202 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002203 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002204
2205 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002206 u16 pci_err;
2207
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002208 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002209 if (net_ratelimit())
2210 printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
2211 pci_name(hw->pdev), pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002212
2213 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002214 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002215 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002216 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2217 }
2218
2219 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002220 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002221 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002222
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002223 pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002224
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002225 if (net_ratelimit())
2226 printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
2227 pci_name(hw->pdev), pex_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002228
2229 /* clear the interrupt */
2230 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002231 sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
2232 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002233 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2234
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002235 if (pex_err & PEX_FATAL_ERRORS) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002236 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2237 hwmsk &= ~Y2_IS_PCI_EXP;
2238 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2239 }
2240 }
2241
2242 if (status & Y2_HWE_L1_MASK)
2243 sky2_hw_error(hw, 0, status);
2244 status >>= 8;
2245 if (status & Y2_HWE_L1_MASK)
2246 sky2_hw_error(hw, 1, status);
2247}
2248
2249static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2250{
2251 struct net_device *dev = hw->dev[port];
2252 struct sky2_port *sky2 = netdev_priv(dev);
2253 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2254
2255 if (netif_msg_intr(sky2))
2256 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2257 dev->name, status);
2258
2259 if (status & GM_IS_RX_FF_OR) {
2260 ++sky2->net_stats.rx_fifo_errors;
2261 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2262 }
2263
2264 if (status & GM_IS_TX_FF_UR) {
2265 ++sky2->net_stats.tx_fifo_errors;
2266 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2267 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002268}
2269
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002270/* This should never happen it is a fatal situation */
2271static void sky2_descriptor_error(struct sky2_hw *hw, unsigned port,
2272 const char *rxtx, u32 mask)
2273{
2274 struct net_device *dev = hw->dev[port];
2275 struct sky2_port *sky2 = netdev_priv(dev);
2276 u32 imask;
2277
2278 printk(KERN_ERR PFX "%s: %s descriptor error (hardware problem)\n",
2279 dev ? dev->name : "<not registered>", rxtx);
2280
2281 imask = sky2_read32(hw, B0_IMSK);
2282 imask &= ~mask;
2283 sky2_write32(hw, B0_IMSK, imask);
2284
2285 if (dev) {
2286 spin_lock(&sky2->phy_lock);
2287 sky2_link_down(sky2);
2288 spin_unlock(&sky2->phy_lock);
2289 }
2290}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002291
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002292/* If idle then force a fake soft NAPI poll once a second
2293 * to work around cases where sharing an edge triggered interrupt.
2294 */
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09002295static inline void sky2_idle_start(struct sky2_hw *hw)
2296{
2297 if (idle_timeout > 0)
2298 mod_timer(&hw->idle_timer,
2299 jiffies + msecs_to_jiffies(idle_timeout));
2300}
2301
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002302static void sky2_idle(unsigned long arg)
2303{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002304 struct sky2_hw *hw = (struct sky2_hw *) arg;
2305 struct net_device *dev = hw->dev[0];
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002306
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002307 if (__netif_rx_schedule_prep(dev))
2308 __netif_rx_schedule(dev);
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002309
2310 mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002311}
2312
2313
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002314static int sky2_poll(struct net_device *dev0, int *budget)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002315{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002316 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
2317 int work_limit = min(dev0->quota, *budget);
2318 int work_done = 0;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08002319 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002320
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002321 if (status & Y2_IS_HW_ERR)
2322 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002323
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002324 if (status & Y2_IS_IRQ_PHY1)
2325 sky2_phy_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002326
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002327 if (status & Y2_IS_IRQ_PHY2)
2328 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002329
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002330 if (status & Y2_IS_IRQ_MAC1)
2331 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002332
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002333 if (status & Y2_IS_IRQ_MAC2)
2334 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002335
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002336 if (status & Y2_IS_CHK_RX1)
2337 sky2_descriptor_error(hw, 0, "receive", Y2_IS_CHK_RX1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002338
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002339 if (status & Y2_IS_CHK_RX2)
2340 sky2_descriptor_error(hw, 1, "receive", Y2_IS_CHK_RX2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002341
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002342 if (status & Y2_IS_CHK_TXA1)
2343 sky2_descriptor_error(hw, 0, "transmit", Y2_IS_CHK_TXA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002344
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002345 if (status & Y2_IS_CHK_TXA2)
2346 sky2_descriptor_error(hw, 1, "transmit", Y2_IS_CHK_TXA2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002347
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002348 work_done = sky2_status_intr(hw, work_limit);
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002349 if (work_done < work_limit) {
2350 netif_rx_complete(dev0);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002351
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002352 sky2_read32(hw, B0_Y2_SP_LISR);
2353 return 0;
2354 } else {
2355 *budget -= work_done;
2356 dev0->quota -= work_done;
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002357 return 1;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002358 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002359}
2360
David Howells7d12e782006-10-05 14:55:46 +01002361static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002362{
2363 struct sky2_hw *hw = dev_id;
2364 struct net_device *dev0 = hw->dev[0];
2365 u32 status;
2366
2367 /* Reading this mask interrupts as side effect */
2368 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2369 if (status == 0 || status == ~0)
2370 return IRQ_NONE;
2371
2372 prefetch(&hw->st_le[hw->st_idx]);
2373 if (likely(__netif_rx_schedule_prep(dev0)))
2374 __netif_rx_schedule(dev0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002375
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002376 return IRQ_HANDLED;
2377}
2378
2379#ifdef CONFIG_NET_POLL_CONTROLLER
2380static void sky2_netpoll(struct net_device *dev)
2381{
2382 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger88d11362006-06-16 12:10:46 -07002383 struct net_device *dev0 = sky2->hw->dev[0];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002384
Stephen Hemminger88d11362006-06-16 12:10:46 -07002385 if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
2386 __netif_rx_schedule(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002387}
2388#endif
2389
2390/* Chip internal frequency for clock calculations */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002391static inline u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002392{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002393 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002394 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002395 case CHIP_ID_YUKON_EC_U:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002396 return 125; /* 125 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002397 case CHIP_ID_YUKON_FE:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002398 return 100; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002399 default: /* YUKON_XL */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002400 return 156; /* 156 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002401 }
2402}
2403
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002404static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2405{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002406 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002407}
2408
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002409static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2410{
2411 return clk / sky2_mhz(hw);
2412}
2413
2414
Stephen Hemminger59139522006-07-12 15:23:45 -07002415static int sky2_reset(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002416{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002417 u16 status;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002418 u8 t8;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002419 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002420
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002421 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002422
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002423 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2424 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2425 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
2426 pci_name(hw->pdev), hw->chip_id);
2427 return -EOPNOTSUPP;
2428 }
2429
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002430 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2431
2432 /* This rev is really old, and requires untested workarounds */
2433 if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
2434 printk(KERN_ERR PFX "%s: unsupported revision Yukon-%s (0x%x) rev %d\n",
2435 pci_name(hw->pdev), yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
2436 hw->chip_id, hw->chip_rev);
2437 return -EOPNOTSUPP;
2438 }
2439
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002440 /* disable ASF */
2441 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
2442 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2443 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2444 }
2445
2446 /* do a SW reset */
2447 sky2_write8(hw, B0_CTST, CS_RST_SET);
2448 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2449
2450 /* clear PCI errors, if any */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002451 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002452
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002453 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002454 sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
2455
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002456
2457 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2458
2459 /* clear any PEX errors */
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002460 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
2461 sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
2462
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002463
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002464 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002465 hw->ports = 1;
2466 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2467 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2468 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2469 ++hw->ports;
2470 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002471
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002472 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002473
2474 for (i = 0; i < hw->ports; i++) {
2475 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2476 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2477 }
2478
2479 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2480
Stephen Hemminger793b8832005-09-14 16:06:14 -07002481 /* Clear I2C IRQ noise */
2482 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002483
2484 /* turn off hardware timer (unused) */
2485 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2486 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002487
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002488 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2489
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002490 /* Turn off descriptor polling */
2491 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002492
2493 /* Turn off receive timestamp */
2494 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002495 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002496
2497 /* enable the Tx Arbiters */
2498 for (i = 0; i < hw->ports; i++)
2499 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2500
2501 /* Initialize ram interface */
2502 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002503 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002504
2505 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2506 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2507 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2508 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2509 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2510 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2511 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2512 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2513 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2514 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2515 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2516 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2517 }
2518
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002519 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002520
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002521 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002522 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002523
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002524 memset(hw->st_le, 0, STATUS_LE_BYTES);
2525 hw->st_idx = 0;
2526
2527 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2528 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2529
2530 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002531 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002532
2533 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002534 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002535
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002536 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2537 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002538
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002539 /* set Status-FIFO ISR watermark */
2540 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2541 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2542 else
2543 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002544
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002545 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002546 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2547 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002548
Stephen Hemminger793b8832005-09-14 16:06:14 -07002549 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002550 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2551
2552 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2553 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2554 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2555
2556 return 0;
2557}
2558
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002559static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002560{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002561 if (sky2_is_copper(hw)) {
2562 u32 modes = SUPPORTED_10baseT_Half
2563 | SUPPORTED_10baseT_Full
2564 | SUPPORTED_100baseT_Half
2565 | SUPPORTED_100baseT_Full
2566 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002567
2568 if (hw->chip_id != CHIP_ID_YUKON_FE)
2569 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002570 | SUPPORTED_1000baseT_Full;
2571 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002572 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002573 return SUPPORTED_1000baseT_Half
2574 | SUPPORTED_1000baseT_Full
2575 | SUPPORTED_Autoneg
2576 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002577}
2578
Stephen Hemminger793b8832005-09-14 16:06:14 -07002579static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002580{
2581 struct sky2_port *sky2 = netdev_priv(dev);
2582 struct sky2_hw *hw = sky2->hw;
2583
2584 ecmd->transceiver = XCVR_INTERNAL;
2585 ecmd->supported = sky2_supported_modes(hw);
2586 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002587 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002588 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002589 | SUPPORTED_10baseT_Full
2590 | SUPPORTED_100baseT_Half
2591 | SUPPORTED_100baseT_Full
2592 | SUPPORTED_1000baseT_Half
2593 | SUPPORTED_1000baseT_Full
2594 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002595 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002596 ecmd->speed = sky2->speed;
2597 } else {
2598 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002599 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002600 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002601
2602 ecmd->advertising = sky2->advertising;
2603 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002604 ecmd->duplex = sky2->duplex;
2605 return 0;
2606}
2607
2608static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2609{
2610 struct sky2_port *sky2 = netdev_priv(dev);
2611 const struct sky2_hw *hw = sky2->hw;
2612 u32 supported = sky2_supported_modes(hw);
2613
2614 if (ecmd->autoneg == AUTONEG_ENABLE) {
2615 ecmd->advertising = supported;
2616 sky2->duplex = -1;
2617 sky2->speed = -1;
2618 } else {
2619 u32 setting;
2620
Stephen Hemminger793b8832005-09-14 16:06:14 -07002621 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002622 case SPEED_1000:
2623 if (ecmd->duplex == DUPLEX_FULL)
2624 setting = SUPPORTED_1000baseT_Full;
2625 else if (ecmd->duplex == DUPLEX_HALF)
2626 setting = SUPPORTED_1000baseT_Half;
2627 else
2628 return -EINVAL;
2629 break;
2630 case SPEED_100:
2631 if (ecmd->duplex == DUPLEX_FULL)
2632 setting = SUPPORTED_100baseT_Full;
2633 else if (ecmd->duplex == DUPLEX_HALF)
2634 setting = SUPPORTED_100baseT_Half;
2635 else
2636 return -EINVAL;
2637 break;
2638
2639 case SPEED_10:
2640 if (ecmd->duplex == DUPLEX_FULL)
2641 setting = SUPPORTED_10baseT_Full;
2642 else if (ecmd->duplex == DUPLEX_HALF)
2643 setting = SUPPORTED_10baseT_Half;
2644 else
2645 return -EINVAL;
2646 break;
2647 default:
2648 return -EINVAL;
2649 }
2650
2651 if ((setting & supported) == 0)
2652 return -EINVAL;
2653
2654 sky2->speed = ecmd->speed;
2655 sky2->duplex = ecmd->duplex;
2656 }
2657
2658 sky2->autoneg = ecmd->autoneg;
2659 sky2->advertising = ecmd->advertising;
2660
Stephen Hemminger1b537562005-12-20 15:08:07 -08002661 if (netif_running(dev))
2662 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002663
2664 return 0;
2665}
2666
2667static void sky2_get_drvinfo(struct net_device *dev,
2668 struct ethtool_drvinfo *info)
2669{
2670 struct sky2_port *sky2 = netdev_priv(dev);
2671
2672 strcpy(info->driver, DRV_NAME);
2673 strcpy(info->version, DRV_VERSION);
2674 strcpy(info->fw_version, "N/A");
2675 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2676}
2677
2678static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002679 char name[ETH_GSTRING_LEN];
2680 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002681} sky2_stats[] = {
2682 { "tx_bytes", GM_TXO_OK_HI },
2683 { "rx_bytes", GM_RXO_OK_HI },
2684 { "tx_broadcast", GM_TXF_BC_OK },
2685 { "rx_broadcast", GM_RXF_BC_OK },
2686 { "tx_multicast", GM_TXF_MC_OK },
2687 { "rx_multicast", GM_RXF_MC_OK },
2688 { "tx_unicast", GM_TXF_UC_OK },
2689 { "rx_unicast", GM_RXF_UC_OK },
2690 { "tx_mac_pause", GM_TXF_MPAUSE },
2691 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08002692 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002693 { "late_collision",GM_TXF_LAT_COL },
2694 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08002695 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002696 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08002697
Stephen Hemmingerd2604542006-03-23 08:51:36 -08002698 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002699 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08002700 { "rx_64_byte_packets", GM_RXF_64B },
2701 { "rx_65_to_127_byte_packets", GM_RXF_127B },
2702 { "rx_128_to_255_byte_packets", GM_RXF_255B },
2703 { "rx_256_to_511_byte_packets", GM_RXF_511B },
2704 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
2705 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
2706 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002707 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08002708 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
2709 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002710 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08002711
2712 { "tx_64_byte_packets", GM_TXF_64B },
2713 { "tx_65_to_127_byte_packets", GM_TXF_127B },
2714 { "tx_128_to_255_byte_packets", GM_TXF_255B },
2715 { "tx_256_to_511_byte_packets", GM_TXF_511B },
2716 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
2717 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
2718 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
2719 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002720};
2721
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002722static u32 sky2_get_rx_csum(struct net_device *dev)
2723{
2724 struct sky2_port *sky2 = netdev_priv(dev);
2725
2726 return sky2->rx_csum;
2727}
2728
2729static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2730{
2731 struct sky2_port *sky2 = netdev_priv(dev);
2732
2733 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002734
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002735 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2736 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2737
2738 return 0;
2739}
2740
2741static u32 sky2_get_msglevel(struct net_device *netdev)
2742{
2743 struct sky2_port *sky2 = netdev_priv(netdev);
2744 return sky2->msg_enable;
2745}
2746
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002747static int sky2_nway_reset(struct net_device *dev)
2748{
2749 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002750
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002751 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002752 return -EINVAL;
2753
Stephen Hemminger1b537562005-12-20 15:08:07 -08002754 sky2_phy_reinit(sky2);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002755
2756 return 0;
2757}
2758
Stephen Hemminger793b8832005-09-14 16:06:14 -07002759static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002760{
2761 struct sky2_hw *hw = sky2->hw;
2762 unsigned port = sky2->port;
2763 int i;
2764
2765 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002766 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002767 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002768 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002769
Stephen Hemminger793b8832005-09-14 16:06:14 -07002770 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002771 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2772}
2773
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002774static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2775{
2776 struct sky2_port *sky2 = netdev_priv(netdev);
2777 sky2->msg_enable = value;
2778}
2779
2780static int sky2_get_stats_count(struct net_device *dev)
2781{
2782 return ARRAY_SIZE(sky2_stats);
2783}
2784
2785static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002786 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002787{
2788 struct sky2_port *sky2 = netdev_priv(dev);
2789
Stephen Hemminger793b8832005-09-14 16:06:14 -07002790 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002791}
2792
Stephen Hemminger793b8832005-09-14 16:06:14 -07002793static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002794{
2795 int i;
2796
2797 switch (stringset) {
2798 case ETH_SS_STATS:
2799 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2800 memcpy(data + i * ETH_GSTRING_LEN,
2801 sky2_stats[i].name, ETH_GSTRING_LEN);
2802 break;
2803 }
2804}
2805
2806/* Use hardware MIB variables for critical path statistics and
2807 * transmit feedback not reported at interrupt.
2808 * Other errors are accounted for in interrupt handler.
2809 */
2810static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2811{
2812 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002813 u64 data[13];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002814
Stephen Hemminger793b8832005-09-14 16:06:14 -07002815 sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002816
2817 sky2->net_stats.tx_bytes = data[0];
2818 sky2->net_stats.rx_bytes = data[1];
2819 sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
2820 sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
Stephen Hemminger050ff182006-03-23 08:51:37 -08002821 sky2->net_stats.multicast = data[3] + data[5];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002822 sky2->net_stats.collisions = data[10];
2823 sky2->net_stats.tx_aborted_errors = data[12];
2824
2825 return &sky2->net_stats;
2826}
2827
2828static int sky2_set_mac_address(struct net_device *dev, void *p)
2829{
2830 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002831 struct sky2_hw *hw = sky2->hw;
2832 unsigned port = sky2->port;
2833 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002834
2835 if (!is_valid_ether_addr(addr->sa_data))
2836 return -EADDRNOTAVAIL;
2837
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002838 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002839 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002840 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002841 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002842 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002843
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002844 /* virtual address for data */
2845 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
2846
2847 /* physical address: used for pause frames */
2848 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002849
2850 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002851}
2852
Stephen Hemmingera052b522006-10-17 10:24:23 -07002853static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
2854{
2855 u32 bit;
2856
2857 bit = ether_crc(ETH_ALEN, addr) & 63;
2858 filter[bit >> 3] |= 1 << (bit & 7);
2859}
2860
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002861static void sky2_set_multicast(struct net_device *dev)
2862{
2863 struct sky2_port *sky2 = netdev_priv(dev);
2864 struct sky2_hw *hw = sky2->hw;
2865 unsigned port = sky2->port;
2866 struct dev_mc_list *list = dev->mc_list;
2867 u16 reg;
2868 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07002869 int rx_pause;
2870 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002871
Stephen Hemmingera052b522006-10-17 10:24:23 -07002872 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002873 memset(filter, 0, sizeof(filter));
2874
2875 reg = gma_read16(hw, port, GM_RX_CTRL);
2876 reg |= GM_RXCR_UCF_ENA;
2877
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002878 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002879 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07002880 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002881 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07002882 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002883 reg &= ~GM_RXCR_MCF_ENA;
2884 else {
2885 int i;
2886 reg |= GM_RXCR_MCF_ENA;
2887
Stephen Hemmingera052b522006-10-17 10:24:23 -07002888 if (rx_pause)
2889 sky2_add_filter(filter, pause_mc_addr);
2890
2891 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
2892 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002893 }
2894
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002895 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002896 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002897 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002898 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002899 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002900 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002901 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002902 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002903
2904 gma_write16(hw, port, GM_RX_CTRL, reg);
2905}
2906
2907/* Can have one global because blinking is controlled by
2908 * ethtool and that is always under RTNL mutex
2909 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002910static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002911{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002912 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002913
Stephen Hemminger793b8832005-09-14 16:06:14 -07002914 switch (hw->chip_id) {
2915 case CHIP_ID_YUKON_XL:
2916 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2917 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2918 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
2919 on ? (PHY_M_LEDC_LOS_CTRL(1) |
2920 PHY_M_LEDC_INIT_CTRL(7) |
2921 PHY_M_LEDC_STA1_CTRL(7) |
2922 PHY_M_LEDC_STA0_CTRL(7))
2923 : 0);
2924
2925 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2926 break;
2927
2928 default:
2929 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2930 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
2931 on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
2932 PHY_M_LED_MO_10(MO_LED_ON) |
2933 PHY_M_LED_MO_100(MO_LED_ON) |
2934 PHY_M_LED_MO_1000(MO_LED_ON) |
2935 PHY_M_LED_MO_RX(MO_LED_ON)
2936 : PHY_M_LED_MO_DUP(MO_LED_OFF) |
2937 PHY_M_LED_MO_10(MO_LED_OFF) |
2938 PHY_M_LED_MO_100(MO_LED_OFF) |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002939 PHY_M_LED_MO_1000(MO_LED_OFF) |
2940 PHY_M_LED_MO_RX(MO_LED_OFF));
2941
Stephen Hemminger793b8832005-09-14 16:06:14 -07002942 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002943}
2944
2945/* blink LED's for finding board */
2946static int sky2_phys_id(struct net_device *dev, u32 data)
2947{
2948 struct sky2_port *sky2 = netdev_priv(dev);
2949 struct sky2_hw *hw = sky2->hw;
2950 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002951 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002952 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002953 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002954 int onoff = 1;
2955
Stephen Hemminger793b8832005-09-14 16:06:14 -07002956 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002957 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
2958 else
2959 ms = data * 1000;
2960
2961 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002962 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002963 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2964 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2965 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2966 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2967 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2968 } else {
2969 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
2970 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
2971 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002972
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002973 interrupted = 0;
2974 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002975 sky2_led(hw, port, onoff);
2976 onoff = !onoff;
2977
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002978 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002979 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002980 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002981
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002982 ms -= 250;
2983 }
2984
2985 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002986 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2987 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2988 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2989 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
2990 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2991 } else {
2992 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
2993 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
2994 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002995 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002996
2997 return 0;
2998}
2999
3000static void sky2_get_pauseparam(struct net_device *dev,
3001 struct ethtool_pauseparam *ecmd)
3002{
3003 struct sky2_port *sky2 = netdev_priv(dev);
3004
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003005 switch (sky2->flow_mode) {
3006 case FC_NONE:
3007 ecmd->tx_pause = ecmd->rx_pause = 0;
3008 break;
3009 case FC_TX:
3010 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3011 break;
3012 case FC_RX:
3013 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3014 break;
3015 case FC_BOTH:
3016 ecmd->tx_pause = ecmd->rx_pause = 1;
3017 }
3018
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003019 ecmd->autoneg = sky2->autoneg;
3020}
3021
3022static int sky2_set_pauseparam(struct net_device *dev,
3023 struct ethtool_pauseparam *ecmd)
3024{
3025 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003026
3027 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003028 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003029
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003030 if (netif_running(dev))
3031 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003032
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003033 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003034}
3035
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003036static int sky2_get_coalesce(struct net_device *dev,
3037 struct ethtool_coalesce *ecmd)
3038{
3039 struct sky2_port *sky2 = netdev_priv(dev);
3040 struct sky2_hw *hw = sky2->hw;
3041
3042 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3043 ecmd->tx_coalesce_usecs = 0;
3044 else {
3045 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3046 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3047 }
3048 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3049
3050 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3051 ecmd->rx_coalesce_usecs = 0;
3052 else {
3053 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3054 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3055 }
3056 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3057
3058 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3059 ecmd->rx_coalesce_usecs_irq = 0;
3060 else {
3061 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3062 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3063 }
3064
3065 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3066
3067 return 0;
3068}
3069
3070/* Note: this affect both ports */
3071static int sky2_set_coalesce(struct net_device *dev,
3072 struct ethtool_coalesce *ecmd)
3073{
3074 struct sky2_port *sky2 = netdev_priv(dev);
3075 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003076 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003077
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003078 if (ecmd->tx_coalesce_usecs > tmax ||
3079 ecmd->rx_coalesce_usecs > tmax ||
3080 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003081 return -EINVAL;
3082
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003083 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003084 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003085 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003086 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003087 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003088 return -EINVAL;
3089
3090 if (ecmd->tx_coalesce_usecs == 0)
3091 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3092 else {
3093 sky2_write32(hw, STAT_TX_TIMER_INI,
3094 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3095 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3096 }
3097 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3098
3099 if (ecmd->rx_coalesce_usecs == 0)
3100 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3101 else {
3102 sky2_write32(hw, STAT_LEV_TIMER_INI,
3103 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3104 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3105 }
3106 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3107
3108 if (ecmd->rx_coalesce_usecs_irq == 0)
3109 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3110 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003111 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003112 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3113 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3114 }
3115 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3116 return 0;
3117}
3118
Stephen Hemminger793b8832005-09-14 16:06:14 -07003119static void sky2_get_ringparam(struct net_device *dev,
3120 struct ethtool_ringparam *ering)
3121{
3122 struct sky2_port *sky2 = netdev_priv(dev);
3123
3124 ering->rx_max_pending = RX_MAX_PENDING;
3125 ering->rx_mini_max_pending = 0;
3126 ering->rx_jumbo_max_pending = 0;
3127 ering->tx_max_pending = TX_RING_SIZE - 1;
3128
3129 ering->rx_pending = sky2->rx_pending;
3130 ering->rx_mini_pending = 0;
3131 ering->rx_jumbo_pending = 0;
3132 ering->tx_pending = sky2->tx_pending;
3133}
3134
3135static int sky2_set_ringparam(struct net_device *dev,
3136 struct ethtool_ringparam *ering)
3137{
3138 struct sky2_port *sky2 = netdev_priv(dev);
3139 int err = 0;
3140
3141 if (ering->rx_pending > RX_MAX_PENDING ||
3142 ering->rx_pending < 8 ||
3143 ering->tx_pending < MAX_SKB_TX_LE ||
3144 ering->tx_pending > TX_RING_SIZE - 1)
3145 return -EINVAL;
3146
3147 if (netif_running(dev))
3148 sky2_down(dev);
3149
3150 sky2->rx_pending = ering->rx_pending;
3151 sky2->tx_pending = ering->tx_pending;
3152
Stephen Hemminger1b537562005-12-20 15:08:07 -08003153 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003154 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003155 if (err)
3156 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08003157 else
3158 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003159 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003160
3161 return err;
3162}
3163
Stephen Hemminger793b8832005-09-14 16:06:14 -07003164static int sky2_get_regs_len(struct net_device *dev)
3165{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003166 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003167}
3168
3169/*
3170 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003171 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07003172 */
3173static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3174 void *p)
3175{
3176 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003177 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003178
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003179 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003180 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003181 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003182
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003183 memcpy_fromio(p, io, B3_RAM_ADDR);
3184
3185 memcpy_fromio(p + B3_RI_WTO_R1,
3186 io + B3_RI_WTO_R1,
3187 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003188}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003189
Jeff Garzik7282d492006-09-13 14:30:00 -04003190static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003191 .get_settings = sky2_get_settings,
3192 .set_settings = sky2_set_settings,
3193 .get_drvinfo = sky2_get_drvinfo,
3194 .get_msglevel = sky2_get_msglevel,
3195 .set_msglevel = sky2_set_msglevel,
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003196 .nway_reset = sky2_nway_reset,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003197 .get_regs_len = sky2_get_regs_len,
3198 .get_regs = sky2_get_regs,
3199 .get_link = ethtool_op_get_link,
3200 .get_sg = ethtool_op_get_sg,
3201 .set_sg = ethtool_op_set_sg,
3202 .get_tx_csum = ethtool_op_get_tx_csum,
3203 .set_tx_csum = ethtool_op_set_tx_csum,
3204 .get_tso = ethtool_op_get_tso,
3205 .set_tso = ethtool_op_set_tso,
3206 .get_rx_csum = sky2_get_rx_csum,
3207 .set_rx_csum = sky2_set_rx_csum,
3208 .get_strings = sky2_get_strings,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003209 .get_coalesce = sky2_get_coalesce,
3210 .set_coalesce = sky2_set_coalesce,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003211 .get_ringparam = sky2_get_ringparam,
3212 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003213 .get_pauseparam = sky2_get_pauseparam,
3214 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003215 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003216 .get_stats_count = sky2_get_stats_count,
3217 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003218 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003219};
3220
3221/* Initialize network device */
3222static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
3223 unsigned port, int highmem)
3224{
3225 struct sky2_port *sky2;
3226 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3227
3228 if (!dev) {
3229 printk(KERN_ERR "sky2 etherdev alloc failed");
3230 return NULL;
3231 }
3232
3233 SET_MODULE_OWNER(dev);
3234 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003235 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003236 dev->open = sky2_up;
3237 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003238 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003239 dev->hard_start_xmit = sky2_xmit_frame;
3240 dev->get_stats = sky2_get_stats;
3241 dev->set_multicast_list = sky2_set_multicast;
3242 dev->set_mac_address = sky2_set_mac_address;
3243 dev->change_mtu = sky2_change_mtu;
3244 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3245 dev->tx_timeout = sky2_tx_timeout;
3246 dev->watchdog_timeo = TX_WATCHDOG;
3247 if (port == 0)
3248 dev->poll = sky2_poll;
3249 dev->weight = NAPI_WEIGHT;
3250#ifdef CONFIG_NET_POLL_CONTROLLER
3251 dev->poll_controller = sky2_netpoll;
3252#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003253
3254 sky2 = netdev_priv(dev);
3255 sky2->netdev = dev;
3256 sky2->hw = hw;
3257 sky2->msg_enable = netif_msg_init(debug, default_msg);
3258
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003259 /* Auto speed and flow control */
3260 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003261 sky2->flow_mode = FC_BOTH;
3262
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003263 sky2->duplex = -1;
3264 sky2->speed = -1;
3265 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07003266 sky2->rx_csum = 1;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003267
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003268 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003269 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003270 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003271
3272 hw->dev[port] = dev;
3273
3274 sky2->port = port;
3275
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08003276 if (hw->chip_id != CHIP_ID_YUKON_EC_U)
3277 dev->features |= NETIF_F_TSO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003278 if (highmem)
3279 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003280 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003281
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003282#ifdef SKY2_VLAN_TAG_USED
3283 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3284 dev->vlan_rx_register = sky2_vlan_rx_register;
3285 dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
3286#endif
3287
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003288 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003289 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003290 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003291
3292 /* device is off until link detection */
3293 netif_carrier_off(dev);
3294 netif_stop_queue(dev);
3295
3296 return dev;
3297}
3298
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003299static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003300{
3301 const struct sky2_port *sky2 = netdev_priv(dev);
3302
3303 if (netif_msg_probe(sky2))
3304 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3305 dev->name,
3306 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3307 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3308}
3309
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003310/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01003311static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003312{
3313 struct sky2_hw *hw = dev_id;
3314 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3315
3316 if (status == 0)
3317 return IRQ_NONE;
3318
3319 if (status & Y2_IS_IRQ_SW) {
3320 hw->msi_detected = 1;
3321 wake_up(&hw->msi_wait);
3322 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3323 }
3324 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3325
3326 return IRQ_HANDLED;
3327}
3328
3329/* Test interrupt path by forcing a a software IRQ */
3330static int __devinit sky2_test_msi(struct sky2_hw *hw)
3331{
3332 struct pci_dev *pdev = hw->pdev;
3333 int err;
3334
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07003335 init_waitqueue_head (&hw->msi_wait);
3336
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003337 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
3338
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07003339 err = request_irq(pdev->irq, sky2_test_intr, IRQF_SHARED, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003340 if (err) {
3341 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3342 pci_name(pdev), pdev->irq);
3343 return err;
3344 }
3345
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003346 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07003347 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003348
3349 wait_event_timeout(hw->msi_wait, hw->msi_detected, HZ/10);
3350
3351 if (!hw->msi_detected) {
3352 /* MSI test failed, go back to INTx mode */
Stephen Hemminger2bffc232006-10-17 10:17:18 -07003353 printk(KERN_INFO PFX "%s: No interrupt generated using MSI, "
3354 "switching to INTx mode.\n",
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003355 pci_name(pdev));
3356
3357 err = -EOPNOTSUPP;
3358 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3359 }
3360
3361 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07003362 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003363
3364 free_irq(pdev->irq, hw);
3365
3366 return err;
3367}
3368
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003369static int __devinit sky2_probe(struct pci_dev *pdev,
3370 const struct pci_device_id *ent)
3371{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003372 struct net_device *dev, *dev1 = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003373 struct sky2_hw *hw;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003374 int err, pm_cap, using_dac = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003375
Stephen Hemminger793b8832005-09-14 16:06:14 -07003376 err = pci_enable_device(pdev);
3377 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003378 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
3379 pci_name(pdev));
3380 goto err_out;
3381 }
3382
Stephen Hemminger793b8832005-09-14 16:06:14 -07003383 err = pci_request_regions(pdev, DRV_NAME);
3384 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003385 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
3386 pci_name(pdev));
Stephen Hemminger793b8832005-09-14 16:06:14 -07003387 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003388 }
3389
3390 pci_set_master(pdev);
3391
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003392 /* Find power-management capability. */
3393 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
3394 if (pm_cap == 0) {
3395 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
3396 "aborting.\n");
3397 err = -EIO;
3398 goto err_out_free_regions;
3399 }
3400
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003401 if (sizeof(dma_addr_t) > sizeof(u32) &&
3402 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
3403 using_dac = 1;
3404 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3405 if (err < 0) {
3406 printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
3407 "for consistent allocations\n", pci_name(pdev));
3408 goto err_out_free_regions;
3409 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003410
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003411 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003412 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3413 if (err) {
3414 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
3415 pci_name(pdev));
3416 goto err_out_free_regions;
3417 }
3418 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003419
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003420 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08003421 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003422 if (!hw) {
3423 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
3424 pci_name(pdev));
3425 goto err_out_free_regions;
3426 }
3427
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003428 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003429
3430 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3431 if (!hw->regs) {
3432 printk(KERN_ERR PFX "%s: cannot map device registers\n",
3433 pci_name(pdev));
3434 goto err_out_free_hw;
3435 }
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003436 hw->pm_cap = pm_cap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003437
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003438#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07003439 /* The sk98lin vendor driver uses hardware byte swapping but
3440 * this driver uses software swapping.
3441 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003442 {
3443 u32 reg;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003444 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07003445 reg &= ~PCI_REV_DESC;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003446 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
3447 }
3448#endif
3449
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003450 /* ring for status responses */
3451 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
3452 &hw->st_dma);
3453 if (!hw->st_le)
3454 goto err_out_iounmap;
3455
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003456 err = sky2_reset(hw);
3457 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003458 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003459
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07003460 printk(KERN_INFO PFX "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
3461 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
3462 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07003463 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003464
Stephen Hemminger793b8832005-09-14 16:06:14 -07003465 dev = sky2_init_netdev(hw, 0, using_dac);
3466 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003467 goto err_out_free_pci;
3468
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07003469 if (!disable_msi && pci_enable_msi(pdev) == 0) {
3470 err = sky2_test_msi(hw);
3471 if (err == -EOPNOTSUPP)
3472 pci_disable_msi(pdev);
3473 else if (err)
3474 goto err_out_free_netdev;
3475 }
3476
Stephen Hemminger793b8832005-09-14 16:06:14 -07003477 err = register_netdev(dev);
3478 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003479 printk(KERN_ERR PFX "%s: cannot register net device\n",
3480 pci_name(pdev));
3481 goto err_out_free_netdev;
3482 }
3483
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07003484 err = request_irq(pdev->irq, sky2_intr, IRQF_SHARED, dev->name, hw);
3485 if (err) {
3486 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3487 pci_name(pdev), pdev->irq);
3488 goto err_out_unregister;
3489 }
3490 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
3491
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003492 sky2_show_addr(dev);
3493
3494 if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
3495 if (register_netdev(dev1) == 0)
3496 sky2_show_addr(dev1);
3497 else {
3498 /* Failure to register second port need not be fatal */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003499 printk(KERN_WARNING PFX
3500 "register of second port failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003501 hw->dev[1] = NULL;
3502 free_netdev(dev1);
3503 }
3504 }
3505
Stephen Hemminger01bd7562006-05-08 15:11:30 -07003506 setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003507 sky2_idle_start(hw);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003508
Stephen Hemminger793b8832005-09-14 16:06:14 -07003509 pci_set_drvdata(pdev, hw);
3510
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003511 return 0;
3512
Stephen Hemminger793b8832005-09-14 16:06:14 -07003513err_out_unregister:
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003514 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003515 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003516err_out_free_netdev:
3517 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003518err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07003519 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003520 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3521err_out_iounmap:
3522 iounmap(hw->regs);
3523err_out_free_hw:
3524 kfree(hw);
3525err_out_free_regions:
3526 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003527 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003528err_out:
3529 return err;
3530}
3531
3532static void __devexit sky2_remove(struct pci_dev *pdev)
3533{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003534 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003535 struct net_device *dev0, *dev1;
3536
Stephen Hemminger793b8832005-09-14 16:06:14 -07003537 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003538 return;
3539
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003540 del_timer_sync(&hw->idle_timer);
3541
3542 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger72cb8522006-05-08 15:11:32 -07003543 synchronize_irq(hw->pdev->irq);
3544
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003545 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07003546 dev1 = hw->dev[1];
3547 if (dev1)
3548 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003549 unregister_netdev(dev0);
3550
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003551 sky2_set_power_state(hw, PCI_D3hot);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003552 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003553 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003554 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003555
3556 free_irq(pdev->irq, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003557 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003558 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003559 pci_release_regions(pdev);
3560 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003561
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003562 if (dev1)
3563 free_netdev(dev1);
3564 free_netdev(dev0);
3565 iounmap(hw->regs);
3566 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003567
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003568 pci_set_drvdata(pdev, NULL);
3569}
3570
3571#ifdef CONFIG_PM
3572static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
3573{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003574 struct sky2_hw *hw = pci_get_drvdata(pdev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003575 int i;
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003576 pci_power_t pstate = pci_choose_state(pdev, state);
3577
3578 if (!(pstate == PCI_D3hot || pstate == PCI_D3cold))
3579 return -EINVAL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003580
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003581 del_timer_sync(&hw->idle_timer);
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003582 netif_poll_disable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003583
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09003584 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003585 struct net_device *dev = hw->dev[i];
3586
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003587 if (netif_running(dev)) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003588 sky2_down(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003589 netif_device_detach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003590 }
3591 }
3592
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09003593 sky2_write32(hw, B0_IMSK, 0);
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07003594 pci_save_state(pdev);
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003595 sky2_set_power_state(hw, pstate);
3596 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003597}
3598
3599static int sky2_resume(struct pci_dev *pdev)
3600{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003601 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003602 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003603
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003604 pci_restore_state(pdev);
3605 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003606 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003607
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003608 err = sky2_reset(hw);
3609 if (err)
3610 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003611
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09003612 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
3613
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09003614 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003615 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003616 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003617 netif_device_attach(dev);
Stephen Hemminger88d11362006-06-16 12:10:46 -07003618
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003619 err = sky2_up(dev);
3620 if (err) {
3621 printk(KERN_ERR PFX "%s: could not up: %d\n",
3622 dev->name, err);
3623 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003624 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003625 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003626 }
3627 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003628
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003629 netif_poll_enable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003630 sky2_idle_start(hw);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003631out:
3632 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003633}
3634#endif
3635
3636static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003637 .name = DRV_NAME,
3638 .id_table = sky2_id_table,
3639 .probe = sky2_probe,
3640 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003641#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07003642 .suspend = sky2_suspend,
3643 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003644#endif
3645};
3646
3647static int __init sky2_init_module(void)
3648{
shemminger@osdl.org50241c42005-11-30 11:45:22 -08003649 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003650}
3651
3652static void __exit sky2_cleanup_module(void)
3653{
3654 pci_unregister_driver(&sky2_driver);
3655}
3656
3657module_init(sky2_init_module);
3658module_exit(sky2_cleanup_module);
3659
3660MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3661MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
3662MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003663MODULE_VERSION(DRV_VERSION);