blob: 3c8aa44f14dab649cc6eec5a719c095fa71a4805 [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/sram.c
3 *
4 * OMAP SRAM detection and management
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07009 * Copyright (C) 2009 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030016#undef DEBUG
Tony Lindgren92105bb2005-09-07 17:20:26 +010017
Tony Lindgren92105bb2005-09-07 17:20:26 +010018#include <linux/module.h>
19#include <linux/kernel.h>
20#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010022
Tony Lindgren53d9cc72006-02-08 22:06:45 +000023#include <asm/tlb.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010024#include <asm/cacheflush.h>
25
Tony Lindgren670c1042006-04-02 17:46:25 +010026#include <asm/mach/map.h>
27
Tony Lindgrence491cf2009-10-20 09:40:47 -070028#include <plat/sram.h>
29#include <plat/board.h>
30#include <plat/cpu.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010031
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070032#include "sram.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070033
34/* XXX These "sideways" includes are a sign that something is wrong */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030035#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Paul Walmsley59fb6592010-12-21 15:30:55 -070036# include "../mach-omap2/prm2xxx_3xxx.h"
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030037# include "../mach-omap2/sdrc.h"
38#endif
39
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000040#define OMAP1_SRAM_PA 0x20000000
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030041#define OMAP1_SRAM_VA VMALLOC_END
Jean Pihetb4b36fd2010-12-18 16:44:42 +010042#define OMAP2_SRAM_PUB_PA (OMAP2_SRAM_PA + 0xf800)
Santosh Shilimkare49b8242009-10-19 17:25:53 -070043#define OMAP2_SRAM_VA 0xfe400000
Mans Rullgarde85c2052009-05-25 11:08:41 -070044#define OMAP2_SRAM_PUB_VA (OMAP2_SRAM_VA + 0x800)
Santosh Shilimkare49b8242009-10-19 17:25:53 -070045#define OMAP3_SRAM_VA 0xfe400000
Jean Pihetb4b36fd2010-12-18 16:44:42 +010046#define OMAP3_SRAM_PUB_PA (OMAP3_SRAM_PA + 0x8000)
Janboe Ye370bc1f2009-08-10 14:49:50 +030047#define OMAP3_SRAM_PUB_VA (OMAP3_SRAM_VA + 0x8000)
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -080048#define OMAP4_SRAM_VA 0xfe400000
49#define OMAP4_SRAM_PUB_PA (OMAP4_SRAM_PA + 0x4000)
50#define OMAP4_SRAM_PUB_VA (OMAP4_SRAM_VA + 0x4000)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000051
Vikram Panditaf47d8c62010-09-16 18:19:25 +053052#if defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren670c1042006-04-02 17:46:25 +010053#define SRAM_BOOTLOADER_SZ 0x00
54#else
Tony Lindgren92105bb2005-09-07 17:20:26 +010055#define SRAM_BOOTLOADER_SZ 0x80
Tony Lindgren670c1042006-04-02 17:46:25 +010056#endif
57
Santosh Shilimkar233fd642009-10-19 15:25:31 -070058#define OMAP24XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68005048)
59#define OMAP24XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68005050)
60#define OMAP24XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68005058)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030061
Santosh Shilimkar233fd642009-10-19 15:25:31 -070062#define OMAP34XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68012848)
63#define OMAP34XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68012850)
64#define OMAP34XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68012858)
65#define OMAP34XX_VA_ADDR_MATCH2 OMAP2_L3_IO_ADDRESS(0x68012880)
66#define OMAP34XX_VA_SMS_RG_ATT0 OMAP2_L3_IO_ADDRESS(0x6C000048)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030067
Tony Lindgren670c1042006-04-02 17:46:25 +010068#define GP_DEVICE 0x300
Tony Lindgren670c1042006-04-02 17:46:25 +010069
70#define ROUND_DOWN(value,boundary) ((value) & (~((boundary)-1)))
Tony Lindgren92105bb2005-09-07 17:20:26 +010071
Tony Lindgrenc40fae92006-12-07 13:58:10 -080072static unsigned long omap_sram_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +010073static unsigned long omap_sram_base;
74static unsigned long omap_sram_size;
75static unsigned long omap_sram_ceil;
76
Imre Deakb7cc6d42007-03-06 03:16:36 -080077/*
78 * Depending on the target RAMFS firewall setup, the public usable amount of
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010079 * SRAM varies. The default accessible size for all device types is 2k. A GP
80 * device allows ARM11 but not other initiators for full size. This
Tony Lindgren670c1042006-04-02 17:46:25 +010081 * functionality seems ok until some nice security API happens.
82 */
83static int is_sram_locked(void)
84{
Vikram Pandita2a277532010-09-16 18:19:24 +053085 if (OMAP2_DEVICE_TYPE_GP == omap_type()) {
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010086 /* RAMFW: R/W access to all initiators for all qualifier sets */
Tony Lindgren670c1042006-04-02 17:46:25 +010087 if (cpu_is_omap242x()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030088 __raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
89 __raw_writel(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
90 __raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
91 }
92 if (cpu_is_omap34xx()) {
93 __raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
94 __raw_writel(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
95 __raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
96 __raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
97 __raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
Tony Lindgren670c1042006-04-02 17:46:25 +010098 }
99 return 0;
100 } else
101 return 1; /* assume locked with no PPA or security driver */
102}
103
Tony Lindgren92105bb2005-09-07 17:20:26 +0100104/*
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000105 * The amount of SRAM depends on the core type.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100106 * Note that we cannot try to test for SRAM here because writes
107 * to secure SRAM will hang the system. Also the SRAM is not
108 * yet mapped at this point.
109 */
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700110static void __init omap_detect_sram(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100111{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300112 if (cpu_class_is_omap2()) {
Tony Lindgren670c1042006-04-02 17:46:25 +0100113 if (is_sram_locked()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300114 if (cpu_is_omap34xx()) {
115 omap_sram_base = OMAP3_SRAM_PUB_VA;
116 omap_sram_start = OMAP3_SRAM_PUB_PA;
Tero Kristo5b0acc52009-06-23 13:30:23 +0300117 if ((omap_type() == OMAP2_DEVICE_TYPE_EMU) ||
118 (omap_type() == OMAP2_DEVICE_TYPE_SEC)) {
119 omap_sram_size = 0x7000; /* 28K */
120 } else {
121 omap_sram_size = 0x8000; /* 32K */
122 }
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800123 } else if (cpu_is_omap44xx()) {
124 omap_sram_base = OMAP4_SRAM_PUB_VA;
125 omap_sram_start = OMAP4_SRAM_PUB_PA;
126 omap_sram_size = 0xa000; /* 40K */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300127 } else {
128 omap_sram_base = OMAP2_SRAM_PUB_VA;
129 omap_sram_start = OMAP2_SRAM_PUB_PA;
130 omap_sram_size = 0x800; /* 2K */
131 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100132 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300133 if (cpu_is_omap34xx()) {
134 omap_sram_base = OMAP3_SRAM_VA;
135 omap_sram_start = OMAP3_SRAM_PA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100136 omap_sram_size = 0x10000; /* 64K */
Santosh Shilimkar44169072009-05-28 14:16:04 -0700137 } else if (cpu_is_omap44xx()) {
138 omap_sram_base = OMAP4_SRAM_VA;
139 omap_sram_start = OMAP4_SRAM_PA;
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800140 omap_sram_size = 0xe000; /* 56K */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300141 } else {
142 omap_sram_base = OMAP2_SRAM_VA;
143 omap_sram_start = OMAP2_SRAM_PA;
144 if (cpu_is_omap242x())
145 omap_sram_size = 0xa0000; /* 640K */
146 else if (cpu_is_omap243x())
147 omap_sram_size = 0x10000; /* 64K */
148 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100149 }
150 } else {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000151 omap_sram_base = OMAP1_SRAM_VA;
Tony Lindgrenc40fae92006-12-07 13:58:10 -0800152 omap_sram_start = OMAP1_SRAM_PA;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100153
Zebediah C. McClure557096f2009-03-23 18:07:44 -0700154 if (cpu_is_omap7xx())
Tony Lindgren670c1042006-04-02 17:46:25 +0100155 omap_sram_size = 0x32000; /* 200K */
156 else if (cpu_is_omap15xx())
157 omap_sram_size = 0x30000; /* 192K */
158 else if (cpu_is_omap1610() || cpu_is_omap1621() ||
159 cpu_is_omap1710())
160 omap_sram_size = 0x4000; /* 16K */
161 else if (cpu_is_omap1611())
Kevin Hilman28dd3192010-12-08 01:02:12 +0000162 omap_sram_size = SZ_256K;
Tony Lindgren670c1042006-04-02 17:46:25 +0100163 else {
Santosh Shilimkar26a510b2011-04-04 14:20:08 +0530164 pr_err("Could not detect SRAM size\n");
Tony Lindgren670c1042006-04-02 17:46:25 +0100165 omap_sram_size = 0x4000;
166 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100167 }
Tomi Valkeinenafedec12009-08-07 12:01:55 +0300168
Tony Lindgren92105bb2005-09-07 17:20:26 +0100169 omap_sram_ceil = omap_sram_base + omap_sram_size;
170}
171
172static struct map_desc omap_sram_io_desc[] __initdata = {
Deepak Saxena9fe133b2005-10-28 15:19:00 +0100173 { /* .length gets filled in at runtime */
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000174 .virtual = OMAP1_SRAM_VA,
175 .pfn = __phys_to_pfn(OMAP1_SRAM_PA),
Tony Lindgrence2deca2006-06-26 16:16:24 -0700176 .type = MT_MEMORY
Deepak Saxena9fe133b2005-10-28 15:19:00 +0100177 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100178};
179
180/*
Tony Lindgrence2deca2006-06-26 16:16:24 -0700181 * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100182 */
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700183static void __init omap_map_sram(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100184{
Tony Lindgren670c1042006-04-02 17:46:25 +0100185 unsigned long base;
186
Tony Lindgren92105bb2005-09-07 17:20:26 +0100187 if (omap_sram_size == 0)
188 return;
189
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300190 if (cpu_is_omap34xx()) {
Paul Walmsleyd9295742009-05-12 17:27:09 -0600191 /*
192 * SRAM must be marked as non-cached on OMAP3 since the
193 * CORE DPLL M2 divider change code (in SRAM) runs with the
194 * SDRAM controller disabled, and if it is marked cached,
195 * the ARM may attempt to write cache lines back to SDRAM
196 * which will cause the system to hang.
197 */
198 omap_sram_io_desc[0].type = MT_MEMORY_NONCACHED;
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300199 }
200
Santosh Shilimkare546f212010-09-24 07:19:49 +0100201 omap_sram_io_desc[0].virtual = omap_sram_base;
202 base = omap_sram_start;
203 base = ROUND_DOWN(base, PAGE_SIZE);
204 omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
205 omap_sram_io_desc[0].length = ROUND_DOWN(omap_sram_size, PAGE_SIZE);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100206 iotable_init(omap_sram_io_desc, ARRAY_SIZE(omap_sram_io_desc));
207
Santosh Shilimkar26a510b2011-04-04 14:20:08 +0530208 pr_info("SRAM: Mapped pa 0x%08llx to va 0x%08lx size: 0x%lx\n",
209 (long long) __pfn_to_phys(omap_sram_io_desc[0].pfn),
210 omap_sram_io_desc[0].virtual,
211 omap_sram_io_desc[0].length);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000212
Tony Lindgren92105bb2005-09-07 17:20:26 +0100213 /*
Tony Lindgren53d9cc72006-02-08 22:06:45 +0000214 * Normally devicemaps_init() would flush caches and tlb after
215 * mdesc->map_io(), but since we're called from map_io(), we
216 * must do it here.
217 */
218 local_flush_tlb_all();
219 flush_cache_all();
220
221 /*
Tony Lindgren92105bb2005-09-07 17:20:26 +0100222 * Looks like we need to preserve some bootloader code at the
223 * beginning of SRAM for jumping to flash for reboot to work...
224 */
225 memset((void *)omap_sram_base + SRAM_BOOTLOADER_SZ, 0,
226 omap_sram_size - SRAM_BOOTLOADER_SZ);
227}
228
Jean Pihetb6338bd2011-02-02 16:38:06 +0100229/*
230 * Memory allocator for SRAM: calculates the new ceiling address
231 * for pushing a function using the fncpy API.
232 *
233 * Note that fncpy requires the returned address to be aligned
234 * to an 8-byte boundary.
235 */
236void *omap_sram_push_address(unsigned long size)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100237{
238 if (size > (omap_sram_ceil - (omap_sram_base + SRAM_BOOTLOADER_SZ))) {
Santosh Shilimkar26a510b2011-04-04 14:20:08 +0530239 pr_err("Not enough space in SRAM\n");
Tony Lindgren92105bb2005-09-07 17:20:26 +0100240 return NULL;
241 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100242
Tony Lindgren92105bb2005-09-07 17:20:26 +0100243 omap_sram_ceil -= size;
Jean Pihetb6338bd2011-02-02 16:38:06 +0100244 omap_sram_ceil = ROUND_DOWN(omap_sram_ceil, FNCPY_ALIGN);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100245
246 return (void *)omap_sram_ceil;
247}
248
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000249#ifdef CONFIG_ARCH_OMAP1
250
251static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);
252
253void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
254{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700255 BUG_ON(!_omap_sram_reprogram_clock);
Russell King020f9702008-12-01 17:40:54 +0000256 _omap_sram_reprogram_clock(dpllctl, ckctl);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000257}
258
Aaro Koskinene6f16822010-11-18 19:59:47 +0200259static int __init omap1_sram_init(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000260{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300261 _omap_sram_reprogram_clock =
262 omap_sram_push(omap1_sram_reprogram_clock,
263 omap1_sram_reprogram_clock_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000264
265 return 0;
266}
267
268#else
269#define omap1_sram_init() do {} while (0)
270#endif
271
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300272#if defined(CONFIG_ARCH_OMAP2)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000273
274static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
275 u32 base_cs, u32 force_unlock);
276
277void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
278 u32 base_cs, u32 force_unlock)
279{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700280 BUG_ON(!_omap2_sram_ddr_init);
Russell King020f9702008-12-01 17:40:54 +0000281 _omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
282 base_cs, force_unlock);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000283}
284
285static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
286 u32 mem_type);
287
288void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
289{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700290 BUG_ON(!_omap2_sram_reprogram_sdrc);
Russell King020f9702008-12-01 17:40:54 +0000291 _omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000292}
293
294static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);
295
296u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
297{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700298 BUG_ON(!_omap2_set_prcm);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000299 return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
300}
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300301#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000302
Tony Lindgren59b479e2011-01-27 16:39:40 -0800303#ifdef CONFIG_SOC_OMAP2420
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700304static int __init omap242x_sram_init(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000305{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300306 _omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
307 omap242x_sram_ddr_init_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000308
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300309 _omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
310 omap242x_sram_reprogram_sdrc_sz);
311
312 _omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
313 omap242x_sram_set_prcm_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000314
315 return 0;
316}
317#else
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300318static inline int omap242x_sram_init(void)
319{
320 return 0;
321}
322#endif
323
Tony Lindgren59b479e2011-01-27 16:39:40 -0800324#ifdef CONFIG_SOC_OMAP2430
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700325static int __init omap243x_sram_init(void)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300326{
327 _omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
328 omap243x_sram_ddr_init_sz);
329
330 _omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
331 omap243x_sram_reprogram_sdrc_sz);
332
333 _omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
334 omap243x_sram_set_prcm_sz);
335
336 return 0;
337}
338#else
339static inline int omap243x_sram_init(void)
340{
341 return 0;
342}
343#endif
344
345#ifdef CONFIG_ARCH_OMAP3
346
Jean Pihet58cda882009-07-24 19:43:25 -0600347static u32 (*_omap3_sram_configure_core_dpll)(
348 u32 m2, u32 unlock_dll, u32 f, u32 inc,
349 u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
350 u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
351 u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
352 u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1);
353
354u32 omap3_configure_core_dpll(u32 m2, u32 unlock_dll, u32 f, u32 inc,
355 u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
356 u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
357 u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
358 u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300359{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700360 BUG_ON(!_omap3_sram_configure_core_dpll);
Jean Pihet58cda882009-07-24 19:43:25 -0600361 return _omap3_sram_configure_core_dpll(
362 m2, unlock_dll, f, inc,
363 sdrc_rfr_ctrl_0, sdrc_actim_ctrl_a_0,
364 sdrc_actim_ctrl_b_0, sdrc_mr_0,
365 sdrc_rfr_ctrl_1, sdrc_actim_ctrl_a_1,
366 sdrc_actim_ctrl_b_1, sdrc_mr_1);
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300367}
368
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530369#ifdef CONFIG_PM
370void omap3_sram_restore_context(void)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300371{
372 omap_sram_ceil = omap_sram_base + omap_sram_size;
373
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300374 _omap3_sram_configure_core_dpll =
375 omap_sram_push(omap3_sram_configure_core_dpll,
376 omap3_sram_configure_core_dpll_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530377 omap_push_sram_idle();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300378}
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530379#endif /* CONFIG_PM */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300380
Jean Pihet46e130d2011-06-29 18:40:23 +0200381#endif /* CONFIG_ARCH_OMAP3 */
382
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300383static inline int omap34xx_sram_init(void)
384{
Jean Pihet46e130d2011-06-29 18:40:23 +0200385#if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
386 omap3_sram_restore_context();
387#endif
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300388 return 0;
389}
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000390
391int __init omap_sram_init(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100392{
393 omap_detect_sram();
394 omap_map_sram();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000395
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300396 if (!(cpu_class_is_omap2()))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000397 omap1_sram_init();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300398 else if (cpu_is_omap242x())
399 omap242x_sram_init();
400 else if (cpu_is_omap2430())
401 omap243x_sram_init();
402 else if (cpu_is_omap34xx())
403 omap34xx_sram_init();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000404
405 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100406}