blob: f888e0e57dc8ce04b04d898ba7665957ba4ec91b [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001// include/asm-arm/mach-omap/usb.h
2
3#ifndef __ASM_ARCH_OMAP_USB_H
4#define __ASM_ARCH_OMAP_USB_H
5
Maulik Mankad884b8362010-02-17 14:09:30 -08006#include <linux/usb/musb.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -07007#include <plat/board.h>
Russell Kinga09e64f2008-08-05 16:14:15 +01008
Anand Gadiyar83720a82009-11-22 10:11:00 -08009#define OMAP3_HS_USB_PORTS 3
10enum ehci_hcd_omap_mode {
11 EHCI_HCD_OMAP_MODE_UNKNOWN,
12 EHCI_HCD_OMAP_MODE_PHY,
13 EHCI_HCD_OMAP_MODE_TLL,
Anand Gadiyar1ed85652010-11-21 23:23:41 +053014 EHCI_HCD_OMAP_MODE_HSIC,
Anand Gadiyar83720a82009-11-22 10:11:00 -080015};
16
Anand Gadiyar95344fc2010-05-10 21:56:10 +053017enum ohci_omap3_port_mode {
18 OMAP_OHCI_PORT_MODE_UNUSED,
19 OMAP_OHCI_PORT_MODE_PHY_6PIN_DATSE0,
20 OMAP_OHCI_PORT_MODE_PHY_6PIN_DPDM,
21 OMAP_OHCI_PORT_MODE_PHY_3PIN_DATSE0,
22 OMAP_OHCI_PORT_MODE_PHY_4PIN_DPDM,
23 OMAP_OHCI_PORT_MODE_TLL_6PIN_DATSE0,
24 OMAP_OHCI_PORT_MODE_TLL_6PIN_DPDM,
25 OMAP_OHCI_PORT_MODE_TLL_3PIN_DATSE0,
26 OMAP_OHCI_PORT_MODE_TLL_4PIN_DPDM,
27 OMAP_OHCI_PORT_MODE_TLL_2PIN_DATSE0,
28 OMAP_OHCI_PORT_MODE_TLL_2PIN_DPDM,
29};
30
Anand Gadiyar83720a82009-11-22 10:11:00 -080031struct ehci_hcd_omap_platform_data {
32 enum ehci_hcd_omap_mode port_mode[OMAP3_HS_USB_PORTS];
33 unsigned phy_reset:1;
34
35 /* have to be valid if phy_reset is true and portx is in phy mode */
36 int reset_gpio_port[OMAP3_HS_USB_PORTS];
37};
38
Anand Gadiyar95344fc2010-05-10 21:56:10 +053039struct ohci_hcd_omap_platform_data {
40 enum ohci_omap3_port_mode port_mode[OMAP3_HS_USB_PORTS];
41
42 /* Set this to true for ES2.x silicon */
43 unsigned es2_compatibility:1;
44};
45
Russell Kinga09e64f2008-08-05 16:14:15 +010046/*-------------------------------------------------------------------------*/
47
48#define OMAP1_OTG_BASE 0xfffb0400
49#define OMAP1_UDC_BASE 0xfffb4000
50#define OMAP1_OHCI_BASE 0xfffba000
51
52#define OMAP2_OHCI_BASE 0x4805e000
53#define OMAP2_UDC_BASE 0x4805e200
54#define OMAP2_OTG_BASE 0x4805e300
55
56#ifdef CONFIG_ARCH_OMAP1
57
58#define OTG_BASE OMAP1_OTG_BASE
59#define UDC_BASE OMAP1_UDC_BASE
60#define OMAP_OHCI_BASE OMAP1_OHCI_BASE
61
62#else
63
64#define OTG_BASE OMAP2_OTG_BASE
65#define UDC_BASE OMAP2_UDC_BASE
66#define OMAP_OHCI_BASE OMAP2_OHCI_BASE
67
Maulik Mankad884b8362010-02-17 14:09:30 -080068struct omap_musb_board_data {
69 u8 interface_type;
70 u8 mode;
Ajay Kumar Gupta1e753452010-03-25 13:14:23 +020071 u16 power;
Ajay Kumar Gupta58815fa2010-03-25 13:25:27 +020072 unsigned extvbus:1;
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +053073 void (*set_phy_power)(u8 on);
74 void (*clear_irq)(void);
75 void (*set_mode)(u8 mode);
76 void (*reset)(void);
Maulik Mankad884b8362010-02-17 14:09:30 -080077};
78
79enum musb_interface {MUSB_INTERFACE_ULPI, MUSB_INTERFACE_UTMI};
80
81extern void usb_musb_init(struct omap_musb_board_data *board_data);
Felipe Balbi18cb7ac2009-03-23 18:34:06 -070082
Felipe Balbi6f69a182010-03-04 09:45:53 +020083extern void usb_ehci_init(const struct ehci_hcd_omap_platform_data *pdata);
Anand Gadiyar83720a82009-11-22 10:11:00 -080084
Anand Gadiyar95344fc2010-05-10 21:56:10 +053085extern void usb_ohci_init(const struct ohci_hcd_omap_platform_data *pdata);
86
Hema HKc33fad02010-12-10 17:58:20 +053087extern int omap4430_phy_power(struct device *dev, int ID, int on);
88extern int omap4430_phy_set_clk(struct device *dev, int on);
89extern int omap4430_phy_init(struct device *dev);
90extern int omap4430_phy_exit(struct device *dev);
Hema HKee896e32011-02-17 12:06:07 +053091extern int omap4430_phy_suspend(struct device *dev, int suspend);
Hema HKc33fad02010-12-10 17:58:20 +053092
Russell Kinga09e64f2008-08-05 16:14:15 +010093#endif
94
Tony Lindgrendd0cdd82010-07-05 16:31:30 +030095
96/*
97 * FIXME correct answer depends on hmc_mode,
98 * as does (on omap1) any nonzero value for config->otg port number
99 */
100#ifdef CONFIG_USB_GADGET_OMAP
101#define is_usb0_device(config) 1
102#else
103#define is_usb0_device(config) 0
104#endif
105
Tony Lindgrenb5e89052010-07-05 16:31:29 +0300106void omap_otg_init(struct omap_usb_config *config);
Tony Lindgrendd0cdd82010-07-05 16:31:30 +0300107
108#if defined(CONFIG_USB) || defined(CONFIG_USB_MODULE)
109void omap1_usb_init(struct omap_usb_config *pdata);
110#else
111static inline void omap1_usb_init(struct omap_usb_config *pdata)
112{
113}
114#endif
115
116#if defined(CONFIG_ARCH_OMAP_OTG) || defined(CONFIG_ARCH_OMAP_OTG_MODULE)
Tony Lindgrenb5e89052010-07-05 16:31:29 +0300117void omap2_usbfs_init(struct omap_usb_config *pdata);
118#else
Anand Gadiyarafc28bc2010-09-16 16:22:13 -0700119static inline void omap2_usbfs_init(struct omap_usb_config *pdata)
Tony Lindgrenb5e89052010-07-05 16:31:29 +0300120{
121}
122#endif
Felipe Balbib0b5aa32009-03-23 18:07:49 -0700123
Russell Kinga09e64f2008-08-05 16:14:15 +0100124/*-------------------------------------------------------------------------*/
125
126/*
127 * OTG and transceiver registers, for OMAPs starting with ARM926
128 */
129#define OTG_REV (OTG_BASE + 0x00)
130#define OTG_SYSCON_1 (OTG_BASE + 0x04)
131# define USB2_TRX_MODE(w) (((w)>>24)&0x07)
132# define USB1_TRX_MODE(w) (((w)>>20)&0x07)
133# define USB0_TRX_MODE(w) (((w)>>16)&0x07)
134# define OTG_IDLE_EN (1 << 15)
135# define HST_IDLE_EN (1 << 14)
136# define DEV_IDLE_EN (1 << 13)
137# define OTG_RESET_DONE (1 << 2)
138# define OTG_SOFT_RESET (1 << 1)
139#define OTG_SYSCON_2 (OTG_BASE + 0x08)
140# define OTG_EN (1 << 31)
141# define USBX_SYNCHRO (1 << 30)
142# define OTG_MST16 (1 << 29)
143# define SRP_GPDATA (1 << 28)
144# define SRP_GPDVBUS (1 << 27)
145# define SRP_GPUVBUS(w) (((w)>>24)&0x07)
146# define A_WAIT_VRISE(w) (((w)>>20)&0x07)
147# define B_ASE_BRST(w) (((w)>>16)&0x07)
148# define SRP_DPW (1 << 14)
149# define SRP_DATA (1 << 13)
150# define SRP_VBUS (1 << 12)
151# define OTG_PADEN (1 << 10)
152# define HMC_PADEN (1 << 9)
153# define UHOST_EN (1 << 8)
154# define HMC_TLLSPEED (1 << 7)
155# define HMC_TLLATTACH (1 << 6)
156# define OTG_HMC(w) (((w)>>0)&0x3f)
157#define OTG_CTRL (OTG_BASE + 0x0c)
158# define OTG_USB2_EN (1 << 29)
159# define OTG_USB2_DP (1 << 28)
160# define OTG_USB2_DM (1 << 27)
161# define OTG_USB1_EN (1 << 26)
162# define OTG_USB1_DP (1 << 25)
163# define OTG_USB1_DM (1 << 24)
164# define OTG_USB0_EN (1 << 23)
165# define OTG_USB0_DP (1 << 22)
166# define OTG_USB0_DM (1 << 21)
167# define OTG_ASESSVLD (1 << 20)
168# define OTG_BSESSEND (1 << 19)
169# define OTG_BSESSVLD (1 << 18)
170# define OTG_VBUSVLD (1 << 17)
171# define OTG_ID (1 << 16)
172# define OTG_DRIVER_SEL (1 << 15)
173# define OTG_A_SETB_HNPEN (1 << 12)
174# define OTG_A_BUSREQ (1 << 11)
175# define OTG_B_HNPEN (1 << 9)
176# define OTG_B_BUSREQ (1 << 8)
177# define OTG_BUSDROP (1 << 7)
178# define OTG_PULLDOWN (1 << 5)
179# define OTG_PULLUP (1 << 4)
180# define OTG_DRV_VBUS (1 << 3)
181# define OTG_PD_VBUS (1 << 2)
182# define OTG_PU_VBUS (1 << 1)
183# define OTG_PU_ID (1 << 0)
184#define OTG_IRQ_EN (OTG_BASE + 0x10) /* 16-bit */
185# define DRIVER_SWITCH (1 << 15)
186# define A_VBUS_ERR (1 << 13)
187# define A_REQ_TMROUT (1 << 12)
188# define A_SRP_DETECT (1 << 11)
189# define B_HNP_FAIL (1 << 10)
190# define B_SRP_TMROUT (1 << 9)
191# define B_SRP_DONE (1 << 8)
192# define B_SRP_STARTED (1 << 7)
193# define OPRT_CHG (1 << 0)
194#define OTG_IRQ_SRC (OTG_BASE + 0x14) /* 16-bit */
195 // same bits as in IRQ_EN
196#define OTG_OUTCTRL (OTG_BASE + 0x18) /* 16-bit */
197# define OTGVPD (1 << 14)
198# define OTGVPU (1 << 13)
199# define OTGPUID (1 << 12)
200# define USB2VDR (1 << 10)
201# define USB2PDEN (1 << 9)
202# define USB2PUEN (1 << 8)
203# define USB1VDR (1 << 6)
204# define USB1PDEN (1 << 5)
205# define USB1PUEN (1 << 4)
206# define USB0VDR (1 << 2)
207# define USB0PDEN (1 << 1)
208# define USB0PUEN (1 << 0)
209#define OTG_TEST (OTG_BASE + 0x20) /* 16-bit */
210#define OTG_VENDOR_CODE (OTG_BASE + 0xfc) /* 16-bit */
211
212/*-------------------------------------------------------------------------*/
213
214/* OMAP1 */
215#define USB_TRANSCEIVER_CTRL (0xfffe1000 + 0x0064)
216# define CONF_USB2_UNI_R (1 << 8)
217# define CONF_USB1_UNI_R (1 << 7)
218# define CONF_USB_PORT0_R(x) (((x)>>4)&0x7)
219# define CONF_USB0_ISOLATE_R (1 << 3)
220# define CONF_USB_PWRDN_DM_R (1 << 2)
221# define CONF_USB_PWRDN_DP_R (1 << 1)
222
223/* OMAP2 */
224# define USB_UNIDIR 0x0
225# define USB_UNIDIR_TLL 0x1
226# define USB_BIDIR 0x2
227# define USB_BIDIR_TLL 0x3
228# define USBTXWRMODEI(port, x) ((x) << (22 - (port * 2)))
229# define USBT2TLL5PI (1 << 17)
230# define USB0PUENACTLOI (1 << 16)
231# define USBSTANDBYCTRL (1 << 15)
Ajay Kumar Gupta3a0d30b2010-10-19 10:08:11 +0300232/* AM35x */
233/* USB 2.0 PHY Control */
234#define CONF2_PHY_GPIOMODE (1 << 23)
235#define CONF2_OTGMODE (3 << 14)
236#define CONF2_NO_OVERRIDE (0 << 14)
237#define CONF2_FORCE_HOST (1 << 14)
238#define CONF2_FORCE_DEVICE (2 << 14)
239#define CONF2_FORCE_HOST_VBUS_LOW (3 << 14)
240#define CONF2_SESENDEN (1 << 13)
241#define CONF2_VBDTCTEN (1 << 12)
242#define CONF2_REFFREQ_24MHZ (2 << 8)
243#define CONF2_REFFREQ_26MHZ (7 << 8)
244#define CONF2_REFFREQ_13MHZ (6 << 8)
245#define CONF2_REFFREQ (0xf << 8)
246#define CONF2_PHYCLKGD (1 << 7)
247#define CONF2_VBUSSENSE (1 << 6)
248#define CONF2_PHY_PLLON (1 << 5)
249#define CONF2_RESET (1 << 4)
250#define CONF2_PHYPWRDN (1 << 3)
251#define CONF2_OTGPWRDN (1 << 2)
252#define CONF2_DATPOL (1 << 1)
Russell Kinga09e64f2008-08-05 16:14:15 +0100253
Tony Lindgrendd0cdd82010-07-05 16:31:30 +0300254#if defined(CONFIG_ARCH_OMAP1) && defined(CONFIG_USB)
255u32 omap1_usb0_init(unsigned nwires, unsigned is_device);
256u32 omap1_usb1_init(unsigned nwires);
257u32 omap1_usb2_init(unsigned nwires, unsigned alt_pingroup);
258#else
259static inline u32 omap1_usb0_init(unsigned nwires, unsigned is_device)
260{
261 return 0;
262}
263static inline u32 omap1_usb1_init(unsigned nwires)
264{
265 return 0;
266
267}
268static inline u32 omap1_usb2_init(unsigned nwires, unsigned alt_pingroup)
269{
270 return 0;
271}
272#endif
273
Russell Kinga09e64f2008-08-05 16:14:15 +0100274#endif /* __ASM_ARCH_OMAP_USB_H */