blob: 9201f35d82776c88285eadf5524e2d3fe0f2768f [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright (C) 2007 Ben Skeggs.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining
6 * a copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sublicense, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial
15 * portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
18 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
20 * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
21 * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
22 * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
23 * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 *
25 */
26
27#include "drmP.h"
28#include "drm.h"
29#include "nouveau_drv.h"
30
Ben Skeggs6ee73862009-12-11 19:24:15 +100031static void
Ben Skeggsac94a342010-07-08 15:28:48 +100032nv50_fifo_playlist_update(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +100033{
34 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggsac94a342010-07-08 15:28:48 +100035 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
Ben Skeggs6ee73862009-12-11 19:24:15 +100036 struct nouveau_gpuobj_ref *cur;
37 int i, nr;
38
39 NV_DEBUG(dev, "\n");
40
Ben Skeggsac94a342010-07-08 15:28:48 +100041 cur = pfifo->playlist[pfifo->cur_playlist];
42 pfifo->cur_playlist = !pfifo->cur_playlist;
Ben Skeggs6ee73862009-12-11 19:24:15 +100043
44 /* We never schedule channel 0 or 127 */
Ben Skeggs6ee73862009-12-11 19:24:15 +100045 for (i = 1, nr = 0; i < 127; i++) {
Ben Skeggsb3beb162010-09-01 15:24:29 +100046 if (dev_priv->fifos[i] && dev_priv->fifos[i]->ramfc) {
47 nv_wo32(cur->gpuobj, (nr * 4), i);
48 nr++;
49 }
Ben Skeggs6ee73862009-12-11 19:24:15 +100050 }
Ben Skeggsf56cb862010-07-08 11:29:10 +100051 dev_priv->engine.instmem.flush(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +100052
53 nv_wr32(dev, 0x32f4, cur->instance >> 12);
54 nv_wr32(dev, 0x32ec, nr);
55 nv_wr32(dev, 0x2500, 0x101);
56}
57
Ben Skeggsac94a342010-07-08 15:28:48 +100058static void
59nv50_fifo_channel_enable(struct drm_device *dev, int channel)
Ben Skeggs6ee73862009-12-11 19:24:15 +100060{
61 struct drm_nouveau_private *dev_priv = dev->dev_private;
62 struct nouveau_channel *chan = dev_priv->fifos[channel];
63 uint32_t inst;
64
65 NV_DEBUG(dev, "ch%d\n", channel);
66
Ben Skeggsac94a342010-07-08 15:28:48 +100067 if (dev_priv->chipset == 0x50)
Ben Skeggs6ee73862009-12-11 19:24:15 +100068 inst = chan->ramfc->instance >> 12;
69 else
70 inst = chan->ramfc->instance >> 8;
Ben Skeggs6ee73862009-12-11 19:24:15 +100071
Ben Skeggsac94a342010-07-08 15:28:48 +100072 nv_wr32(dev, NV50_PFIFO_CTX_TABLE(channel), inst |
73 NV50_PFIFO_CTX_TABLE_CHANNEL_ENABLED);
Ben Skeggs6ee73862009-12-11 19:24:15 +100074}
75
76static void
Ben Skeggsac94a342010-07-08 15:28:48 +100077nv50_fifo_channel_disable(struct drm_device *dev, int channel)
Ben Skeggs6ee73862009-12-11 19:24:15 +100078{
79 struct drm_nouveau_private *dev_priv = dev->dev_private;
80 uint32_t inst;
81
Ben Skeggsac94a342010-07-08 15:28:48 +100082 NV_DEBUG(dev, "ch%d\n", channel);
Ben Skeggs6ee73862009-12-11 19:24:15 +100083
Ben Skeggsac94a342010-07-08 15:28:48 +100084 if (dev_priv->chipset == 0x50)
Ben Skeggs6ee73862009-12-11 19:24:15 +100085 inst = NV50_PFIFO_CTX_TABLE_INSTANCE_MASK_G80;
86 else
87 inst = NV50_PFIFO_CTX_TABLE_INSTANCE_MASK_G84;
88 nv_wr32(dev, NV50_PFIFO_CTX_TABLE(channel), inst);
Ben Skeggs6ee73862009-12-11 19:24:15 +100089}
90
91static void
92nv50_fifo_init_reset(struct drm_device *dev)
93{
94 uint32_t pmc_e = NV_PMC_ENABLE_PFIFO;
95
96 NV_DEBUG(dev, "\n");
97
98 nv_wr32(dev, NV03_PMC_ENABLE, nv_rd32(dev, NV03_PMC_ENABLE) & ~pmc_e);
99 nv_wr32(dev, NV03_PMC_ENABLE, nv_rd32(dev, NV03_PMC_ENABLE) | pmc_e);
100}
101
102static void
103nv50_fifo_init_intr(struct drm_device *dev)
104{
105 NV_DEBUG(dev, "\n");
106
107 nv_wr32(dev, NV03_PFIFO_INTR_0, 0xFFFFFFFF);
108 nv_wr32(dev, NV03_PFIFO_INTR_EN_0, 0xFFFFFFFF);
109}
110
111static void
112nv50_fifo_init_context_table(struct drm_device *dev)
113{
114 struct drm_nouveau_private *dev_priv = dev->dev_private;
115 int i;
116
117 NV_DEBUG(dev, "\n");
118
119 for (i = 0; i < NV50_PFIFO_CTX_TABLE__SIZE; i++) {
120 if (dev_priv->fifos[i])
Ben Skeggsac94a342010-07-08 15:28:48 +1000121 nv50_fifo_channel_enable(dev, i);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000122 else
Ben Skeggsac94a342010-07-08 15:28:48 +1000123 nv50_fifo_channel_disable(dev, i);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000124 }
125
Ben Skeggsac94a342010-07-08 15:28:48 +1000126 nv50_fifo_playlist_update(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000127}
128
129static void
130nv50_fifo_init_regs__nv(struct drm_device *dev)
131{
132 NV_DEBUG(dev, "\n");
133
134 nv_wr32(dev, 0x250c, 0x6f3cfc34);
135}
136
137static void
138nv50_fifo_init_regs(struct drm_device *dev)
139{
140 NV_DEBUG(dev, "\n");
141
142 nv_wr32(dev, 0x2500, 0);
143 nv_wr32(dev, 0x3250, 0);
144 nv_wr32(dev, 0x3220, 0);
145 nv_wr32(dev, 0x3204, 0);
146 nv_wr32(dev, 0x3210, 0);
147 nv_wr32(dev, 0x3270, 0);
148
149 /* Enable dummy channels setup by nv50_instmem.c */
Ben Skeggsac94a342010-07-08 15:28:48 +1000150 nv50_fifo_channel_enable(dev, 0);
151 nv50_fifo_channel_enable(dev, 127);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000152}
153
154int
155nv50_fifo_init(struct drm_device *dev)
156{
157 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggsac94a342010-07-08 15:28:48 +1000158 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000159 int ret;
160
161 NV_DEBUG(dev, "\n");
162
Ben Skeggsac94a342010-07-08 15:28:48 +1000163 if (pfifo->playlist[0]) {
164 pfifo->cur_playlist = !pfifo->cur_playlist;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000165 goto just_reset;
166 }
167
Ben Skeggs6ee73862009-12-11 19:24:15 +1000168 ret = nouveau_gpuobj_new_ref(dev, NULL, NULL, 0, 128*4, 0x1000,
Ben Skeggsac94a342010-07-08 15:28:48 +1000169 NVOBJ_FLAG_ZERO_ALLOC,
170 &pfifo->playlist[0]);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000171 if (ret) {
Ben Skeggsac94a342010-07-08 15:28:48 +1000172 NV_ERROR(dev, "error creating playlist 0: %d\n", ret);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000173 return ret;
174 }
175
176 ret = nouveau_gpuobj_new_ref(dev, NULL, NULL, 0, 128*4, 0x1000,
Ben Skeggsac94a342010-07-08 15:28:48 +1000177 NVOBJ_FLAG_ZERO_ALLOC,
178 &pfifo->playlist[1]);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000179 if (ret) {
Ben Skeggsac94a342010-07-08 15:28:48 +1000180 nouveau_gpuobj_ref_del(dev, &pfifo->playlist[0]);
181 NV_ERROR(dev, "error creating playlist 1: %d\n", ret);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000182 return ret;
183 }
184
185just_reset:
186 nv50_fifo_init_reset(dev);
187 nv50_fifo_init_intr(dev);
188 nv50_fifo_init_context_table(dev);
189 nv50_fifo_init_regs__nv(dev);
190 nv50_fifo_init_regs(dev);
191 dev_priv->engine.fifo.enable(dev);
192 dev_priv->engine.fifo.reassign(dev, true);
193
194 return 0;
195}
196
197void
198nv50_fifo_takedown(struct drm_device *dev)
199{
200 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggsac94a342010-07-08 15:28:48 +1000201 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000202
203 NV_DEBUG(dev, "\n");
204
Ben Skeggsac94a342010-07-08 15:28:48 +1000205 if (!pfifo->playlist[0])
Ben Skeggs6ee73862009-12-11 19:24:15 +1000206 return;
207
Ben Skeggsac94a342010-07-08 15:28:48 +1000208 nouveau_gpuobj_ref_del(dev, &pfifo->playlist[0]);
209 nouveau_gpuobj_ref_del(dev, &pfifo->playlist[1]);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000210}
211
212int
213nv50_fifo_channel_id(struct drm_device *dev)
214{
215 return nv_rd32(dev, NV03_PFIFO_CACHE1_PUSH1) &
216 NV50_PFIFO_CACHE1_PUSH1_CHID_MASK;
217}
218
219int
220nv50_fifo_create_context(struct nouveau_channel *chan)
221{
222 struct drm_device *dev = chan->dev;
223 struct drm_nouveau_private *dev_priv = dev->dev_private;
224 struct nouveau_gpuobj *ramfc = NULL;
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100225 unsigned long flags;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000226 int ret;
227
228 NV_DEBUG(dev, "ch%d\n", chan->id);
229
Ben Skeggsac94a342010-07-08 15:28:48 +1000230 if (dev_priv->chipset == 0x50) {
Ben Skeggsde3a6c02010-09-01 15:24:30 +1000231 ret = nouveau_gpuobj_new_fake(dev, chan->ramin->gpuobj->pinst,
232 chan->ramin->gpuobj->vinst, 0x100,
233 NVOBJ_FLAG_ZERO_ALLOC |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000234 NVOBJ_FLAG_ZERO_FREE, &ramfc,
235 &chan->ramfc);
236 if (ret)
237 return ret;
238
Ben Skeggsde3a6c02010-09-01 15:24:30 +1000239 ret = nouveau_gpuobj_new_fake(dev, chan->ramin->gpuobj->pinst +
240 0x0400,
241 chan->ramin->gpuobj->vinst +
242 0x0400, 4096, 0, NULL,
243 &chan->cache);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000244 if (ret)
245 return ret;
246 } else {
247 ret = nouveau_gpuobj_new_ref(dev, chan, NULL, 0, 0x100, 256,
248 NVOBJ_FLAG_ZERO_ALLOC |
249 NVOBJ_FLAG_ZERO_FREE,
250 &chan->ramfc);
251 if (ret)
252 return ret;
253 ramfc = chan->ramfc->gpuobj;
254
Ben Skeggs134f2482010-01-18 08:33:04 +1000255 ret = nouveau_gpuobj_new_ref(dev, chan, NULL, 0, 4096, 1024,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000256 0, &chan->cache);
257 if (ret)
258 return ret;
259 }
260
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100261 spin_lock_irqsave(&dev_priv->context_switch_lock, flags);
262
Ben Skeggsb3beb162010-09-01 15:24:29 +1000263 nv_wo32(ramfc, 0x48, chan->pushbuf->instance >> 4);
264 nv_wo32(ramfc, 0x80, (0 << 27) /* 4KiB */ |
265 (4 << 24) /* SEARCH_FULL */ |
266 (chan->ramht->instance >> 4));
267 nv_wo32(ramfc, 0x44, 0x2101ffff);
268 nv_wo32(ramfc, 0x60, 0x7fffffff);
269 nv_wo32(ramfc, 0x40, 0x00000000);
270 nv_wo32(ramfc, 0x7c, 0x30000001);
271 nv_wo32(ramfc, 0x78, 0x00000000);
272 nv_wo32(ramfc, 0x3c, 0x403f6078);
273 nv_wo32(ramfc, 0x50, chan->pushbuf_base + chan->dma.ib_base * 4);
274 nv_wo32(ramfc, 0x54, drm_order(chan->dma.ib_max + 1) << 16);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000275
Ben Skeggsac94a342010-07-08 15:28:48 +1000276 if (dev_priv->chipset != 0x50) {
Ben Skeggsb3beb162010-09-01 15:24:29 +1000277 nv_wo32(chan->ramin->gpuobj, 0, chan->id);
278 nv_wo32(chan->ramin->gpuobj, 4, chan->ramfc->instance >> 8);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000279
Ben Skeggsb3beb162010-09-01 15:24:29 +1000280 nv_wo32(ramfc, 0x88, chan->cache->instance >> 10);
281 nv_wo32(ramfc, 0x98, chan->ramin->instance >> 12);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000282 }
283
Ben Skeggsf56cb862010-07-08 11:29:10 +1000284 dev_priv->engine.instmem.flush(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000285
Ben Skeggsac94a342010-07-08 15:28:48 +1000286 nv50_fifo_channel_enable(dev, chan->id);
287 nv50_fifo_playlist_update(dev);
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100288 spin_unlock_irqrestore(&dev_priv->context_switch_lock, flags);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000289 return 0;
290}
291
292void
293nv50_fifo_destroy_context(struct nouveau_channel *chan)
294{
295 struct drm_device *dev = chan->dev;
Maarten Maathuisa87ff622010-02-01 18:47:52 +0100296 struct nouveau_gpuobj_ref *ramfc = chan->ramfc;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000297
298 NV_DEBUG(dev, "ch%d\n", chan->id);
299
Maarten Maathuisa87ff622010-02-01 18:47:52 +0100300 /* This will ensure the channel is seen as disabled. */
301 chan->ramfc = NULL;
Ben Skeggsac94a342010-07-08 15:28:48 +1000302 nv50_fifo_channel_disable(dev, chan->id);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000303
304 /* Dummy channel, also used on ch 127 */
305 if (chan->id == 0)
Ben Skeggsac94a342010-07-08 15:28:48 +1000306 nv50_fifo_channel_disable(dev, 127);
307 nv50_fifo_playlist_update(dev);
Maarten Maathuisa87ff622010-02-01 18:47:52 +0100308
309 nouveau_gpuobj_ref_del(dev, &ramfc);
310 nouveau_gpuobj_ref_del(dev, &chan->cache);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000311}
312
313int
314nv50_fifo_load_context(struct nouveau_channel *chan)
315{
316 struct drm_device *dev = chan->dev;
317 struct drm_nouveau_private *dev_priv = dev->dev_private;
318 struct nouveau_gpuobj *ramfc = chan->ramfc->gpuobj;
319 struct nouveau_gpuobj *cache = chan->cache->gpuobj;
320 int ptr, cnt;
321
322 NV_DEBUG(dev, "ch%d\n", chan->id);
323
Ben Skeggsb3beb162010-09-01 15:24:29 +1000324 nv_wr32(dev, 0x3330, nv_ro32(ramfc, 0x00));
325 nv_wr32(dev, 0x3334, nv_ro32(ramfc, 0x04));
326 nv_wr32(dev, 0x3240, nv_ro32(ramfc, 0x08));
327 nv_wr32(dev, 0x3320, nv_ro32(ramfc, 0x0c));
328 nv_wr32(dev, 0x3244, nv_ro32(ramfc, 0x10));
329 nv_wr32(dev, 0x3328, nv_ro32(ramfc, 0x14));
330 nv_wr32(dev, 0x3368, nv_ro32(ramfc, 0x18));
331 nv_wr32(dev, 0x336c, nv_ro32(ramfc, 0x1c));
332 nv_wr32(dev, 0x3370, nv_ro32(ramfc, 0x20));
333 nv_wr32(dev, 0x3374, nv_ro32(ramfc, 0x24));
334 nv_wr32(dev, 0x3378, nv_ro32(ramfc, 0x28));
335 nv_wr32(dev, 0x337c, nv_ro32(ramfc, 0x2c));
336 nv_wr32(dev, 0x3228, nv_ro32(ramfc, 0x30));
337 nv_wr32(dev, 0x3364, nv_ro32(ramfc, 0x34));
338 nv_wr32(dev, 0x32a0, nv_ro32(ramfc, 0x38));
339 nv_wr32(dev, 0x3224, nv_ro32(ramfc, 0x3c));
340 nv_wr32(dev, 0x324c, nv_ro32(ramfc, 0x40));
341 nv_wr32(dev, 0x2044, nv_ro32(ramfc, 0x44));
342 nv_wr32(dev, 0x322c, nv_ro32(ramfc, 0x48));
343 nv_wr32(dev, 0x3234, nv_ro32(ramfc, 0x4c));
344 nv_wr32(dev, 0x3340, nv_ro32(ramfc, 0x50));
345 nv_wr32(dev, 0x3344, nv_ro32(ramfc, 0x54));
346 nv_wr32(dev, 0x3280, nv_ro32(ramfc, 0x58));
347 nv_wr32(dev, 0x3254, nv_ro32(ramfc, 0x5c));
348 nv_wr32(dev, 0x3260, nv_ro32(ramfc, 0x60));
349 nv_wr32(dev, 0x3264, nv_ro32(ramfc, 0x64));
350 nv_wr32(dev, 0x3268, nv_ro32(ramfc, 0x68));
351 nv_wr32(dev, 0x326c, nv_ro32(ramfc, 0x6c));
352 nv_wr32(dev, 0x32e4, nv_ro32(ramfc, 0x70));
353 nv_wr32(dev, 0x3248, nv_ro32(ramfc, 0x74));
354 nv_wr32(dev, 0x2088, nv_ro32(ramfc, 0x78));
355 nv_wr32(dev, 0x2058, nv_ro32(ramfc, 0x7c));
356 nv_wr32(dev, 0x2210, nv_ro32(ramfc, 0x80));
Ben Skeggs6ee73862009-12-11 19:24:15 +1000357
Ben Skeggsb3beb162010-09-01 15:24:29 +1000358 cnt = nv_ro32(ramfc, 0x84);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000359 for (ptr = 0; ptr < cnt; ptr++) {
360 nv_wr32(dev, NV40_PFIFO_CACHE1_METHOD(ptr),
Ben Skeggsb3beb162010-09-01 15:24:29 +1000361 nv_ro32(cache, (ptr * 8) + 0));
Ben Skeggs6ee73862009-12-11 19:24:15 +1000362 nv_wr32(dev, NV40_PFIFO_CACHE1_DATA(ptr),
Ben Skeggsb3beb162010-09-01 15:24:29 +1000363 nv_ro32(cache, (ptr * 8) + 4));
Ben Skeggs6ee73862009-12-11 19:24:15 +1000364 }
Ben Skeggs7fb8ec82010-01-05 09:41:05 +1000365 nv_wr32(dev, NV03_PFIFO_CACHE1_PUT, cnt << 2);
366 nv_wr32(dev, NV03_PFIFO_CACHE1_GET, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000367
368 /* guessing that all the 0x34xx regs aren't on NV50 */
Ben Skeggsac94a342010-07-08 15:28:48 +1000369 if (dev_priv->chipset != 0x50) {
Ben Skeggsb3beb162010-09-01 15:24:29 +1000370 nv_wr32(dev, 0x340c, nv_ro32(ramfc, 0x88));
371 nv_wr32(dev, 0x3400, nv_ro32(ramfc, 0x8c));
372 nv_wr32(dev, 0x3404, nv_ro32(ramfc, 0x90));
373 nv_wr32(dev, 0x3408, nv_ro32(ramfc, 0x94));
374 nv_wr32(dev, 0x3410, nv_ro32(ramfc, 0x98));
Ben Skeggs6ee73862009-12-11 19:24:15 +1000375 }
376
Ben Skeggs6ee73862009-12-11 19:24:15 +1000377 nv_wr32(dev, NV03_PFIFO_CACHE1_PUSH1, chan->id | (1<<16));
378 return 0;
379}
380
381int
382nv50_fifo_unload_context(struct drm_device *dev)
383{
384 struct drm_nouveau_private *dev_priv = dev->dev_private;
385 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
386 struct nouveau_gpuobj *ramfc, *cache;
387 struct nouveau_channel *chan = NULL;
388 int chid, get, put, ptr;
389
390 NV_DEBUG(dev, "\n");
391
392 chid = pfifo->channel_id(dev);
Ben Skeggs3c8868d2009-12-16 14:51:13 +1000393 if (chid < 1 || chid >= dev_priv->engine.fifo.channels - 1)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000394 return 0;
395
396 chan = dev_priv->fifos[chid];
397 if (!chan) {
398 NV_ERROR(dev, "Inactive channel on PFIFO: %d\n", chid);
399 return -EINVAL;
400 }
401 NV_DEBUG(dev, "ch%d\n", chan->id);
402 ramfc = chan->ramfc->gpuobj;
403 cache = chan->cache->gpuobj;
404
Ben Skeggsb3beb162010-09-01 15:24:29 +1000405 nv_wo32(ramfc, 0x00, nv_rd32(dev, 0x3330));
406 nv_wo32(ramfc, 0x04, nv_rd32(dev, 0x3334));
407 nv_wo32(ramfc, 0x08, nv_rd32(dev, 0x3240));
408 nv_wo32(ramfc, 0x0c, nv_rd32(dev, 0x3320));
409 nv_wo32(ramfc, 0x10, nv_rd32(dev, 0x3244));
410 nv_wo32(ramfc, 0x14, nv_rd32(dev, 0x3328));
411 nv_wo32(ramfc, 0x18, nv_rd32(dev, 0x3368));
412 nv_wo32(ramfc, 0x1c, nv_rd32(dev, 0x336c));
413 nv_wo32(ramfc, 0x20, nv_rd32(dev, 0x3370));
414 nv_wo32(ramfc, 0x24, nv_rd32(dev, 0x3374));
415 nv_wo32(ramfc, 0x28, nv_rd32(dev, 0x3378));
416 nv_wo32(ramfc, 0x2c, nv_rd32(dev, 0x337c));
417 nv_wo32(ramfc, 0x30, nv_rd32(dev, 0x3228));
418 nv_wo32(ramfc, 0x34, nv_rd32(dev, 0x3364));
419 nv_wo32(ramfc, 0x38, nv_rd32(dev, 0x32a0));
420 nv_wo32(ramfc, 0x3c, nv_rd32(dev, 0x3224));
421 nv_wo32(ramfc, 0x40, nv_rd32(dev, 0x324c));
422 nv_wo32(ramfc, 0x44, nv_rd32(dev, 0x2044));
423 nv_wo32(ramfc, 0x48, nv_rd32(dev, 0x322c));
424 nv_wo32(ramfc, 0x4c, nv_rd32(dev, 0x3234));
425 nv_wo32(ramfc, 0x50, nv_rd32(dev, 0x3340));
426 nv_wo32(ramfc, 0x54, nv_rd32(dev, 0x3344));
427 nv_wo32(ramfc, 0x58, nv_rd32(dev, 0x3280));
428 nv_wo32(ramfc, 0x5c, nv_rd32(dev, 0x3254));
429 nv_wo32(ramfc, 0x60, nv_rd32(dev, 0x3260));
430 nv_wo32(ramfc, 0x64, nv_rd32(dev, 0x3264));
431 nv_wo32(ramfc, 0x68, nv_rd32(dev, 0x3268));
432 nv_wo32(ramfc, 0x6c, nv_rd32(dev, 0x326c));
433 nv_wo32(ramfc, 0x70, nv_rd32(dev, 0x32e4));
434 nv_wo32(ramfc, 0x74, nv_rd32(dev, 0x3248));
435 nv_wo32(ramfc, 0x78, nv_rd32(dev, 0x2088));
436 nv_wo32(ramfc, 0x7c, nv_rd32(dev, 0x2058));
437 nv_wo32(ramfc, 0x80, nv_rd32(dev, 0x2210));
Ben Skeggs6ee73862009-12-11 19:24:15 +1000438
439 put = (nv_rd32(dev, NV03_PFIFO_CACHE1_PUT) & 0x7ff) >> 2;
440 get = (nv_rd32(dev, NV03_PFIFO_CACHE1_GET) & 0x7ff) >> 2;
441 ptr = 0;
442 while (put != get) {
Ben Skeggsb3beb162010-09-01 15:24:29 +1000443 nv_wo32(cache, ptr + 0,
444 nv_rd32(dev, NV40_PFIFO_CACHE1_METHOD(get)));
445 nv_wo32(cache, ptr + 4,
446 nv_rd32(dev, NV40_PFIFO_CACHE1_DATA(get)));
Ben Skeggs6ee73862009-12-11 19:24:15 +1000447 get = (get + 1) & 0x1ff;
Ben Skeggsb3beb162010-09-01 15:24:29 +1000448 ptr += 8;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000449 }
450
451 /* guessing that all the 0x34xx regs aren't on NV50 */
Ben Skeggsac94a342010-07-08 15:28:48 +1000452 if (dev_priv->chipset != 0x50) {
Ben Skeggsb3beb162010-09-01 15:24:29 +1000453 nv_wo32(ramfc, 0x84, ptr >> 3);
454 nv_wo32(ramfc, 0x88, nv_rd32(dev, 0x340c));
455 nv_wo32(ramfc, 0x8c, nv_rd32(dev, 0x3400));
456 nv_wo32(ramfc, 0x90, nv_rd32(dev, 0x3404));
457 nv_wo32(ramfc, 0x94, nv_rd32(dev, 0x3408));
458 nv_wo32(ramfc, 0x98, nv_rd32(dev, 0x3410));
Ben Skeggs6ee73862009-12-11 19:24:15 +1000459 }
460
Ben Skeggsf56cb862010-07-08 11:29:10 +1000461 dev_priv->engine.instmem.flush(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000462
463 /*XXX: probably reload ch127 (NULL) state back too */
464 nv_wr32(dev, NV03_PFIFO_CACHE1_PUSH1, 127);
465 return 0;
466}
467