blob: e00ac05cfdb49300bfd15378e970af7ab1e885a3 [file] [log] [blame]
Govindraj.Rb6126332010-09-27 20:20:49 +05301/*
2 * Driver for OMAP-UART controller.
3 * Based on drivers/serial/8250.c
4 *
5 * Copyright (C) 2010 Texas Instruments.
6 *
7 * Authors:
8 * Govindraj R <govindraj.raja@ti.com>
9 * Thara Gopinath <thara@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030016 * Note: This driver is made separate from 8250 driver as we cannot
Govindraj.Rb6126332010-09-27 20:20:49 +053017 * over load 8250 driver with omap platform specific configuration for
18 * features like DMA, it makes easier to implement features like DMA and
19 * hardware flow control and software flow control configuration with
20 * this driver as required for the omap-platform.
21 */
22
Thomas Weber364a6ec2011-02-01 08:30:41 +010023#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
24#define SUPPORT_SYSRQ
25#endif
26
Govindraj.Rb6126332010-09-27 20:20:49 +053027#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/console.h>
30#include <linux/serial_reg.h>
31#include <linux/delay.h>
32#include <linux/slab.h>
33#include <linux/tty.h>
34#include <linux/tty_flip.h>
35#include <linux/io.h>
36#include <linux/dma-mapping.h>
37#include <linux/clk.h>
38#include <linux/serial_core.h>
39#include <linux/irq.h>
Govindraj.Rfcdca752011-02-28 18:12:23 +053040#include <linux/pm_runtime.h>
Rajendra Nayakd92b0df2011-12-14 17:25:45 +053041#include <linux/of.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053042
43#include <plat/dma.h>
44#include <plat/dmtimer.h>
45#include <plat/omap-serial.h>
46
Rajendra Nayak8fe789d2011-12-14 17:25:44 +053047#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
48
Paul Walmsley0a697b22012-01-21 00:27:40 -070049/* SCR register bitmasks */
50#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
51#define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
52
53/* FCR register bitmasks */
54#define OMAP_UART_FCR_RX_FIFO_TRIG_SHIFT 6
55#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
56#define OMAP_UART_FCR_TX_FIFO_TRIG_SHIFT 4
57
58/* TLR register bitmasks */
59#define OMAP_UART_TLR_TX_FIFO_TRIG_DMA_SHIFT 0
60
Govindraj.Rb6126332010-09-27 20:20:49 +053061static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
62
63/* Forward declaration of functions */
64static void uart_tx_dma_callback(int lch, u16 ch_status, void *data);
Jon Huntera9e210e2011-11-09 17:34:49 +053065static void serial_omap_rxdma_poll(unsigned long uart_no);
Govindraj.Rb6126332010-09-27 20:20:49 +053066static int serial_omap_start_rxdma(struct uart_omap_port *up);
Govindraj.R94734742011-11-07 19:00:33 +053067static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +053068
Govindraj.R2fd14962011-11-09 17:41:21 +053069static struct workqueue_struct *serial_omap_uart_wq;
Govindraj.Rb6126332010-09-27 20:20:49 +053070
71static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
72{
73 offset <<= up->port.regshift;
74 return readw(up->port.membase + offset);
75}
76
77static inline void serial_out(struct uart_omap_port *up, int offset, int value)
78{
79 offset <<= up->port.regshift;
80 writew(value, up->port.membase + offset);
81}
82
83static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
84{
85 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
86 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
87 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
88 serial_out(up, UART_FCR, 0);
89}
90
Paul Walmsley43cf7c02012-01-21 00:27:41 -070091/**
92 * serial_omap_block_cpu_low_power_state - prevent MPU pwrdm from leaving ON
93 * @up: struct uart_omap_port *
94 *
95 * Prevent the MPU powerdomain from entering a power state lower than
96 * ON. (It should be sufficient to prevent it from entering INACTIVE,
97 * but there is presently no easy way to do this.) This works around
98 * a suspected silicon bug in the OMAP UART IP blocks. The UARTs should
99 * wake the PRCM when the transmit FIFO threshold interrupt is raised, but
100 * they do not. See also serial_omap_allow_cpu_low_power_state(). No
101 * return value.
102 */
103static void serial_omap_block_cpu_low_power_state(struct uart_omap_port *up)
104{
105#ifdef CONFIG_CPU_IDLE
106 up->latency = 1;
107 schedule_work(&up->qos_work);
108#else
109 up->max_tx_count = 1;
110#endif
111}
112
113/**
114 * serial_omap_allow_cpu_low_power_state - remove power state restriction on MPU
115 * @up: struct uart_omap_port *
116 *
117 * Cancel the effects of serial_omap_block_cpu_low_power_state().
118 * This should allow the MPU powerdomain to enter a power state lower
119 * than ON, assuming the rest of the kernel is not restricting it.
120 * This works around a suspected silicon bug in the OMAP UART IP
121 * blocks. The UARTs should wake the PRCM when the transmit FIFO
122 * threshold interrupt is raised, but they do not. No return value.
123 */
124static void serial_omap_allow_cpu_low_power_state(struct uart_omap_port *up)
125{
126#ifdef CONFIG_CPU_IDLE
127 up->latency = up->calc_latency;
128 schedule_work(&up->qos_work);
129#else
130 up->max_tx_count = up->port.fifosize / 4;
131#endif
132}
133
Govindraj.Rb6126332010-09-27 20:20:49 +0530134/*
135 * serial_omap_get_divisor - calculate divisor value
136 * @port: uart port info
137 * @baud: baudrate for which divisor needs to be calculated.
138 *
139 * We have written our own function to get the divisor so as to support
140 * 13x mode. 3Mbps Baudrate as an different divisor.
141 * Reference OMAP TRM Chapter 17:
142 * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
143 * referring to oversampling - divisor value
144 * baudrate 460,800 to 3,686,400 all have divisor 13
145 * except 3,000,000 which has divisor value 16
146 */
147static unsigned int
148serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
149{
150 unsigned int divisor;
151
152 if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
153 divisor = 13;
154 else
155 divisor = 16;
156 return port->uartclk/(baud * divisor);
157}
158
159static void serial_omap_stop_rxdma(struct uart_omap_port *up)
160{
161 if (up->uart_dma.rx_dma_used) {
162 del_timer(&up->uart_dma.rx_timer);
163 omap_stop_dma(up->uart_dma.rx_dma_channel);
164 omap_free_dma(up->uart_dma.rx_dma_channel);
165 up->uart_dma.rx_dma_channel = OMAP_UART_DMA_CH_FREE;
166 up->uart_dma.rx_dma_used = false;
Govindraj.Rfcdca752011-02-28 18:12:23 +0530167 pm_runtime_mark_last_busy(&up->pdev->dev);
168 pm_runtime_put_autosuspend(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530169 }
170}
171
172static void serial_omap_enable_ms(struct uart_port *port)
173{
174 struct uart_omap_port *up = (struct uart_omap_port *)port;
175
Rajendra Nayakba774332011-12-14 17:25:43 +0530176 dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530177
178 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530179 up->ier |= UART_IER_MSI;
180 serial_out(up, UART_IER, up->ier);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530181 pm_runtime_put(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530182}
183
184static void serial_omap_stop_tx(struct uart_port *port)
185{
186 struct uart_omap_port *up = (struct uart_omap_port *)port;
187
188 if (up->use_dma &&
189 up->uart_dma.tx_dma_channel != OMAP_UART_DMA_CH_FREE) {
190 /*
191 * Check if dma is still active. If yes do nothing,
192 * return. Else stop dma
193 */
194 if (omap_get_dma_active_status(up->uart_dma.tx_dma_channel))
195 return;
196 omap_stop_dma(up->uart_dma.tx_dma_channel);
197 omap_free_dma(up->uart_dma.tx_dma_channel);
198 up->uart_dma.tx_dma_channel = OMAP_UART_DMA_CH_FREE;
Govindraj.Rfcdca752011-02-28 18:12:23 +0530199 pm_runtime_mark_last_busy(&up->pdev->dev);
200 pm_runtime_put_autosuspend(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530201 }
202
Govindraj.Rfcdca752011-02-28 18:12:23 +0530203 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530204 if (up->ier & UART_IER_THRI) {
205 up->ier &= ~UART_IER_THRI;
206 serial_out(up, UART_IER, up->ier);
207 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530208
Paul Walmsley43cf7c02012-01-21 00:27:41 -0700209 if (!up->use_dma)
210 serial_omap_allow_cpu_low_power_state(up);
211
Govindraj.Rfcdca752011-02-28 18:12:23 +0530212 pm_runtime_mark_last_busy(&up->pdev->dev);
213 pm_runtime_put_autosuspend(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530214}
215
216static void serial_omap_stop_rx(struct uart_port *port)
217{
218 struct uart_omap_port *up = (struct uart_omap_port *)port;
219
Govindraj.Rfcdca752011-02-28 18:12:23 +0530220 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530221 if (up->use_dma)
222 serial_omap_stop_rxdma(up);
223 up->ier &= ~UART_IER_RLSI;
224 up->port.read_status_mask &= ~UART_LSR_DR;
225 serial_out(up, UART_IER, up->ier);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530226 pm_runtime_mark_last_busy(&up->pdev->dev);
227 pm_runtime_put_autosuspend(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530228}
229
Govindraj.Rda274682011-12-14 21:24:11 +0530230static inline void receive_chars(struct uart_omap_port *up,
231 unsigned int *status)
Govindraj.Rb6126332010-09-27 20:20:49 +0530232{
233 struct tty_struct *tty = up->port.state->port.tty;
Govindraj.Rda274682011-12-14 21:24:11 +0530234 unsigned int flag, lsr = *status;
235 unsigned char ch = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530236 int max_count = 256;
237
238 do {
239 if (likely(lsr & UART_LSR_DR))
240 ch = serial_in(up, UART_RX);
241 flag = TTY_NORMAL;
242 up->port.icount.rx++;
243
244 if (unlikely(lsr & UART_LSR_BRK_ERROR_BITS)) {
245 /*
246 * For statistics only
247 */
248 if (lsr & UART_LSR_BI) {
249 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
250 up->port.icount.brk++;
251 /*
252 * We do the SysRQ and SAK checking
253 * here because otherwise the break
254 * may get masked by ignore_status_mask
255 * or read_status_mask.
256 */
257 if (uart_handle_break(&up->port))
258 goto ignore_char;
259 } else if (lsr & UART_LSR_PE) {
260 up->port.icount.parity++;
261 } else if (lsr & UART_LSR_FE) {
262 up->port.icount.frame++;
263 }
264
265 if (lsr & UART_LSR_OE)
266 up->port.icount.overrun++;
267
268 /*
269 * Mask off conditions which should be ignored.
270 */
271 lsr &= up->port.read_status_mask;
272
273#ifdef CONFIG_SERIAL_OMAP_CONSOLE
274 if (up->port.line == up->port.cons->index) {
275 /* Recover the break flag from console xmit */
276 lsr |= up->lsr_break_flag;
Govindraj.Rb6126332010-09-27 20:20:49 +0530277 }
278#endif
279 if (lsr & UART_LSR_BI)
280 flag = TTY_BREAK;
281 else if (lsr & UART_LSR_PE)
282 flag = TTY_PARITY;
283 else if (lsr & UART_LSR_FE)
284 flag = TTY_FRAME;
285 }
286
287 if (uart_handle_sysrq_char(&up->port, ch))
288 goto ignore_char;
289 uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
290ignore_char:
291 lsr = serial_in(up, UART_LSR);
292 } while ((lsr & (UART_LSR_DR | UART_LSR_BI)) && (max_count-- > 0));
293 spin_unlock(&up->port.lock);
294 tty_flip_buffer_push(tty);
295 spin_lock(&up->port.lock);
296}
297
298static void transmit_chars(struct uart_omap_port *up)
299{
300 struct circ_buf *xmit = &up->port.state->xmit;
301 int count;
302
303 if (up->port.x_char) {
304 serial_out(up, UART_TX, up->port.x_char);
305 up->port.icount.tx++;
306 up->port.x_char = 0;
307 return;
308 }
309 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
310 serial_omap_stop_tx(&up->port);
311 return;
312 }
Paul Walmsley43cf7c02012-01-21 00:27:41 -0700313 count = up->max_tx_count;
Govindraj.Rb6126332010-09-27 20:20:49 +0530314 do {
315 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
316 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
317 up->port.icount.tx++;
318 if (uart_circ_empty(xmit))
319 break;
320 } while (--count > 0);
321
322 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
323 uart_write_wakeup(&up->port);
324
325 if (uart_circ_empty(xmit))
326 serial_omap_stop_tx(&up->port);
327}
328
329static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
330{
331 if (!(up->ier & UART_IER_THRI)) {
332 up->ier |= UART_IER_THRI;
333 serial_out(up, UART_IER, up->ier);
334 }
335}
336
337static void serial_omap_start_tx(struct uart_port *port)
338{
339 struct uart_omap_port *up = (struct uart_omap_port *)port;
340 struct circ_buf *xmit;
341 unsigned int start;
342 int ret = 0;
343
344 if (!up->use_dma) {
Govindraj.Rfcdca752011-02-28 18:12:23 +0530345 pm_runtime_get_sync(&up->pdev->dev);
Paul Walmsley43cf7c02012-01-21 00:27:41 -0700346 serial_omap_block_cpu_low_power_state(up);
Govindraj.Rb6126332010-09-27 20:20:49 +0530347 serial_omap_enable_ier_thri(up);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530348 pm_runtime_mark_last_busy(&up->pdev->dev);
349 pm_runtime_put_autosuspend(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530350 return;
351 }
352
353 if (up->uart_dma.tx_dma_used)
354 return;
355
356 xmit = &up->port.state->xmit;
357
358 if (up->uart_dma.tx_dma_channel == OMAP_UART_DMA_CH_FREE) {
Govindraj.Rfcdca752011-02-28 18:12:23 +0530359 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530360 ret = omap_request_dma(up->uart_dma.uart_dma_tx,
361 "UART Tx DMA",
362 (void *)uart_tx_dma_callback, up,
363 &(up->uart_dma.tx_dma_channel));
364
365 if (ret < 0) {
366 serial_omap_enable_ier_thri(up);
367 return;
368 }
369 }
370 spin_lock(&(up->uart_dma.tx_lock));
371 up->uart_dma.tx_dma_used = true;
372 spin_unlock(&(up->uart_dma.tx_lock));
373
374 start = up->uart_dma.tx_buf_dma_phys +
375 (xmit->tail & (UART_XMIT_SIZE - 1));
376
377 up->uart_dma.tx_buf_size = uart_circ_chars_pending(xmit);
378 /*
379 * It is a circular buffer. See if the buffer has wounded back.
380 * If yes it will have to be transferred in two separate dma
381 * transfers
382 */
383 if (start + up->uart_dma.tx_buf_size >=
384 up->uart_dma.tx_buf_dma_phys + UART_XMIT_SIZE)
385 up->uart_dma.tx_buf_size =
386 (up->uart_dma.tx_buf_dma_phys +
387 UART_XMIT_SIZE) - start;
388
389 omap_set_dma_dest_params(up->uart_dma.tx_dma_channel, 0,
390 OMAP_DMA_AMODE_CONSTANT,
391 up->uart_dma.uart_base, 0, 0);
392 omap_set_dma_src_params(up->uart_dma.tx_dma_channel, 0,
393 OMAP_DMA_AMODE_POST_INC, start, 0, 0);
394 omap_set_dma_transfer_params(up->uart_dma.tx_dma_channel,
395 OMAP_DMA_DATA_TYPE_S8,
396 up->uart_dma.tx_buf_size, 1,
397 OMAP_DMA_SYNC_ELEMENT,
398 up->uart_dma.uart_dma_tx, 0);
399 /* FIXME: Cache maintenance needed here? */
400 omap_start_dma(up->uart_dma.tx_dma_channel);
401}
402
403static unsigned int check_modem_status(struct uart_omap_port *up)
404{
405 unsigned int status;
406
407 status = serial_in(up, UART_MSR);
408 status |= up->msr_saved_flags;
409 up->msr_saved_flags = 0;
410 if ((status & UART_MSR_ANY_DELTA) == 0)
411 return status;
412
413 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
414 up->port.state != NULL) {
415 if (status & UART_MSR_TERI)
416 up->port.icount.rng++;
417 if (status & UART_MSR_DDSR)
418 up->port.icount.dsr++;
419 if (status & UART_MSR_DDCD)
420 uart_handle_dcd_change
421 (&up->port, status & UART_MSR_DCD);
422 if (status & UART_MSR_DCTS)
423 uart_handle_cts_change
424 (&up->port, status & UART_MSR_CTS);
425 wake_up_interruptible(&up->port.state->port.delta_msr_wait);
426 }
427
428 return status;
429}
430
431/**
432 * serial_omap_irq() - This handles the interrupt from one port
433 * @irq: uart port irq number
434 * @dev_id: uart port info
435 */
436static inline irqreturn_t serial_omap_irq(int irq, void *dev_id)
437{
438 struct uart_omap_port *up = dev_id;
439 unsigned int iir, lsr;
440 unsigned long flags;
441
Govindraj.Rfcdca752011-02-28 18:12:23 +0530442 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530443 iir = serial_in(up, UART_IIR);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530444 if (iir & UART_IIR_NO_INT) {
445 pm_runtime_mark_last_busy(&up->pdev->dev);
446 pm_runtime_put_autosuspend(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530447 return IRQ_NONE;
Govindraj.Rfcdca752011-02-28 18:12:23 +0530448 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530449
450 spin_lock_irqsave(&up->port.lock, flags);
451 lsr = serial_in(up, UART_LSR);
452 if (iir & UART_IIR_RLSI) {
453 if (!up->use_dma) {
454 if (lsr & UART_LSR_DR)
455 receive_chars(up, &lsr);
456 } else {
457 up->ier &= ~(UART_IER_RDI | UART_IER_RLSI);
458 serial_out(up, UART_IER, up->ier);
459 if ((serial_omap_start_rxdma(up) != 0) &&
460 (lsr & UART_LSR_DR))
461 receive_chars(up, &lsr);
462 }
463 }
464
465 check_modem_status(up);
466 if ((lsr & UART_LSR_THRE) && (iir & UART_IIR_THRI))
467 transmit_chars(up);
468
469 spin_unlock_irqrestore(&up->port.lock, flags);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530470 pm_runtime_mark_last_busy(&up->pdev->dev);
471 pm_runtime_put_autosuspend(&up->pdev->dev);
472
Govindraj.Rb6126332010-09-27 20:20:49 +0530473 up->port_activity = jiffies;
474 return IRQ_HANDLED;
475}
476
477static unsigned int serial_omap_tx_empty(struct uart_port *port)
478{
479 struct uart_omap_port *up = (struct uart_omap_port *)port;
480 unsigned long flags = 0;
481 unsigned int ret = 0;
482
Govindraj.Rfcdca752011-02-28 18:12:23 +0530483 pm_runtime_get_sync(&up->pdev->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530484 dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530485 spin_lock_irqsave(&up->port.lock, flags);
486 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
487 spin_unlock_irqrestore(&up->port.lock, flags);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530488 pm_runtime_put(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530489 return ret;
490}
491
492static unsigned int serial_omap_get_mctrl(struct uart_port *port)
493{
494 struct uart_omap_port *up = (struct uart_omap_port *)port;
Shubhrajyoti D514f31d2011-11-21 15:43:28 +0530495 unsigned int status;
Govindraj.Rb6126332010-09-27 20:20:49 +0530496 unsigned int ret = 0;
497
Govindraj.Rfcdca752011-02-28 18:12:23 +0530498 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530499 status = check_modem_status(up);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530500 pm_runtime_put(&up->pdev->dev);
501
Rajendra Nayakba774332011-12-14 17:25:43 +0530502 dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530503
504 if (status & UART_MSR_DCD)
505 ret |= TIOCM_CAR;
506 if (status & UART_MSR_RI)
507 ret |= TIOCM_RNG;
508 if (status & UART_MSR_DSR)
509 ret |= TIOCM_DSR;
510 if (status & UART_MSR_CTS)
511 ret |= TIOCM_CTS;
512 return ret;
513}
514
515static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
516{
517 struct uart_omap_port *up = (struct uart_omap_port *)port;
518 unsigned char mcr = 0;
519
Rajendra Nayakba774332011-12-14 17:25:43 +0530520 dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530521 if (mctrl & TIOCM_RTS)
522 mcr |= UART_MCR_RTS;
523 if (mctrl & TIOCM_DTR)
524 mcr |= UART_MCR_DTR;
525 if (mctrl & TIOCM_OUT1)
526 mcr |= UART_MCR_OUT1;
527 if (mctrl & TIOCM_OUT2)
528 mcr |= UART_MCR_OUT2;
529 if (mctrl & TIOCM_LOOP)
530 mcr |= UART_MCR_LOOP;
531
Govindraj.Rfcdca752011-02-28 18:12:23 +0530532 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rc538d202011-11-07 18:57:03 +0530533 up->mcr = serial_in(up, UART_MCR);
534 up->mcr |= mcr;
535 serial_out(up, UART_MCR, up->mcr);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530536 pm_runtime_put(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530537}
538
539static void serial_omap_break_ctl(struct uart_port *port, int break_state)
540{
541 struct uart_omap_port *up = (struct uart_omap_port *)port;
542 unsigned long flags = 0;
543
Rajendra Nayakba774332011-12-14 17:25:43 +0530544 dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530545 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530546 spin_lock_irqsave(&up->port.lock, flags);
547 if (break_state == -1)
548 up->lcr |= UART_LCR_SBC;
549 else
550 up->lcr &= ~UART_LCR_SBC;
551 serial_out(up, UART_LCR, up->lcr);
552 spin_unlock_irqrestore(&up->port.lock, flags);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530553 pm_runtime_put(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530554}
555
556static int serial_omap_startup(struct uart_port *port)
557{
558 struct uart_omap_port *up = (struct uart_omap_port *)port;
559 unsigned long flags = 0;
560 int retval;
561
562 /*
563 * Allocate the IRQ
564 */
565 retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
566 up->name, up);
567 if (retval)
568 return retval;
569
Rajendra Nayakba774332011-12-14 17:25:43 +0530570 dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530571
Govindraj.Rfcdca752011-02-28 18:12:23 +0530572 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530573 /*
574 * Clear the FIFO buffers and disable them.
575 * (they will be reenabled in set_termios())
576 */
577 serial_omap_clear_fifos(up);
578 /* For Hardware flow control */
579 serial_out(up, UART_MCR, UART_MCR_RTS);
580
581 /*
582 * Clear the interrupt registers.
583 */
584 (void) serial_in(up, UART_LSR);
585 if (serial_in(up, UART_LSR) & UART_LSR_DR)
586 (void) serial_in(up, UART_RX);
587 (void) serial_in(up, UART_IIR);
588 (void) serial_in(up, UART_MSR);
589
590 /*
591 * Now, initialize the UART
592 */
593 serial_out(up, UART_LCR, UART_LCR_WLEN8);
594 spin_lock_irqsave(&up->port.lock, flags);
595 /*
596 * Most PC uarts need OUT2 raised to enable interrupts.
597 */
598 up->port.mctrl |= TIOCM_OUT2;
599 serial_omap_set_mctrl(&up->port, up->port.mctrl);
600 spin_unlock_irqrestore(&up->port.lock, flags);
601
602 up->msr_saved_flags = 0;
603 if (up->use_dma) {
604 free_page((unsigned long)up->port.state->xmit.buf);
605 up->port.state->xmit.buf = dma_alloc_coherent(NULL,
606 UART_XMIT_SIZE,
607 (dma_addr_t *)&(up->uart_dma.tx_buf_dma_phys),
608 0);
609 init_timer(&(up->uart_dma.rx_timer));
Jon Huntera9e210e2011-11-09 17:34:49 +0530610 up->uart_dma.rx_timer.function = serial_omap_rxdma_poll;
Rajendra Nayakba774332011-12-14 17:25:43 +0530611 up->uart_dma.rx_timer.data = up->port.line;
Govindraj.Rb6126332010-09-27 20:20:49 +0530612 /* Currently the buffer size is 4KB. Can increase it */
613 up->uart_dma.rx_buf = dma_alloc_coherent(NULL,
614 up->uart_dma.rx_buf_size,
615 (dma_addr_t *)&(up->uart_dma.rx_buf_dma_phys), 0);
616 }
617 /*
618 * Finally, enable interrupts. Note: Modem status interrupts
619 * are set via set_termios(), which will be occurring imminently
620 * anyway, so we don't enable them here.
621 */
622 up->ier = UART_IER_RLSI | UART_IER_RDI;
623 serial_out(up, UART_IER, up->ier);
624
Jarkko Nikula78841462011-01-24 17:51:22 +0200625 /* Enable module level wake up */
626 serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
627
Govindraj.Rfcdca752011-02-28 18:12:23 +0530628 pm_runtime_mark_last_busy(&up->pdev->dev);
629 pm_runtime_put_autosuspend(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530630 up->port_activity = jiffies;
631 return 0;
632}
633
634static void serial_omap_shutdown(struct uart_port *port)
635{
636 struct uart_omap_port *up = (struct uart_omap_port *)port;
637 unsigned long flags = 0;
638
Rajendra Nayakba774332011-12-14 17:25:43 +0530639 dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530640
641 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530642 /*
643 * Disable interrupts from this port
644 */
645 up->ier = 0;
646 serial_out(up, UART_IER, 0);
647
648 spin_lock_irqsave(&up->port.lock, flags);
649 up->port.mctrl &= ~TIOCM_OUT2;
650 serial_omap_set_mctrl(&up->port, up->port.mctrl);
651 spin_unlock_irqrestore(&up->port.lock, flags);
652
653 /*
654 * Disable break condition and FIFOs
655 */
656 serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
657 serial_omap_clear_fifos(up);
658
659 /*
660 * Read data port to reset things, and then free the irq
661 */
662 if (serial_in(up, UART_LSR) & UART_LSR_DR)
663 (void) serial_in(up, UART_RX);
664 if (up->use_dma) {
665 dma_free_coherent(up->port.dev,
666 UART_XMIT_SIZE, up->port.state->xmit.buf,
667 up->uart_dma.tx_buf_dma_phys);
668 up->port.state->xmit.buf = NULL;
669 serial_omap_stop_rx(port);
670 dma_free_coherent(up->port.dev,
671 up->uart_dma.rx_buf_size, up->uart_dma.rx_buf,
672 up->uart_dma.rx_buf_dma_phys);
673 up->uart_dma.rx_buf = NULL;
674 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530675
676 pm_runtime_put(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530677 free_irq(up->port.irq, up);
678}
679
680static inline void
681serial_omap_configure_xonxoff
682 (struct uart_omap_port *up, struct ktermios *termios)
683{
Govindraj.Rb6126332010-09-27 20:20:49 +0530684 up->lcr = serial_in(up, UART_LCR);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800685 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530686 up->efr = serial_in(up, UART_EFR);
687 serial_out(up, UART_EFR, up->efr & ~UART_EFR_ECB);
688
689 serial_out(up, UART_XON1, termios->c_cc[VSTART]);
690 serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
691
692 /* clear SW control mode bits */
Govindraj.Rc538d202011-11-07 18:57:03 +0530693 up->efr &= OMAP_UART_SW_CLR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530694
695 /*
696 * IXON Flag:
697 * Enable XON/XOFF flow control on output.
698 * Transmit XON1, XOFF1
699 */
700 if (termios->c_iflag & IXON)
Govindraj.Rc538d202011-11-07 18:57:03 +0530701 up->efr |= OMAP_UART_SW_TX;
Govindraj.Rb6126332010-09-27 20:20:49 +0530702
703 /*
704 * IXOFF Flag:
705 * Enable XON/XOFF flow control on input.
706 * Receiver compares XON1, XOFF1.
707 */
708 if (termios->c_iflag & IXOFF)
Govindraj.Rc538d202011-11-07 18:57:03 +0530709 up->efr |= OMAP_UART_SW_RX;
Govindraj.Rb6126332010-09-27 20:20:49 +0530710
711 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800712 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530713
714 up->mcr = serial_in(up, UART_MCR);
715
716 /*
717 * IXANY Flag:
718 * Enable any character to restart output.
719 * Operation resumes after receiving any
720 * character after recognition of the XOFF character
721 */
722 if (termios->c_iflag & IXANY)
723 up->mcr |= UART_MCR_XONANY;
724
725 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800726 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530727 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
728 /* Enable special char function UARTi.EFR_REG[5] and
729 * load the new software flow control mode IXON or IXOFF
730 * and restore the UARTi.EFR_REG[4] ENHANCED_EN value.
731 */
Govindraj.Rc538d202011-11-07 18:57:03 +0530732 serial_out(up, UART_EFR, up->efr | UART_EFR_SCD);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800733 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530734
735 serial_out(up, UART_MCR, up->mcr & ~UART_MCR_TCRTLR);
736 serial_out(up, UART_LCR, up->lcr);
737}
738
Govindraj.R2fd14962011-11-09 17:41:21 +0530739static void serial_omap_uart_qos_work(struct work_struct *work)
740{
741 struct uart_omap_port *up = container_of(work, struct uart_omap_port,
742 qos_work);
743
744 pm_qos_update_request(&up->pm_qos_request, up->latency);
745}
746
Govindraj.Rb6126332010-09-27 20:20:49 +0530747static void
748serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
749 struct ktermios *old)
750{
751 struct uart_omap_port *up = (struct uart_omap_port *)port;
752 unsigned char cval = 0;
753 unsigned char efr = 0;
754 unsigned long flags = 0;
755 unsigned int baud, quot;
Paul Walmsley0a697b22012-01-21 00:27:40 -0700756 u32 tlr;
Govindraj.Rb6126332010-09-27 20:20:49 +0530757
758 switch (termios->c_cflag & CSIZE) {
759 case CS5:
760 cval = UART_LCR_WLEN5;
761 break;
762 case CS6:
763 cval = UART_LCR_WLEN6;
764 break;
765 case CS7:
766 cval = UART_LCR_WLEN7;
767 break;
768 default:
769 case CS8:
770 cval = UART_LCR_WLEN8;
771 break;
772 }
773
774 if (termios->c_cflag & CSTOPB)
775 cval |= UART_LCR_STOP;
776 if (termios->c_cflag & PARENB)
777 cval |= UART_LCR_PARITY;
778 if (!(termios->c_cflag & PARODD))
779 cval |= UART_LCR_EPAR;
780
781 /*
782 * Ask the core to calculate the divisor for us.
783 */
784
785 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
786 quot = serial_omap_get_divisor(port, baud);
787
Govindraj.R2fd14962011-11-09 17:41:21 +0530788 /* calculate wakeup latency constraint */
789 up->calc_latency = (1000000 * up->port.fifosize) /
790 (1000 * baud / 8);
791 up->latency = up->calc_latency;
792 schedule_work(&up->qos_work);
793
Govindraj.Rc538d202011-11-07 18:57:03 +0530794 up->dll = quot & 0xff;
795 up->dlh = quot >> 8;
796 up->mdr1 = UART_OMAP_MDR1_DISABLE;
797
Govindraj.Rb6126332010-09-27 20:20:49 +0530798 up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
799 UART_FCR_ENABLE_FIFO;
800 if (up->use_dma)
801 up->fcr |= UART_FCR_DMA_SELECT;
802
803 /*
804 * Ok, we're now changing the port state. Do it with
805 * interrupts disabled.
806 */
Govindraj.Rfcdca752011-02-28 18:12:23 +0530807 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530808 spin_lock_irqsave(&up->port.lock, flags);
809
810 /*
811 * Update the per-port timeout.
812 */
813 uart_update_timeout(port, termios->c_cflag, baud);
814
815 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
816 if (termios->c_iflag & INPCK)
817 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
818 if (termios->c_iflag & (BRKINT | PARMRK))
819 up->port.read_status_mask |= UART_LSR_BI;
820
821 /*
822 * Characters to ignore
823 */
824 up->port.ignore_status_mask = 0;
825 if (termios->c_iflag & IGNPAR)
826 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
827 if (termios->c_iflag & IGNBRK) {
828 up->port.ignore_status_mask |= UART_LSR_BI;
829 /*
830 * If we're ignoring parity and break indicators,
831 * ignore overruns too (for real raw support).
832 */
833 if (termios->c_iflag & IGNPAR)
834 up->port.ignore_status_mask |= UART_LSR_OE;
835 }
836
837 /*
838 * ignore all characters if CREAD is not set
839 */
840 if ((termios->c_cflag & CREAD) == 0)
841 up->port.ignore_status_mask |= UART_LSR_DR;
842
843 /*
844 * Modem status interrupts
845 */
846 up->ier &= ~UART_IER_MSI;
847 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
848 up->ier |= UART_IER_MSI;
849 serial_out(up, UART_IER, up->ier);
850 serial_out(up, UART_LCR, cval); /* reset DLAB */
Govindraj.Rc538d202011-11-07 18:57:03 +0530851 up->lcr = cval;
Govindraj.R32212892011-11-07 18:58:55 +0530852 up->scr = OMAP_UART_SCR_TX_EMPTY;
Govindraj.Rb6126332010-09-27 20:20:49 +0530853
854 /* FIFOs and DMA Settings */
855
856 /* FCR can be changed only when the
857 * baud clock is not running
858 * DLL_REG and DLH_REG set to 0.
859 */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800860 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530861 serial_out(up, UART_DLL, 0);
862 serial_out(up, UART_DLM, 0);
863 serial_out(up, UART_LCR, 0);
864
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800865 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530866
867 up->efr = serial_in(up, UART_EFR);
868 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
869
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800870 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530871 up->mcr = serial_in(up, UART_MCR);
872 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
873 /* FIFO ENABLE, DMA MODE */
Paul Walmsley0a697b22012-01-21 00:27:40 -0700874
875 up->scr |= OMAP_UART_SCR_TX_TRIG_GRANU1_MASK;
876 up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
Govindraj.Rb6126332010-09-27 20:20:49 +0530877
878 if (up->use_dma) {
Paul Walmsley0a697b22012-01-21 00:27:40 -0700879 tlr = 0;
880 } else {
881 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
882
883 /* Set receive FIFO threshold to 1 */
884 up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
885 up->fcr |= (0x1 << OMAP_UART_FCR_RX_FIFO_TRIG_SHIFT);
886
887 /* Set TX FIFO threshold to "63" (actually 1) */
888 up->fcr |= (0x3 << OMAP_UART_FCR_TX_FIFO_TRIG_SHIFT);
889 tlr = (0xf << OMAP_UART_TLR_TX_FIFO_TRIG_DMA_SHIFT);
Govindraj.Rb6126332010-09-27 20:20:49 +0530890 }
891
Paul Walmsley0a697b22012-01-21 00:27:40 -0700892 serial_out(up, UART_TI752_TLR, tlr);
893 serial_out(up, UART_FCR, up->fcr);
894 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
895
Govindraj.Rc538d202011-11-07 18:57:03 +0530896 serial_out(up, UART_OMAP_SCR, up->scr);
897
Govindraj.Rb6126332010-09-27 20:20:49 +0530898 serial_out(up, UART_EFR, up->efr);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800899 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530900 serial_out(up, UART_MCR, up->mcr);
901
902 /* Protocol, Baud Rate, and Interrupt Settings */
903
Govindraj.R94734742011-11-07 19:00:33 +0530904 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
905 serial_omap_mdr1_errataset(up, up->mdr1);
906 else
907 serial_out(up, UART_OMAP_MDR1, up->mdr1);
908
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800909 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530910
911 up->efr = serial_in(up, UART_EFR);
912 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
913
914 serial_out(up, UART_LCR, 0);
915 serial_out(up, UART_IER, 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800916 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530917
Govindraj.Rc538d202011-11-07 18:57:03 +0530918 serial_out(up, UART_DLL, up->dll); /* LS of divisor */
919 serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
Govindraj.Rb6126332010-09-27 20:20:49 +0530920
921 serial_out(up, UART_LCR, 0);
922 serial_out(up, UART_IER, up->ier);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800923 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530924
925 serial_out(up, UART_EFR, up->efr);
926 serial_out(up, UART_LCR, cval);
927
928 if (baud > 230400 && baud != 3000000)
Govindraj.Rc538d202011-11-07 18:57:03 +0530929 up->mdr1 = UART_OMAP_MDR1_13X_MODE;
Govindraj.Rb6126332010-09-27 20:20:49 +0530930 else
Govindraj.Rc538d202011-11-07 18:57:03 +0530931 up->mdr1 = UART_OMAP_MDR1_16X_MODE;
932
Govindraj.R94734742011-11-07 19:00:33 +0530933 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
934 serial_omap_mdr1_errataset(up, up->mdr1);
935 else
936 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530937
938 /* Hardware Flow Control Configuration */
939
940 if (termios->c_cflag & CRTSCTS) {
941 efr |= (UART_EFR_CTS | UART_EFR_RTS);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800942 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530943
944 up->mcr = serial_in(up, UART_MCR);
945 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
946
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800947 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530948 up->efr = serial_in(up, UART_EFR);
949 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
950
951 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
952 serial_out(up, UART_EFR, efr); /* Enable AUTORTS and AUTOCTS */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800953 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530954 serial_out(up, UART_MCR, up->mcr | UART_MCR_RTS);
955 serial_out(up, UART_LCR, cval);
956 }
957
958 serial_omap_set_mctrl(&up->port, up->port.mctrl);
959 /* Software Flow Control Configuration */
Nick Pellyb280a972011-07-15 13:53:08 -0700960 serial_omap_configure_xonxoff(up, termios);
Govindraj.Rb6126332010-09-27 20:20:49 +0530961
962 spin_unlock_irqrestore(&up->port.lock, flags);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530963 pm_runtime_put(&up->pdev->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530964 dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530965}
966
967static void
968serial_omap_pm(struct uart_port *port, unsigned int state,
969 unsigned int oldstate)
970{
971 struct uart_omap_port *up = (struct uart_omap_port *)port;
972 unsigned char efr;
973
Rajendra Nayakba774332011-12-14 17:25:43 +0530974 dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530975
976 pm_runtime_get_sync(&up->pdev->dev);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800977 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530978 efr = serial_in(up, UART_EFR);
979 serial_out(up, UART_EFR, efr | UART_EFR_ECB);
980 serial_out(up, UART_LCR, 0);
981
982 serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800983 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530984 serial_out(up, UART_EFR, efr);
985 serial_out(up, UART_LCR, 0);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530986
987 if (!device_may_wakeup(&up->pdev->dev)) {
988 if (!state)
989 pm_runtime_forbid(&up->pdev->dev);
990 else
991 pm_runtime_allow(&up->pdev->dev);
992 }
993
994 pm_runtime_put(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530995}
996
997static void serial_omap_release_port(struct uart_port *port)
998{
999 dev_dbg(port->dev, "serial_omap_release_port+\n");
1000}
1001
1002static int serial_omap_request_port(struct uart_port *port)
1003{
1004 dev_dbg(port->dev, "serial_omap_request_port+\n");
1005 return 0;
1006}
1007
1008static void serial_omap_config_port(struct uart_port *port, int flags)
1009{
1010 struct uart_omap_port *up = (struct uart_omap_port *)port;
1011
1012 dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
Rajendra Nayakba774332011-12-14 17:25:43 +05301013 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301014 up->port.type = PORT_OMAP;
1015}
1016
1017static int
1018serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
1019{
1020 /* we don't want the core code to modify any port params */
1021 dev_dbg(port->dev, "serial_omap_verify_port+\n");
1022 return -EINVAL;
1023}
1024
1025static const char *
1026serial_omap_type(struct uart_port *port)
1027{
1028 struct uart_omap_port *up = (struct uart_omap_port *)port;
1029
Rajendra Nayakba774332011-12-14 17:25:43 +05301030 dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301031 return up->name;
1032}
1033
Govindraj.Rb6126332010-09-27 20:20:49 +05301034#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
1035
1036static inline void wait_for_xmitr(struct uart_omap_port *up)
1037{
1038 unsigned int status, tmout = 10000;
1039
1040 /* Wait up to 10ms for the character(s) to be sent. */
1041 do {
1042 status = serial_in(up, UART_LSR);
1043
1044 if (status & UART_LSR_BI)
1045 up->lsr_break_flag = UART_LSR_BI;
1046
1047 if (--tmout == 0)
1048 break;
1049 udelay(1);
1050 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
1051
1052 /* Wait up to 1s for flow control if necessary */
1053 if (up->port.flags & UPF_CONS_FLOW) {
1054 tmout = 1000000;
1055 for (tmout = 1000000; tmout; tmout--) {
1056 unsigned int msr = serial_in(up, UART_MSR);
1057
1058 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
1059 if (msr & UART_MSR_CTS)
1060 break;
1061
1062 udelay(1);
1063 }
1064 }
1065}
1066
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001067#ifdef CONFIG_CONSOLE_POLL
1068
1069static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
1070{
1071 struct uart_omap_port *up = (struct uart_omap_port *)port;
Govindraj.Rfcdca752011-02-28 18:12:23 +05301072
1073 pm_runtime_get_sync(&up->pdev->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001074 wait_for_xmitr(up);
1075 serial_out(up, UART_TX, ch);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301076 pm_runtime_put(&up->pdev->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001077}
1078
1079static int serial_omap_poll_get_char(struct uart_port *port)
1080{
1081 struct uart_omap_port *up = (struct uart_omap_port *)port;
Govindraj.Rfcdca752011-02-28 18:12:23 +05301082 unsigned int status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001083
Govindraj.Rfcdca752011-02-28 18:12:23 +05301084 pm_runtime_get_sync(&up->pdev->dev);
1085 status = serial_in(up, UART_LSR);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001086 if (!(status & UART_LSR_DR))
1087 return NO_POLL_CHAR;
1088
Govindraj.Rfcdca752011-02-28 18:12:23 +05301089 status = serial_in(up, UART_RX);
1090 pm_runtime_put(&up->pdev->dev);
1091 return status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001092}
1093
1094#endif /* CONFIG_CONSOLE_POLL */
1095
1096#ifdef CONFIG_SERIAL_OMAP_CONSOLE
1097
1098static struct uart_omap_port *serial_omap_console_ports[4];
1099
1100static struct uart_driver serial_omap_reg;
1101
Govindraj.Rb6126332010-09-27 20:20:49 +05301102static void serial_omap_console_putchar(struct uart_port *port, int ch)
1103{
1104 struct uart_omap_port *up = (struct uart_omap_port *)port;
1105
1106 wait_for_xmitr(up);
1107 serial_out(up, UART_TX, ch);
1108}
1109
1110static void
1111serial_omap_console_write(struct console *co, const char *s,
1112 unsigned int count)
1113{
1114 struct uart_omap_port *up = serial_omap_console_ports[co->index];
1115 unsigned long flags;
1116 unsigned int ier;
1117 int locked = 1;
1118
Govindraj.Rfcdca752011-02-28 18:12:23 +05301119 pm_runtime_get_sync(&up->pdev->dev);
1120
Govindraj.Rb6126332010-09-27 20:20:49 +05301121 local_irq_save(flags);
1122 if (up->port.sysrq)
1123 locked = 0;
1124 else if (oops_in_progress)
1125 locked = spin_trylock(&up->port.lock);
1126 else
1127 spin_lock(&up->port.lock);
1128
1129 /*
1130 * First save the IER then disable the interrupts
1131 */
1132 ier = serial_in(up, UART_IER);
1133 serial_out(up, UART_IER, 0);
1134
1135 uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1136
1137 /*
1138 * Finally, wait for transmitter to become empty
1139 * and restore the IER
1140 */
1141 wait_for_xmitr(up);
1142 serial_out(up, UART_IER, ier);
1143 /*
1144 * The receive handling will happen properly because the
1145 * receive ready bit will still be set; it is not cleared
1146 * on read. However, modem control will not, we must
1147 * call it if we have saved something in the saved flags
1148 * while processing with interrupts off.
1149 */
1150 if (up->msr_saved_flags)
1151 check_modem_status(up);
1152
Govindraj.Rfcdca752011-02-28 18:12:23 +05301153 pm_runtime_mark_last_busy(&up->pdev->dev);
1154 pm_runtime_put_autosuspend(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301155 if (locked)
1156 spin_unlock(&up->port.lock);
1157 local_irq_restore(flags);
1158}
1159
1160static int __init
1161serial_omap_console_setup(struct console *co, char *options)
1162{
1163 struct uart_omap_port *up;
1164 int baud = 115200;
1165 int bits = 8;
1166 int parity = 'n';
1167 int flow = 'n';
1168
1169 if (serial_omap_console_ports[co->index] == NULL)
1170 return -ENODEV;
1171 up = serial_omap_console_ports[co->index];
1172
1173 if (options)
1174 uart_parse_options(options, &baud, &parity, &bits, &flow);
1175
1176 return uart_set_options(&up->port, co, baud, parity, bits, flow);
1177}
1178
1179static struct console serial_omap_console = {
1180 .name = OMAP_SERIAL_NAME,
1181 .write = serial_omap_console_write,
1182 .device = uart_console_device,
1183 .setup = serial_omap_console_setup,
1184 .flags = CON_PRINTBUFFER,
1185 .index = -1,
1186 .data = &serial_omap_reg,
1187};
1188
1189static void serial_omap_add_console_port(struct uart_omap_port *up)
1190{
Rajendra Nayakba774332011-12-14 17:25:43 +05301191 serial_omap_console_ports[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301192}
1193
1194#define OMAP_CONSOLE (&serial_omap_console)
1195
1196#else
1197
1198#define OMAP_CONSOLE NULL
1199
1200static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1201{}
1202
1203#endif
1204
1205static struct uart_ops serial_omap_pops = {
1206 .tx_empty = serial_omap_tx_empty,
1207 .set_mctrl = serial_omap_set_mctrl,
1208 .get_mctrl = serial_omap_get_mctrl,
1209 .stop_tx = serial_omap_stop_tx,
1210 .start_tx = serial_omap_start_tx,
1211 .stop_rx = serial_omap_stop_rx,
1212 .enable_ms = serial_omap_enable_ms,
1213 .break_ctl = serial_omap_break_ctl,
1214 .startup = serial_omap_startup,
1215 .shutdown = serial_omap_shutdown,
1216 .set_termios = serial_omap_set_termios,
1217 .pm = serial_omap_pm,
1218 .type = serial_omap_type,
1219 .release_port = serial_omap_release_port,
1220 .request_port = serial_omap_request_port,
1221 .config_port = serial_omap_config_port,
1222 .verify_port = serial_omap_verify_port,
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001223#ifdef CONFIG_CONSOLE_POLL
1224 .poll_put_char = serial_omap_poll_put_char,
1225 .poll_get_char = serial_omap_poll_get_char,
1226#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301227};
1228
1229static struct uart_driver serial_omap_reg = {
1230 .owner = THIS_MODULE,
1231 .driver_name = "OMAP-SERIAL",
1232 .dev_name = OMAP_SERIAL_NAME,
1233 .nr = OMAP_MAX_HSUART_PORTS,
1234 .cons = OMAP_CONSOLE,
1235};
1236
Shubhrajyoti D3bc4f0d2012-01-16 15:52:36 +05301237#ifdef CONFIG_PM_SLEEP
Govindraj.Rfcdca752011-02-28 18:12:23 +05301238static int serial_omap_suspend(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301239{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301240 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301241
Govindraj.R2fd14962011-11-09 17:41:21 +05301242 if (up) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301243 uart_suspend_port(&serial_omap_reg, &up->port);
Govindraj.R2fd14962011-11-09 17:41:21 +05301244 flush_work_sync(&up->qos_work);
1245 }
1246
Govindraj.Rb6126332010-09-27 20:20:49 +05301247 return 0;
1248}
1249
Govindraj.Rfcdca752011-02-28 18:12:23 +05301250static int serial_omap_resume(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301251{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301252 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301253
1254 if (up)
1255 uart_resume_port(&serial_omap_reg, &up->port);
1256 return 0;
1257}
Govindraj.Rfcdca752011-02-28 18:12:23 +05301258#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301259
Jon Huntera9e210e2011-11-09 17:34:49 +05301260static void serial_omap_rxdma_poll(unsigned long uart_no)
Govindraj.Rb6126332010-09-27 20:20:49 +05301261{
1262 struct uart_omap_port *up = ui[uart_no];
1263 unsigned int curr_dma_pos, curr_transmitted_size;
Vasiliy Kulikov79fc3e22010-10-10 21:28:35 +04001264 int ret = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +05301265
1266 curr_dma_pos = omap_get_dma_dst_pos(up->uart_dma.rx_dma_channel);
1267 if ((curr_dma_pos == up->uart_dma.prev_rx_dma_pos) ||
1268 (curr_dma_pos == 0)) {
1269 if (jiffies_to_msecs(jiffies - up->port_activity) <
Jon Huntera9e210e2011-11-09 17:34:49 +05301270 up->uart_dma.rx_timeout) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301271 mod_timer(&up->uart_dma.rx_timer, jiffies +
Jon Huntera9e210e2011-11-09 17:34:49 +05301272 usecs_to_jiffies(up->uart_dma.rx_poll_rate));
Govindraj.Rb6126332010-09-27 20:20:49 +05301273 } else {
1274 serial_omap_stop_rxdma(up);
1275 up->ier |= (UART_IER_RDI | UART_IER_RLSI);
1276 serial_out(up, UART_IER, up->ier);
1277 }
1278 return;
1279 }
1280
1281 curr_transmitted_size = curr_dma_pos -
1282 up->uart_dma.prev_rx_dma_pos;
1283 up->port.icount.rx += curr_transmitted_size;
1284 tty_insert_flip_string(up->port.state->port.tty,
1285 up->uart_dma.rx_buf +
1286 (up->uart_dma.prev_rx_dma_pos -
1287 up->uart_dma.rx_buf_dma_phys),
1288 curr_transmitted_size);
1289 tty_flip_buffer_push(up->port.state->port.tty);
1290 up->uart_dma.prev_rx_dma_pos = curr_dma_pos;
1291 if (up->uart_dma.rx_buf_size +
1292 up->uart_dma.rx_buf_dma_phys == curr_dma_pos) {
1293 ret = serial_omap_start_rxdma(up);
1294 if (ret < 0) {
1295 serial_omap_stop_rxdma(up);
1296 up->ier |= (UART_IER_RDI | UART_IER_RLSI);
1297 serial_out(up, UART_IER, up->ier);
1298 }
1299 } else {
1300 mod_timer(&up->uart_dma.rx_timer, jiffies +
Jon Huntera9e210e2011-11-09 17:34:49 +05301301 usecs_to_jiffies(up->uart_dma.rx_poll_rate));
Govindraj.Rb6126332010-09-27 20:20:49 +05301302 }
1303 up->port_activity = jiffies;
1304}
1305
1306static void uart_rx_dma_callback(int lch, u16 ch_status, void *data)
1307{
1308 return;
1309}
1310
1311static int serial_omap_start_rxdma(struct uart_omap_port *up)
1312{
1313 int ret = 0;
1314
1315 if (up->uart_dma.rx_dma_channel == -1) {
Govindraj.Rfcdca752011-02-28 18:12:23 +05301316 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301317 ret = omap_request_dma(up->uart_dma.uart_dma_rx,
1318 "UART Rx DMA",
1319 (void *)uart_rx_dma_callback, up,
1320 &(up->uart_dma.rx_dma_channel));
1321 if (ret < 0)
1322 return ret;
1323
1324 omap_set_dma_src_params(up->uart_dma.rx_dma_channel, 0,
1325 OMAP_DMA_AMODE_CONSTANT,
1326 up->uart_dma.uart_base, 0, 0);
1327 omap_set_dma_dest_params(up->uart_dma.rx_dma_channel, 0,
1328 OMAP_DMA_AMODE_POST_INC,
1329 up->uart_dma.rx_buf_dma_phys, 0, 0);
1330 omap_set_dma_transfer_params(up->uart_dma.rx_dma_channel,
1331 OMAP_DMA_DATA_TYPE_S8,
1332 up->uart_dma.rx_buf_size, 1,
1333 OMAP_DMA_SYNC_ELEMENT,
1334 up->uart_dma.uart_dma_rx, 0);
1335 }
1336 up->uart_dma.prev_rx_dma_pos = up->uart_dma.rx_buf_dma_phys;
1337 /* FIXME: Cache maintenance needed here? */
1338 omap_start_dma(up->uart_dma.rx_dma_channel);
1339 mod_timer(&up->uart_dma.rx_timer, jiffies +
Jon Huntera9e210e2011-11-09 17:34:49 +05301340 usecs_to_jiffies(up->uart_dma.rx_poll_rate));
Govindraj.Rb6126332010-09-27 20:20:49 +05301341 up->uart_dma.rx_dma_used = true;
1342 return ret;
1343}
1344
1345static void serial_omap_continue_tx(struct uart_omap_port *up)
1346{
1347 struct circ_buf *xmit = &up->port.state->xmit;
1348 unsigned int start = up->uart_dma.tx_buf_dma_phys
1349 + (xmit->tail & (UART_XMIT_SIZE - 1));
1350
1351 if (uart_circ_empty(xmit))
1352 return;
1353
1354 up->uart_dma.tx_buf_size = uart_circ_chars_pending(xmit);
1355 /*
1356 * It is a circular buffer. See if the buffer has wounded back.
1357 * If yes it will have to be transferred in two separate dma
1358 * transfers
1359 */
1360 if (start + up->uart_dma.tx_buf_size >=
1361 up->uart_dma.tx_buf_dma_phys + UART_XMIT_SIZE)
1362 up->uart_dma.tx_buf_size =
1363 (up->uart_dma.tx_buf_dma_phys + UART_XMIT_SIZE) - start;
1364 omap_set_dma_dest_params(up->uart_dma.tx_dma_channel, 0,
1365 OMAP_DMA_AMODE_CONSTANT,
1366 up->uart_dma.uart_base, 0, 0);
1367 omap_set_dma_src_params(up->uart_dma.tx_dma_channel, 0,
1368 OMAP_DMA_AMODE_POST_INC, start, 0, 0);
1369 omap_set_dma_transfer_params(up->uart_dma.tx_dma_channel,
1370 OMAP_DMA_DATA_TYPE_S8,
1371 up->uart_dma.tx_buf_size, 1,
1372 OMAP_DMA_SYNC_ELEMENT,
1373 up->uart_dma.uart_dma_tx, 0);
1374 /* FIXME: Cache maintenance needed here? */
1375 omap_start_dma(up->uart_dma.tx_dma_channel);
1376}
1377
1378static void uart_tx_dma_callback(int lch, u16 ch_status, void *data)
1379{
1380 struct uart_omap_port *up = (struct uart_omap_port *)data;
1381 struct circ_buf *xmit = &up->port.state->xmit;
1382
1383 xmit->tail = (xmit->tail + up->uart_dma.tx_buf_size) & \
1384 (UART_XMIT_SIZE - 1);
1385 up->port.icount.tx += up->uart_dma.tx_buf_size;
1386
1387 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1388 uart_write_wakeup(&up->port);
1389
1390 if (uart_circ_empty(xmit)) {
1391 spin_lock(&(up->uart_dma.tx_lock));
1392 serial_omap_stop_tx(&up->port);
1393 up->uart_dma.tx_dma_used = false;
1394 spin_unlock(&(up->uart_dma.tx_lock));
1395 } else {
1396 omap_stop_dma(up->uart_dma.tx_dma_channel);
1397 serial_omap_continue_tx(up);
1398 }
1399 up->port_activity = jiffies;
1400 return;
1401}
1402
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301403static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
1404{
1405 struct omap_uart_port_info *omap_up_info;
1406
1407 omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
1408 if (!omap_up_info)
1409 return NULL; /* out of memory */
1410
1411 of_property_read_u32(dev->of_node, "clock-frequency",
1412 &omap_up_info->uartclk);
1413 return omap_up_info;
1414}
1415
Govindraj.Rb6126332010-09-27 20:20:49 +05301416static int serial_omap_probe(struct platform_device *pdev)
1417{
1418 struct uart_omap_port *up;
1419 struct resource *mem, *irq, *dma_tx, *dma_rx;
1420 struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
1421 int ret = -ENOSPC;
1422
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301423 if (pdev->dev.of_node)
1424 omap_up_info = of_get_uart_port_info(&pdev->dev);
1425
Govindraj.Rb6126332010-09-27 20:20:49 +05301426 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1427 if (!mem) {
1428 dev_err(&pdev->dev, "no mem resource?\n");
1429 return -ENODEV;
1430 }
1431
1432 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1433 if (!irq) {
1434 dev_err(&pdev->dev, "no irq resource?\n");
1435 return -ENODEV;
1436 }
1437
Joe Perches28f65c12011-06-09 09:13:32 -07001438 if (!request_mem_region(mem->start, resource_size(mem),
1439 pdev->dev.driver->name)) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301440 dev_err(&pdev->dev, "memory region already claimed\n");
1441 return -EBUSY;
1442 }
1443
1444 dma_rx = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
1445 if (!dma_rx) {
1446 ret = -EINVAL;
1447 goto err;
1448 }
1449
1450 dma_tx = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
1451 if (!dma_tx) {
1452 ret = -EINVAL;
1453 goto err;
1454 }
1455
1456 up = kzalloc(sizeof(*up), GFP_KERNEL);
1457 if (up == NULL) {
1458 ret = -ENOMEM;
1459 goto do_release_region;
1460 }
Govindraj.Rb6126332010-09-27 20:20:49 +05301461 up->pdev = pdev;
1462 up->port.dev = &pdev->dev;
1463 up->port.type = PORT_OMAP;
1464 up->port.iotype = UPIO_MEM;
1465 up->port.irq = irq->start;
1466
1467 up->port.regshift = 2;
1468 up->port.fifosize = 64;
1469 up->port.ops = &serial_omap_pops;
Govindraj.Rb6126332010-09-27 20:20:49 +05301470
Paul Walmsley43cf7c02012-01-21 00:27:41 -07001471 up->max_tx_count = up->port.fifosize / 4;
1472
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301473 if (pdev->dev.of_node)
1474 up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
1475 else
1476 up->port.line = pdev->id;
1477
1478 if (up->port.line < 0) {
1479 dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
1480 up->port.line);
1481 ret = -ENODEV;
1482 goto err;
1483 }
1484
1485 sprintf(up->name, "OMAP UART%d", up->port.line);
Govindraj.Redd70ad2011-10-11 14:55:41 +05301486 up->port.mapbase = mem->start;
1487 up->port.membase = ioremap(mem->start, resource_size(mem));
1488 if (!up->port.membase) {
1489 dev_err(&pdev->dev, "can't ioremap UART\n");
1490 ret = -ENOMEM;
1491 goto err;
1492 }
1493
Govindraj.Rb6126332010-09-27 20:20:49 +05301494 up->port.flags = omap_up_info->flags;
Govindraj.Rb6126332010-09-27 20:20:49 +05301495 up->port.uartclk = omap_up_info->uartclk;
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301496 if (!up->port.uartclk) {
1497 up->port.uartclk = DEFAULT_CLK_SPEED;
1498 dev_warn(&pdev->dev, "No clock speed specified: using default:"
1499 "%d\n", DEFAULT_CLK_SPEED);
1500 }
Govindraj.Rb6126332010-09-27 20:20:49 +05301501 up->uart_dma.uart_base = mem->start;
Govindraj.R94734742011-11-07 19:00:33 +05301502 up->errata = omap_up_info->errata;
Govindraj.Rb6126332010-09-27 20:20:49 +05301503
1504 if (omap_up_info->dma_enabled) {
1505 up->uart_dma.uart_dma_tx = dma_tx->start;
1506 up->uart_dma.uart_dma_rx = dma_rx->start;
1507 up->use_dma = 1;
Deepak Kc86845db2011-11-09 17:33:38 +05301508 up->uart_dma.rx_buf_size = omap_up_info->dma_rx_buf_size;
1509 up->uart_dma.rx_timeout = omap_up_info->dma_rx_timeout;
Jon Huntera9e210e2011-11-09 17:34:49 +05301510 up->uart_dma.rx_poll_rate = omap_up_info->dma_rx_poll_rate;
Govindraj.Rb6126332010-09-27 20:20:49 +05301511 spin_lock_init(&(up->uart_dma.tx_lock));
1512 spin_lock_init(&(up->uart_dma.rx_lock));
1513 up->uart_dma.tx_dma_channel = OMAP_UART_DMA_CH_FREE;
1514 up->uart_dma.rx_dma_channel = OMAP_UART_DMA_CH_FREE;
1515 }
1516
Govindraj.R2fd14962011-11-09 17:41:21 +05301517 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1518 up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1519 pm_qos_add_request(&up->pm_qos_request,
1520 PM_QOS_CPU_DMA_LATENCY, up->latency);
1521 serial_omap_uart_wq = create_singlethread_workqueue(up->name);
1522 INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
1523
Govindraj.Rfcdca752011-02-28 18:12:23 +05301524 pm_runtime_use_autosuspend(&pdev->dev);
1525 pm_runtime_set_autosuspend_delay(&pdev->dev,
Deepak Kc86845db2011-11-09 17:33:38 +05301526 omap_up_info->autosuspend_timeout);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301527
1528 pm_runtime_irq_safe(&pdev->dev);
1529 pm_runtime_enable(&pdev->dev);
1530 pm_runtime_get_sync(&pdev->dev);
1531
Rajendra Nayakba774332011-12-14 17:25:43 +05301532 ui[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301533 serial_omap_add_console_port(up);
1534
1535 ret = uart_add_one_port(&serial_omap_reg, &up->port);
1536 if (ret != 0)
1537 goto do_release_region;
1538
Govindraj.Rfcdca752011-02-28 18:12:23 +05301539 pm_runtime_put(&pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301540 platform_set_drvdata(pdev, up);
1541 return 0;
1542err:
1543 dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
1544 pdev->id, __func__, ret);
1545do_release_region:
Joe Perches28f65c12011-06-09 09:13:32 -07001546 release_mem_region(mem->start, resource_size(mem));
Govindraj.Rb6126332010-09-27 20:20:49 +05301547 return ret;
1548}
1549
1550static int serial_omap_remove(struct platform_device *dev)
1551{
1552 struct uart_omap_port *up = platform_get_drvdata(dev);
1553
Govindraj.Rb6126332010-09-27 20:20:49 +05301554 if (up) {
Govindraj.Rfcdca752011-02-28 18:12:23 +05301555 pm_runtime_disable(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301556 uart_remove_one_port(&serial_omap_reg, &up->port);
Govindraj.R2fd14962011-11-09 17:41:21 +05301557 pm_qos_remove_request(&up->pm_qos_request);
1558
Govindraj.Rb6126332010-09-27 20:20:49 +05301559 kfree(up);
1560 }
Govindraj.Rfcdca752011-02-28 18:12:23 +05301561
1562 platform_set_drvdata(dev, NULL);
Govindraj.Rb6126332010-09-27 20:20:49 +05301563 return 0;
1564}
1565
Govindraj.R94734742011-11-07 19:00:33 +05301566/*
1567 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1568 * The access to uart register after MDR1 Access
1569 * causes UART to corrupt data.
1570 *
1571 * Need a delay =
1572 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1573 * give 10 times as much
1574 */
1575static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1576{
1577 u8 timeout = 255;
1578
1579 serial_out(up, UART_OMAP_MDR1, mdr1);
1580 udelay(2);
1581 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1582 UART_FCR_CLEAR_RCVR);
1583 /*
1584 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1585 * TX_FIFO_E bit is 1.
1586 */
1587 while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1588 (UART_LSR_THRE | UART_LSR_DR))) {
1589 timeout--;
1590 if (!timeout) {
1591 /* Should *never* happen. we warn and carry on */
1592 dev_crit(&up->pdev->dev, "Errata i202: timedout %x\n",
1593 serial_in(up, UART_LSR));
1594 break;
1595 }
1596 udelay(1);
1597 }
1598}
1599
Shubhrajyoti Db5148852012-01-16 15:52:37 +05301600#ifdef CONFIG_PM_RUNTIME
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301601static void serial_omap_restore_context(struct uart_omap_port *up)
1602{
Govindraj.R94734742011-11-07 19:00:33 +05301603 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1604 serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1605 else
1606 serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1607
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301608 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1609 serial_out(up, UART_EFR, UART_EFR_ECB);
1610 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1611 serial_out(up, UART_IER, 0x0);
1612 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301613 serial_out(up, UART_DLL, up->dll);
1614 serial_out(up, UART_DLM, up->dlh);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301615 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1616 serial_out(up, UART_IER, up->ier);
1617 serial_out(up, UART_FCR, up->fcr);
1618 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1619 serial_out(up, UART_MCR, up->mcr);
1620 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301621 serial_out(up, UART_OMAP_SCR, up->scr);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301622 serial_out(up, UART_EFR, up->efr);
1623 serial_out(up, UART_LCR, up->lcr);
Govindraj.R94734742011-11-07 19:00:33 +05301624 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1625 serial_omap_mdr1_errataset(up, up->mdr1);
1626 else
1627 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301628}
1629
Govindraj.Rfcdca752011-02-28 18:12:23 +05301630static int serial_omap_runtime_suspend(struct device *dev)
1631{
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301632 struct uart_omap_port *up = dev_get_drvdata(dev);
1633 struct omap_uart_port_info *pdata = dev->platform_data;
1634
1635 if (!up)
1636 return -EINVAL;
1637
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301638 if (!pdata || !pdata->enable_wakeup)
Govindraj.R62f3ec52011-10-13 14:11:09 +05301639 return 0;
1640
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301641 if (pdata->get_context_loss_count)
1642 up->context_loss_cnt = pdata->get_context_loss_count(dev);
1643
Govindraj.R62f3ec52011-10-13 14:11:09 +05301644 if (device_may_wakeup(dev)) {
1645 if (!up->wakeups_enabled) {
1646 pdata->enable_wakeup(up->pdev, true);
1647 up->wakeups_enabled = true;
1648 }
1649 } else {
1650 if (up->wakeups_enabled) {
1651 pdata->enable_wakeup(up->pdev, false);
1652 up->wakeups_enabled = false;
1653 }
1654 }
1655
Govindraj.R94734742011-11-07 19:00:33 +05301656 /* Errata i291 */
1657 if (up->use_dma && pdata->set_forceidle &&
1658 (up->errata & UART_ERRATA_i291_DMA_FORCEIDLE))
1659 pdata->set_forceidle(up->pdev);
1660
Govindraj.R2fd14962011-11-09 17:41:21 +05301661 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1662 schedule_work(&up->qos_work);
1663
Govindraj.Rfcdca752011-02-28 18:12:23 +05301664 return 0;
1665}
1666
1667static int serial_omap_runtime_resume(struct device *dev)
1668{
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301669 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301670 struct omap_uart_port_info *pdata = dev->platform_data;
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301671
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301672 if (up) {
1673 if (pdata->get_context_loss_count) {
1674 u32 loss_cnt = pdata->get_context_loss_count(dev);
1675
1676 if (up->context_loss_cnt != loss_cnt)
1677 serial_omap_restore_context(up);
1678 }
Govindraj.R94734742011-11-07 19:00:33 +05301679
1680 /* Errata i291 */
1681 if (up->use_dma && pdata->set_noidle &&
1682 (up->errata & UART_ERRATA_i291_DMA_FORCEIDLE))
1683 pdata->set_noidle(up->pdev);
Govindraj.R2fd14962011-11-09 17:41:21 +05301684
1685 up->latency = up->calc_latency;
1686 schedule_work(&up->qos_work);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301687 }
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301688
Govindraj.Rfcdca752011-02-28 18:12:23 +05301689 return 0;
1690}
1691#endif
1692
1693static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1694 SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1695 SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1696 serial_omap_runtime_resume, NULL)
1697};
1698
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301699#if defined(CONFIG_OF)
1700static const struct of_device_id omap_serial_of_match[] = {
1701 { .compatible = "ti,omap2-uart" },
1702 { .compatible = "ti,omap3-uart" },
1703 { .compatible = "ti,omap4-uart" },
1704 {},
1705};
1706MODULE_DEVICE_TABLE(of, omap_serial_of_match);
1707#endif
1708
Govindraj.Rb6126332010-09-27 20:20:49 +05301709static struct platform_driver serial_omap_driver = {
1710 .probe = serial_omap_probe,
1711 .remove = serial_omap_remove,
Govindraj.Rb6126332010-09-27 20:20:49 +05301712 .driver = {
1713 .name = DRIVER_NAME,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301714 .pm = &serial_omap_dev_pm_ops,
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301715 .of_match_table = of_match_ptr(omap_serial_of_match),
Govindraj.Rb6126332010-09-27 20:20:49 +05301716 },
1717};
1718
1719static int __init serial_omap_init(void)
1720{
1721 int ret;
1722
1723 ret = uart_register_driver(&serial_omap_reg);
1724 if (ret != 0)
1725 return ret;
1726 ret = platform_driver_register(&serial_omap_driver);
1727 if (ret != 0)
1728 uart_unregister_driver(&serial_omap_reg);
1729 return ret;
1730}
1731
1732static void __exit serial_omap_exit(void)
1733{
1734 platform_driver_unregister(&serial_omap_driver);
1735 uart_unregister_driver(&serial_omap_reg);
1736}
1737
1738module_init(serial_omap_init);
1739module_exit(serial_omap_exit);
1740
1741MODULE_DESCRIPTION("OMAP High Speed UART driver");
1742MODULE_LICENSE("GPL");
1743MODULE_AUTHOR("Texas Instruments Inc");