blob: 8586ab78f891ce9828183a6c4d42e99423f109f4 [file] [log] [blame]
Arend van Spriel5b435de2011-10-05 13:19:03 +02001/*
2 * Copyright (c) 2010 Broadcom Corporation
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
11 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
13 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
14 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 *
16 * File contents: support functions for PCI/PCIe
17 */
18
Joe Perches8505a7e2011-11-13 11:41:04 -080019#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
20
Arend van Spriel5b435de2011-10-05 13:19:03 +020021#include <linux/delay.h>
22#include <linux/pci.h>
23
24#include <defs.h>
25#include <chipcommon.h>
26#include <brcmu_utils.h>
27#include <brcm_hw_ids.h>
28#include <soc.h>
29#include "types.h"
30#include "pub.h"
31#include "pmu.h"
32#include "srom.h"
33#include "nicpci.h"
34#include "aiutils.h"
35
36/* slow_clk_ctl */
37 /* slow clock source mask */
38#define SCC_SS_MASK 0x00000007
39 /* source of slow clock is LPO */
40#define SCC_SS_LPO 0x00000000
41 /* source of slow clock is crystal */
42#define SCC_SS_XTAL 0x00000001
43 /* source of slow clock is PCI */
44#define SCC_SS_PCI 0x00000002
45 /* LPOFreqSel, 1: 160Khz, 0: 32KHz */
46#define SCC_LF 0x00000200
47 /* LPOPowerDown, 1: LPO is disabled, 0: LPO is enabled */
48#define SCC_LP 0x00000400
49 /* ForceSlowClk, 1: sb/cores running on slow clock, 0: power logic control */
50#define SCC_FS 0x00000800
51 /* IgnorePllOffReq, 1/0:
52 * power logic ignores/honors PLL clock disable requests from core
53 */
54#define SCC_IP 0x00001000
55 /* XtalControlEn, 1/0:
56 * power logic does/doesn't disable crystal when appropriate
57 */
58#define SCC_XC 0x00002000
59 /* XtalPU (RO), 1/0: crystal running/disabled */
60#define SCC_XP 0x00004000
61 /* ClockDivider (SlowClk = 1/(4+divisor)) */
62#define SCC_CD_MASK 0xffff0000
63#define SCC_CD_SHIFT 16
64
65/* system_clk_ctl */
66 /* ILPen: Enable Idle Low Power */
67#define SYCC_IE 0x00000001
68 /* ALPen: Enable Active Low Power */
69#define SYCC_AE 0x00000002
70 /* ForcePLLOn */
71#define SYCC_FP 0x00000004
72 /* Force ALP (or HT if ALPen is not set */
73#define SYCC_AR 0x00000008
74 /* Force HT */
75#define SYCC_HR 0x00000010
76 /* ClkDiv (ILP = 1/(4 * (divisor + 1)) */
77#define SYCC_CD_MASK 0xffff0000
78#define SYCC_CD_SHIFT 16
79
80#define CST4329_SPROM_OTP_SEL_MASK 0x00000003
81 /* OTP is powered up, use def. CIS, no SPROM */
82#define CST4329_DEFCIS_SEL 0
83 /* OTP is powered up, SPROM is present */
84#define CST4329_SPROM_SEL 1
85 /* OTP is powered up, no SPROM */
86#define CST4329_OTP_SEL 2
87 /* OTP is powered down, SPROM is present */
88#define CST4329_OTP_PWRDN 3
89
90#define CST4329_SPI_SDIO_MODE_MASK 0x00000004
91#define CST4329_SPI_SDIO_MODE_SHIFT 2
92
93/* 43224 chip-specific ChipControl register bits */
94#define CCTRL43224_GPIO_TOGGLE 0x8000
95 /* 12 mA drive strength */
96#define CCTRL_43224A0_12MA_LED_DRIVE 0x00F000F0
97 /* 12 mA drive strength for later 43224s */
98#define CCTRL_43224B0_12MA_LED_DRIVE 0xF0
99
100/* 43236 Chip specific ChipStatus register bits */
101#define CST43236_SFLASH_MASK 0x00000040
102#define CST43236_OTP_MASK 0x00000080
103#define CST43236_HSIC_MASK 0x00000100 /* USB/HSIC */
104#define CST43236_BP_CLK 0x00000200 /* 120/96Mbps */
105#define CST43236_BOOT_MASK 0x00001800
106#define CST43236_BOOT_SHIFT 11
107#define CST43236_BOOT_FROM_SRAM 0 /* boot from SRAM, ARM in reset */
108#define CST43236_BOOT_FROM_ROM 1 /* boot from ROM */
109#define CST43236_BOOT_FROM_FLASH 2 /* boot from FLASH */
110#define CST43236_BOOT_FROM_INVALID 3
111
112/* 4331 chip-specific ChipControl register bits */
113 /* 0 disable */
114#define CCTRL4331_BT_COEXIST (1<<0)
115 /* 0 SECI is disabled (JTAG functional) */
116#define CCTRL4331_SECI (1<<1)
117 /* 0 disable */
118#define CCTRL4331_EXT_LNA (1<<2)
119 /* sprom/gpio13-15 mux */
120#define CCTRL4331_SPROM_GPIO13_15 (1<<3)
121 /* 0 ext pa disable, 1 ext pa enabled */
122#define CCTRL4331_EXTPA_EN (1<<4)
123 /* set drive out GPIO_CLK on sprom_cs pin */
124#define CCTRL4331_GPIOCLK_ON_SPROMCS (1<<5)
125 /* use sprom_cs pin as PCIE mdio interface */
126#define CCTRL4331_PCIE_MDIO_ON_SPROMCS (1<<6)
127 /* aband extpa will be at gpio2/5 and sprom_dout */
128#define CCTRL4331_EXTPA_ON_GPIO2_5 (1<<7)
129 /* override core control on pipe_AuxClkEnable */
130#define CCTRL4331_OVR_PIPEAUXCLKEN (1<<8)
131 /* override core control on pipe_AuxPowerDown */
132#define CCTRL4331_OVR_PIPEAUXPWRDOWN (1<<9)
133 /* pcie_auxclkenable */
134#define CCTRL4331_PCIE_AUXCLKEN (1<<10)
135 /* pcie_pipe_pllpowerdown */
136#define CCTRL4331_PCIE_PIPE_PLLDOWN (1<<11)
137 /* enable bt_shd0 at gpio4 */
138#define CCTRL4331_BT_SHD0_ON_GPIO4 (1<<16)
139 /* enable bt_shd1 at gpio5 */
140#define CCTRL4331_BT_SHD1_ON_GPIO5 (1<<17)
141
142/* 4331 Chip specific ChipStatus register bits */
143 /* crystal frequency 20/40Mhz */
144#define CST4331_XTAL_FREQ 0x00000001
145#define CST4331_SPROM_PRESENT 0x00000002
146#define CST4331_OTP_PRESENT 0x00000004
147#define CST4331_LDO_RF 0x00000008
148#define CST4331_LDO_PAR 0x00000010
149
150/* 4319 chip-specific ChipStatus register bits */
151#define CST4319_SPI_CPULESSUSB 0x00000001
152#define CST4319_SPI_CLK_POL 0x00000002
153#define CST4319_SPI_CLK_PH 0x00000008
154 /* gpio [7:6], SDIO CIS selection */
155#define CST4319_SPROM_OTP_SEL_MASK 0x000000c0
156#define CST4319_SPROM_OTP_SEL_SHIFT 6
157 /* use default CIS, OTP is powered up */
158#define CST4319_DEFCIS_SEL 0x00000000
159 /* use SPROM, OTP is powered up */
160#define CST4319_SPROM_SEL 0x00000040
161 /* use OTP, OTP is powered up */
162#define CST4319_OTP_SEL 0x00000080
163 /* use SPROM, OTP is powered down */
164#define CST4319_OTP_PWRDN 0x000000c0
165 /* gpio [8], sdio/usb mode */
166#define CST4319_SDIO_USB_MODE 0x00000100
167#define CST4319_REMAP_SEL_MASK 0x00000600
168#define CST4319_ILPDIV_EN 0x00000800
169#define CST4319_XTAL_PD_POL 0x00001000
170#define CST4319_LPO_SEL 0x00002000
171#define CST4319_RES_INIT_MODE 0x0000c000
172 /* PALDO is configured with external PNP */
173#define CST4319_PALDO_EXTPNP 0x00010000
174#define CST4319_CBUCK_MODE_MASK 0x00060000
175#define CST4319_CBUCK_MODE_BURST 0x00020000
176#define CST4319_CBUCK_MODE_LPBURST 0x00060000
177#define CST4319_RCAL_VALID 0x01000000
178#define CST4319_RCAL_VALUE_MASK 0x3e000000
179#define CST4319_RCAL_VALUE_SHIFT 25
180
181/* 4336 chip-specific ChipStatus register bits */
182#define CST4336_SPI_MODE_MASK 0x00000001
183#define CST4336_SPROM_PRESENT 0x00000002
184#define CST4336_OTP_PRESENT 0x00000004
185#define CST4336_ARMREMAP_0 0x00000008
186#define CST4336_ILPDIV_EN_MASK 0x00000010
187#define CST4336_ILPDIV_EN_SHIFT 4
188#define CST4336_XTAL_PD_POL_MASK 0x00000020
189#define CST4336_XTAL_PD_POL_SHIFT 5
190#define CST4336_LPO_SEL_MASK 0x00000040
191#define CST4336_LPO_SEL_SHIFT 6
192#define CST4336_RES_INIT_MODE_MASK 0x00000180
193#define CST4336_RES_INIT_MODE_SHIFT 7
194#define CST4336_CBUCK_MODE_MASK 0x00000600
195#define CST4336_CBUCK_MODE_SHIFT 9
196
197/* 4313 chip-specific ChipStatus register bits */
198#define CST4313_SPROM_PRESENT 1
199#define CST4313_OTP_PRESENT 2
200#define CST4313_SPROM_OTP_SEL_MASK 0x00000002
201#define CST4313_SPROM_OTP_SEL_SHIFT 0
202
203/* 4313 Chip specific ChipControl register bits */
204 /* 12 mA drive strengh for later 4313 */
205#define CCTRL_4313_12MA_LED_DRIVE 0x00000007
206
207/* Manufacturer Ids */
208#define MFGID_ARM 0x43b
209#define MFGID_BRCM 0x4bf
210#define MFGID_MIPS 0x4a7
211
212/* Enumeration ROM registers */
213#define ER_EROMENTRY 0x000
214#define ER_REMAPCONTROL 0xe00
215#define ER_REMAPSELECT 0xe04
216#define ER_MASTERSELECT 0xe10
217#define ER_ITCR 0xf00
218#define ER_ITIP 0xf04
219
220/* Erom entries */
221#define ER_TAG 0xe
222#define ER_TAG1 0x6
223#define ER_VALID 1
224#define ER_CI 0
225#define ER_MP 2
226#define ER_ADD 4
227#define ER_END 0xe
228#define ER_BAD 0xffffffff
229
230/* EROM CompIdentA */
231#define CIA_MFG_MASK 0xfff00000
232#define CIA_MFG_SHIFT 20
233#define CIA_CID_MASK 0x000fff00
234#define CIA_CID_SHIFT 8
235#define CIA_CCL_MASK 0x000000f0
236#define CIA_CCL_SHIFT 4
237
238/* EROM CompIdentB */
239#define CIB_REV_MASK 0xff000000
240#define CIB_REV_SHIFT 24
241#define CIB_NSW_MASK 0x00f80000
242#define CIB_NSW_SHIFT 19
243#define CIB_NMW_MASK 0x0007c000
244#define CIB_NMW_SHIFT 14
245#define CIB_NSP_MASK 0x00003e00
246#define CIB_NSP_SHIFT 9
247#define CIB_NMP_MASK 0x000001f0
248#define CIB_NMP_SHIFT 4
249
250/* EROM AddrDesc */
251#define AD_ADDR_MASK 0xfffff000
252#define AD_SP_MASK 0x00000f00
253#define AD_SP_SHIFT 8
254#define AD_ST_MASK 0x000000c0
255#define AD_ST_SHIFT 6
256#define AD_ST_SLAVE 0x00000000
257#define AD_ST_BRIDGE 0x00000040
258#define AD_ST_SWRAP 0x00000080
259#define AD_ST_MWRAP 0x000000c0
260#define AD_SZ_MASK 0x00000030
261#define AD_SZ_SHIFT 4
262#define AD_SZ_4K 0x00000000
263#define AD_SZ_8K 0x00000010
264#define AD_SZ_16K 0x00000020
265#define AD_SZ_SZD 0x00000030
266#define AD_AG32 0x00000008
267#define AD_ADDR_ALIGN 0x00000fff
268#define AD_SZ_BASE 0x00001000 /* 4KB */
269
270/* EROM SizeDesc */
271#define SD_SZ_MASK 0xfffff000
272#define SD_SG32 0x00000008
273#define SD_SZ_ALIGN 0x00000fff
274
275/* PCI config space bit 4 for 4306c0 slow clock source */
276#define PCI_CFG_GPIO_SCS 0x10
277/* PCI config space GPIO 14 for Xtal power-up */
278#define PCI_CFG_GPIO_XTAL 0x40
279/* PCI config space GPIO 15 for PLL power-down */
280#define PCI_CFG_GPIO_PLL 0x80
281
282/* power control defines */
283#define PLL_DELAY 150 /* us pll on delay */
284#define FREF_DELAY 200 /* us fref change delay */
285#define XTAL_ON_DELAY 1000 /* us crystal power-on delay */
286
287/* resetctrl */
288#define AIRC_RESET 1
289
290#define NOREV -1 /* Invalid rev */
291
292/* GPIO Based LED powersave defines */
293#define DEFAULT_GPIO_ONTIME 10 /* Default: 10% on */
294#define DEFAULT_GPIO_OFFTIME 90 /* Default: 10% on */
295
296/* When Srom support present, fields in sromcontrol */
297#define SRC_START 0x80000000
298#define SRC_BUSY 0x80000000
299#define SRC_OPCODE 0x60000000
300#define SRC_OP_READ 0x00000000
301#define SRC_OP_WRITE 0x20000000
302#define SRC_OP_WRDIS 0x40000000
303#define SRC_OP_WREN 0x60000000
304#define SRC_OTPSEL 0x00000010
305#define SRC_LOCK 0x00000008
306#define SRC_SIZE_MASK 0x00000006
307#define SRC_SIZE_1K 0x00000000
308#define SRC_SIZE_4K 0x00000002
309#define SRC_SIZE_16K 0x00000004
310#define SRC_SIZE_SHIFT 1
311#define SRC_PRESENT 0x00000001
312
313/* External PA enable mask */
314#define GPIO_CTRL_EPA_EN_MASK 0x40
315
316#define DEFAULT_GPIOTIMERVAL \
317 ((DEFAULT_GPIO_ONTIME << GPIO_ONTIME_SHIFT) | DEFAULT_GPIO_OFFTIME)
318
319#define BADIDX (SI_MAXCORES + 1)
320
321/* Newer chips can access PCI/PCIE and CC core without requiring to change
322 * PCI BAR0 WIN
323 */
324#define SI_FAST(si) (((si)->pub.buscoretype == PCIE_CORE_ID) || \
325 (((si)->pub.buscoretype == PCI_CORE_ID) && \
326 (si)->pub.buscorerev >= 13))
327
328#define CCREGS_FAST(si) (((char __iomem *)((si)->curmap) + \
329 PCI_16KB0_CCREGS_OFFSET))
330
331#define IS_SIM(chippkg) \
332 ((chippkg == HDLSIM_PKG_ID) || (chippkg == HWSIM_PKG_ID))
333
334/*
335 * Macros to disable/restore function core(D11, ENET, ILINE20, etc) interrupts
336 * before after core switching to avoid invalid register accesss inside ISR.
337 */
338#define INTR_OFF(si, intr_val) \
339 if ((si)->intrsoff_fn && \
340 (si)->coreid[(si)->curidx] == (si)->dev_coreid) \
341 intr_val = (*(si)->intrsoff_fn)((si)->intr_arg)
342
343#define INTR_RESTORE(si, intr_val) \
344 if ((si)->intrsrestore_fn && \
345 (si)->coreid[(si)->curidx] == (si)->dev_coreid) \
346 (*(si)->intrsrestore_fn)((si)->intr_arg, intr_val)
347
348#define PCI(si) ((si)->pub.buscoretype == PCI_CORE_ID)
349#define PCIE(si) ((si)->pub.buscoretype == PCIE_CORE_ID)
350
351#define PCI_FORCEHT(si) (PCIE(si) && (si->pub.chip == BCM4716_CHIP_ID))
352
353#ifdef BCMDBG
Joe Perches8505a7e2011-11-13 11:41:04 -0800354#define SI_MSG(fmt, ...) pr_debug(fmt, ##__VA_ARGS__)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200355#else
Joe Perches8505a7e2011-11-13 11:41:04 -0800356#define SI_MSG(fmt, ...) no_printk(fmt, ##__VA_ARGS__)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200357#endif /* BCMDBG */
358
359#define GOODCOREADDR(x, b) \
360 (((x) >= (b)) && ((x) < ((b) + SI_MAXCORES * SI_CORE_SIZE)) && \
361 IS_ALIGNED((x), SI_CORE_SIZE))
362
363#define PCIEREGS(si) ((__iomem char *)((si)->curmap) + \
364 PCI_16KB0_PCIREGS_OFFSET)
365
366struct aidmp {
367 u32 oobselina30; /* 0x000 */
368 u32 oobselina74; /* 0x004 */
369 u32 PAD[6];
370 u32 oobselinb30; /* 0x020 */
371 u32 oobselinb74; /* 0x024 */
372 u32 PAD[6];
373 u32 oobselinc30; /* 0x040 */
374 u32 oobselinc74; /* 0x044 */
375 u32 PAD[6];
376 u32 oobselind30; /* 0x060 */
377 u32 oobselind74; /* 0x064 */
378 u32 PAD[38];
379 u32 oobselouta30; /* 0x100 */
380 u32 oobselouta74; /* 0x104 */
381 u32 PAD[6];
382 u32 oobseloutb30; /* 0x120 */
383 u32 oobseloutb74; /* 0x124 */
384 u32 PAD[6];
385 u32 oobseloutc30; /* 0x140 */
386 u32 oobseloutc74; /* 0x144 */
387 u32 PAD[6];
388 u32 oobseloutd30; /* 0x160 */
389 u32 oobseloutd74; /* 0x164 */
390 u32 PAD[38];
391 u32 oobsynca; /* 0x200 */
392 u32 oobseloutaen; /* 0x204 */
393 u32 PAD[6];
394 u32 oobsyncb; /* 0x220 */
395 u32 oobseloutben; /* 0x224 */
396 u32 PAD[6];
397 u32 oobsyncc; /* 0x240 */
398 u32 oobseloutcen; /* 0x244 */
399 u32 PAD[6];
400 u32 oobsyncd; /* 0x260 */
401 u32 oobseloutden; /* 0x264 */
402 u32 PAD[38];
403 u32 oobaextwidth; /* 0x300 */
404 u32 oobainwidth; /* 0x304 */
405 u32 oobaoutwidth; /* 0x308 */
406 u32 PAD[5];
407 u32 oobbextwidth; /* 0x320 */
408 u32 oobbinwidth; /* 0x324 */
409 u32 oobboutwidth; /* 0x328 */
410 u32 PAD[5];
411 u32 oobcextwidth; /* 0x340 */
412 u32 oobcinwidth; /* 0x344 */
413 u32 oobcoutwidth; /* 0x348 */
414 u32 PAD[5];
415 u32 oobdextwidth; /* 0x360 */
416 u32 oobdinwidth; /* 0x364 */
417 u32 oobdoutwidth; /* 0x368 */
418 u32 PAD[37];
419 u32 ioctrlset; /* 0x400 */
420 u32 ioctrlclear; /* 0x404 */
421 u32 ioctrl; /* 0x408 */
422 u32 PAD[61];
423 u32 iostatus; /* 0x500 */
424 u32 PAD[127];
425 u32 ioctrlwidth; /* 0x700 */
426 u32 iostatuswidth; /* 0x704 */
427 u32 PAD[62];
428 u32 resetctrl; /* 0x800 */
429 u32 resetstatus; /* 0x804 */
430 u32 resetreadid; /* 0x808 */
431 u32 resetwriteid; /* 0x80c */
432 u32 PAD[60];
433 u32 errlogctrl; /* 0x900 */
434 u32 errlogdone; /* 0x904 */
435 u32 errlogstatus; /* 0x908 */
436 u32 errlogaddrlo; /* 0x90c */
437 u32 errlogaddrhi; /* 0x910 */
438 u32 errlogid; /* 0x914 */
439 u32 errloguser; /* 0x918 */
440 u32 errlogflags; /* 0x91c */
441 u32 PAD[56];
442 u32 intstatus; /* 0xa00 */
443 u32 PAD[127];
444 u32 config; /* 0xe00 */
445 u32 PAD[63];
446 u32 itcr; /* 0xf00 */
447 u32 PAD[3];
448 u32 itipooba; /* 0xf10 */
449 u32 itipoobb; /* 0xf14 */
450 u32 itipoobc; /* 0xf18 */
451 u32 itipoobd; /* 0xf1c */
452 u32 PAD[4];
453 u32 itipoobaout; /* 0xf30 */
454 u32 itipoobbout; /* 0xf34 */
455 u32 itipoobcout; /* 0xf38 */
456 u32 itipoobdout; /* 0xf3c */
457 u32 PAD[4];
458 u32 itopooba; /* 0xf50 */
459 u32 itopoobb; /* 0xf54 */
460 u32 itopoobc; /* 0xf58 */
461 u32 itopoobd; /* 0xf5c */
462 u32 PAD[4];
463 u32 itopoobain; /* 0xf70 */
464 u32 itopoobbin; /* 0xf74 */
465 u32 itopoobcin; /* 0xf78 */
466 u32 itopoobdin; /* 0xf7c */
467 u32 PAD[4];
468 u32 itopreset; /* 0xf90 */
469 u32 PAD[15];
470 u32 peripherialid4; /* 0xfd0 */
471 u32 peripherialid5; /* 0xfd4 */
472 u32 peripherialid6; /* 0xfd8 */
473 u32 peripherialid7; /* 0xfdc */
474 u32 peripherialid0; /* 0xfe0 */
475 u32 peripherialid1; /* 0xfe4 */
476 u32 peripherialid2; /* 0xfe8 */
477 u32 peripherialid3; /* 0xfec */
478 u32 componentid0; /* 0xff0 */
479 u32 componentid1; /* 0xff4 */
480 u32 componentid2; /* 0xff8 */
481 u32 componentid3; /* 0xffc */
482};
483
484/* EROM parsing */
485
486static u32
487get_erom_ent(struct si_pub *sih, u32 __iomem **eromptr, u32 mask, u32 match)
488{
489 u32 ent;
490 uint inv = 0, nom = 0;
491
492 while (true) {
493 ent = R_REG(*eromptr);
494 (*eromptr)++;
495
496 if (mask == 0)
497 break;
498
499 if ((ent & ER_VALID) == 0) {
500 inv++;
501 continue;
502 }
503
504 if (ent == (ER_END | ER_VALID))
505 break;
506
507 if ((ent & mask) == match)
508 break;
509
510 nom++;
511 }
512
513 return ent;
514}
515
516static u32
517get_asd(struct si_pub *sih, u32 __iomem **eromptr, uint sp, uint ad, uint st,
518 u32 *addrl, u32 *addrh, u32 *sizel, u32 *sizeh)
519{
520 u32 asd, sz, szd;
521
522 asd = get_erom_ent(sih, eromptr, ER_VALID, ER_VALID);
523 if (((asd & ER_TAG1) != ER_ADD) ||
524 (((asd & AD_SP_MASK) >> AD_SP_SHIFT) != sp) ||
525 ((asd & AD_ST_MASK) != st)) {
526 /* This is not what we want, "push" it back */
527 (*eromptr)--;
528 return 0;
529 }
530 *addrl = asd & AD_ADDR_MASK;
531 if (asd & AD_AG32)
532 *addrh = get_erom_ent(sih, eromptr, 0, 0);
533 else
534 *addrh = 0;
535 *sizeh = 0;
536 sz = asd & AD_SZ_MASK;
537 if (sz == AD_SZ_SZD) {
538 szd = get_erom_ent(sih, eromptr, 0, 0);
539 *sizel = szd & SD_SZ_MASK;
540 if (szd & SD_SG32)
541 *sizeh = get_erom_ent(sih, eromptr, 0, 0);
542 } else
543 *sizel = AD_SZ_BASE << (sz >> AD_SZ_SHIFT);
544
545 return asd;
546}
547
548static void ai_hwfixup(struct si_info *sii)
549{
550}
551
552/* parse the enumeration rom to identify all cores */
553static void ai_scan(struct si_pub *sih, struct chipcregs __iomem *cc)
554{
555 struct si_info *sii = (struct si_info *)sih;
556
557 u32 erombase;
558 u32 __iomem *eromptr, *eromlim;
559 void __iomem *regs = cc;
560
561 erombase = R_REG(&cc->eromptr);
562
563 /* Set wrappers address */
564 sii->curwrap = (void *)((unsigned long)cc + SI_CORE_SIZE);
565
566 /* Now point the window at the erom */
567 pci_write_config_dword(sii->pbus, PCI_BAR0_WIN, erombase);
568 eromptr = regs;
569 eromlim = eromptr + (ER_REMAPCONTROL / sizeof(u32));
570
571 while (eromptr < eromlim) {
572 u32 cia, cib, cid, mfg, crev, nmw, nsw, nmp, nsp;
573 u32 mpd, asd, addrl, addrh, sizel, sizeh;
574 u32 __iomem *base;
575 uint i, j, idx;
576 bool br;
577
578 br = false;
579
580 /* Grok a component */
581 cia = get_erom_ent(sih, &eromptr, ER_TAG, ER_CI);
582 if (cia == (ER_END | ER_VALID)) {
583 /* Found END of erom */
584 ai_hwfixup(sii);
585 return;
586 }
587 base = eromptr - 1;
588 cib = get_erom_ent(sih, &eromptr, 0, 0);
589
590 if ((cib & ER_TAG) != ER_CI) {
591 /* CIA not followed by CIB */
592 goto error;
593 }
594
595 cid = (cia & CIA_CID_MASK) >> CIA_CID_SHIFT;
596 mfg = (cia & CIA_MFG_MASK) >> CIA_MFG_SHIFT;
597 crev = (cib & CIB_REV_MASK) >> CIB_REV_SHIFT;
598 nmw = (cib & CIB_NMW_MASK) >> CIB_NMW_SHIFT;
599 nsw = (cib & CIB_NSW_MASK) >> CIB_NSW_SHIFT;
600 nmp = (cib & CIB_NMP_MASK) >> CIB_NMP_SHIFT;
601 nsp = (cib & CIB_NSP_MASK) >> CIB_NSP_SHIFT;
602
603 if (((mfg == MFGID_ARM) && (cid == DEF_AI_COMP)) || (nsp == 0))
604 continue;
605 if ((nmw + nsw == 0)) {
606 /* A component which is not a core */
607 if (cid == OOB_ROUTER_CORE_ID) {
608 asd = get_asd(sih, &eromptr, 0, 0, AD_ST_SLAVE,
609 &addrl, &addrh, &sizel, &sizeh);
610 if (asd != 0)
611 sii->oob_router = addrl;
612 }
613 continue;
614 }
615
616 idx = sii->numcores;
617/* sii->eromptr[idx] = base; */
618 sii->cia[idx] = cia;
619 sii->cib[idx] = cib;
620 sii->coreid[idx] = cid;
621
622 for (i = 0; i < nmp; i++) {
623 mpd = get_erom_ent(sih, &eromptr, ER_VALID, ER_VALID);
624 if ((mpd & ER_TAG) != ER_MP) {
625 /* Not enough MP entries for component */
626 goto error;
627 }
628 }
629
630 /* First Slave Address Descriptor should be port 0:
631 * the main register space for the core
632 */
633 asd =
634 get_asd(sih, &eromptr, 0, 0, AD_ST_SLAVE, &addrl, &addrh,
635 &sizel, &sizeh);
636 if (asd == 0) {
637 /* Try again to see if it is a bridge */
638 asd =
639 get_asd(sih, &eromptr, 0, 0, AD_ST_BRIDGE, &addrl,
640 &addrh, &sizel, &sizeh);
641 if (asd != 0)
642 br = true;
643 else if ((addrh != 0) || (sizeh != 0)
644 || (sizel != SI_CORE_SIZE)) {
645 /* First Slave ASD for core malformed */
646 goto error;
647 }
648 }
649 sii->coresba[idx] = addrl;
650 sii->coresba_size[idx] = sizel;
651 /* Get any more ASDs in port 0 */
652 j = 1;
653 do {
654 asd =
655 get_asd(sih, &eromptr, 0, j, AD_ST_SLAVE, &addrl,
656 &addrh, &sizel, &sizeh);
657 if ((asd != 0) && (j == 1) && (sizel == SI_CORE_SIZE)) {
658 sii->coresba2[idx] = addrl;
659 sii->coresba2_size[idx] = sizel;
660 }
661 j++;
662 } while (asd != 0);
663
664 /* Go through the ASDs for other slave ports */
665 for (i = 1; i < nsp; i++) {
666 j = 0;
667 do {
668 asd =
669 get_asd(sih, &eromptr, i, j++, AD_ST_SLAVE,
670 &addrl, &addrh, &sizel, &sizeh);
671 } while (asd != 0);
672 if (j == 0) {
673 /* SP has no address descriptors */
674 goto error;
675 }
676 }
677
678 /* Now get master wrappers */
679 for (i = 0; i < nmw; i++) {
680 asd =
681 get_asd(sih, &eromptr, i, 0, AD_ST_MWRAP, &addrl,
682 &addrh, &sizel, &sizeh);
683 if (asd == 0) {
684 /* Missing descriptor for MW */
685 goto error;
686 }
687 if ((sizeh != 0) || (sizel != SI_CORE_SIZE)) {
688 /* Master wrapper %d is not 4KB */
689 goto error;
690 }
691 if (i == 0)
692 sii->wrapba[idx] = addrl;
693 }
694
695 /* And finally slave wrappers */
696 for (i = 0; i < nsw; i++) {
697 uint fwp = (nsp == 1) ? 0 : 1;
698 asd =
699 get_asd(sih, &eromptr, fwp + i, 0, AD_ST_SWRAP,
700 &addrl, &addrh, &sizel, &sizeh);
701 if (asd == 0) {
702 /* Missing descriptor for SW */
703 goto error;
704 }
705 if ((sizeh != 0) || (sizel != SI_CORE_SIZE)) {
706 /* Slave wrapper is not 4KB */
707 goto error;
708 }
709 if ((nmw == 0) && (i == 0))
710 sii->wrapba[idx] = addrl;
711 }
712
713 /* Don't record bridges */
714 if (br)
715 continue;
716
717 /* Done with core */
718 sii->numcores++;
719 }
720
721 error:
722 /* Reached end of erom without finding END */
723 sii->numcores = 0;
724 return;
725}
726
727/*
728 * This function changes the logical "focus" to the indicated core.
729 * Return the current core's virtual address. Since each core starts with the
730 * same set of registers (BIST, clock control, etc), the returned address
731 * contains the first register of this 'common' register block (not to be
732 * confused with 'common core').
733 */
734void __iomem *ai_setcoreidx(struct si_pub *sih, uint coreidx)
735{
736 struct si_info *sii = (struct si_info *)sih;
737 u32 addr = sii->coresba[coreidx];
738 u32 wrap = sii->wrapba[coreidx];
739
740 if (coreidx >= sii->numcores)
741 return NULL;
742
743 /* point bar0 window */
744 pci_write_config_dword(sii->pbus, PCI_BAR0_WIN, addr);
745 /* point bar0 2nd 4KB window */
746 pci_write_config_dword(sii->pbus, PCI_BAR0_WIN2, wrap);
747 sii->curidx = coreidx;
748
749 return sii->curmap;
750}
751
752/* Return the number of address spaces in current core */
753int ai_numaddrspaces(struct si_pub *sih)
754{
755 return 2;
756}
757
758/* Return the address of the nth address space in the current core */
759u32 ai_addrspace(struct si_pub *sih, uint asidx)
760{
761 struct si_info *sii;
762 uint cidx;
763
764 sii = (struct si_info *)sih;
765 cidx = sii->curidx;
766
767 if (asidx == 0)
768 return sii->coresba[cidx];
769 else if (asidx == 1)
770 return sii->coresba2[cidx];
771 else {
772 /* Need to parse the erom again to find addr space */
773 return 0;
774 }
775}
776
777/* Return the size of the nth address space in the current core */
778u32 ai_addrspacesize(struct si_pub *sih, uint asidx)
779{
780 struct si_info *sii;
781 uint cidx;
782
783 sii = (struct si_info *)sih;
784 cidx = sii->curidx;
785
786 if (asidx == 0)
787 return sii->coresba_size[cidx];
788 else if (asidx == 1)
789 return sii->coresba2_size[cidx];
790 else {
791 /* Need to parse the erom again to find addr */
792 return 0;
793 }
794}
795
796uint ai_flag(struct si_pub *sih)
797{
798 struct si_info *sii;
799 struct aidmp *ai;
800
801 sii = (struct si_info *)sih;
802 ai = sii->curwrap;
803
804 return R_REG(&ai->oobselouta30) & 0x1f;
805}
806
807void ai_setint(struct si_pub *sih, int siflag)
808{
809}
810
811uint ai_corevendor(struct si_pub *sih)
812{
813 struct si_info *sii;
814 u32 cia;
815
816 sii = (struct si_info *)sih;
817 cia = sii->cia[sii->curidx];
818 return (cia & CIA_MFG_MASK) >> CIA_MFG_SHIFT;
819}
820
821uint ai_corerev(struct si_pub *sih)
822{
823 struct si_info *sii;
824 u32 cib;
825
826 sii = (struct si_info *)sih;
827 cib = sii->cib[sii->curidx];
828 return (cib & CIB_REV_MASK) >> CIB_REV_SHIFT;
829}
830
831bool ai_iscoreup(struct si_pub *sih)
832{
833 struct si_info *sii;
834 struct aidmp *ai;
835
836 sii = (struct si_info *)sih;
837 ai = sii->curwrap;
838
839 return (((R_REG(&ai->ioctrl) & (SICF_FGC | SICF_CLOCK_EN)) ==
840 SICF_CLOCK_EN)
841 && ((R_REG(&ai->resetctrl) & AIRC_RESET) == 0));
842}
843
844void ai_core_cflags_wo(struct si_pub *sih, u32 mask, u32 val)
845{
846 struct si_info *sii;
847 struct aidmp *ai;
848 u32 w;
849
850 sii = (struct si_info *)sih;
851
852 ai = sii->curwrap;
853
854 if (mask || val) {
855 w = ((R_REG(&ai->ioctrl) & ~mask) | val);
856 W_REG(&ai->ioctrl, w);
857 }
858}
859
860u32 ai_core_cflags(struct si_pub *sih, u32 mask, u32 val)
861{
862 struct si_info *sii;
863 struct aidmp *ai;
864 u32 w;
865
866 sii = (struct si_info *)sih;
867 ai = sii->curwrap;
868
869 if (mask || val) {
870 w = ((R_REG(&ai->ioctrl) & ~mask) | val);
871 W_REG(&ai->ioctrl, w);
872 }
873
874 return R_REG(&ai->ioctrl);
875}
876
877/* return true if PCIE capability exists in the pci config space */
878static bool ai_ispcie(struct si_info *sii)
879{
880 u8 cap_ptr;
881
882 cap_ptr =
883 pcicore_find_pci_capability(sii->pbus, PCI_CAP_ID_EXP, NULL,
884 NULL);
885 if (!cap_ptr)
886 return false;
887
888 return true;
889}
890
891static bool ai_buscore_prep(struct si_info *sii)
892{
893 /* kludge to enable the clock on the 4306 which lacks a slowclock */
894 if (!ai_ispcie(sii))
895 ai_clkctl_xtal(&sii->pub, XTAL | PLL, ON);
896 return true;
897}
898
899u32 ai_core_sflags(struct si_pub *sih, u32 mask, u32 val)
900{
901 struct si_info *sii;
902 struct aidmp *ai;
903 u32 w;
904
905 sii = (struct si_info *)sih;
906 ai = sii->curwrap;
907
908 if (mask || val) {
909 w = ((R_REG(&ai->iostatus) & ~mask) | val);
910 W_REG(&ai->iostatus, w);
911 }
912
913 return R_REG(&ai->iostatus);
914}
915
916static bool
917ai_buscore_setup(struct si_info *sii, u32 savewin, uint *origidx)
918{
919 bool pci, pcie;
920 uint i;
921 uint pciidx, pcieidx, pcirev, pcierev;
922 struct chipcregs __iomem *cc;
923
924 cc = ai_setcoreidx(&sii->pub, SI_CC_IDX);
925
926 /* get chipcommon rev */
927 sii->pub.ccrev = (int)ai_corerev(&sii->pub);
928
929 /* get chipcommon chipstatus */
930 if (sii->pub.ccrev >= 11)
Arend van Spriel2e397c32011-12-08 15:06:44 -0800931 sii->chipst = R_REG(&cc->chipstatus);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200932
933 /* get chipcommon capabilites */
934 sii->pub.cccaps = R_REG(&cc->capabilities);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200935
936 /* get pmu rev and caps */
937 if (sii->pub.cccaps & CC_CAP_PMU) {
938 sii->pub.pmucaps = R_REG(&cc->pmucapabilities);
939 sii->pub.pmurev = sii->pub.pmucaps & PCAP_REV_MASK;
940 }
941
942 /* figure out bus/orignal core idx */
943 sii->pub.buscoretype = NODEV_CORE_ID;
944 sii->pub.buscorerev = NOREV;
Arend van Spriel2e397c32011-12-08 15:06:44 -0800945 sii->buscoreidx = BADIDX;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200946
947 pci = pcie = false;
948 pcirev = pcierev = NOREV;
949 pciidx = pcieidx = BADIDX;
950
951 for (i = 0; i < sii->numcores; i++) {
952 uint cid, crev;
953
954 ai_setcoreidx(&sii->pub, i);
955 cid = ai_coreid(&sii->pub);
956 crev = ai_corerev(&sii->pub);
957
958 if (cid == PCI_CORE_ID) {
959 pciidx = i;
960 pcirev = crev;
961 pci = true;
962 } else if (cid == PCIE_CORE_ID) {
963 pcieidx = i;
964 pcierev = crev;
965 pcie = true;
966 }
967
968 /* find the core idx before entering this func. */
969 if ((savewin && (savewin == sii->coresba[i])) ||
970 (cc == sii->regs[i]))
971 *origidx = i;
972 }
973
974 if (pci && pcie) {
975 if (ai_ispcie(sii))
976 pci = false;
977 else
978 pcie = false;
979 }
980 if (pci) {
981 sii->pub.buscoretype = PCI_CORE_ID;
982 sii->pub.buscorerev = pcirev;
Arend van Spriel2e397c32011-12-08 15:06:44 -0800983 sii->buscoreidx = pciidx;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200984 } else if (pcie) {
985 sii->pub.buscoretype = PCIE_CORE_ID;
986 sii->pub.buscorerev = pcierev;
Arend van Spriel2e397c32011-12-08 15:06:44 -0800987 sii->buscoreidx = pcieidx;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200988 }
989
990 /* fixup necessary chip/core configurations */
991 if (SI_FAST(sii)) {
992 if (!sii->pch) {
993 sii->pch = pcicore_init(&sii->pub, sii->pbus,
994 (__iomem void *)PCIEREGS(sii));
995 if (sii->pch == NULL)
996 return false;
997 }
998 }
999 if (ai_pci_fixcfg(&sii->pub)) {
1000 /* si_doattach: si_pci_fixcfg failed */
1001 return false;
1002 }
1003
1004 /* return to the original core */
1005 ai_setcoreidx(&sii->pub, *origidx);
1006
1007 return true;
1008}
1009
1010/*
1011 * get boardtype and boardrev
1012 */
1013static __used void ai_nvram_process(struct si_info *sii)
1014{
1015 uint w = 0;
1016
1017 /* do a pci config read to get subsystem id and subvendor id */
1018 pci_read_config_dword(sii->pbus, PCI_SUBSYSTEM_VENDOR_ID, &w);
1019
1020 sii->pub.boardvendor = w & 0xffff;
1021 sii->pub.boardtype = (w >> 16) & 0xffff;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001022}
1023
1024static struct si_info *ai_doattach(struct si_info *sii,
1025 void __iomem *regs, struct pci_dev *pbus)
1026{
1027 struct si_pub *sih = &sii->pub;
1028 u32 w, savewin;
1029 struct chipcregs __iomem *cc;
1030 uint socitype;
1031 uint origidx;
1032
1033 memset((unsigned char *) sii, 0, sizeof(struct si_info));
1034
1035 savewin = 0;
1036
Arend van Spriel2e397c32011-12-08 15:06:44 -08001037 sii->buscoreidx = BADIDX;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001038
1039 sii->curmap = regs;
1040 sii->pbus = pbus;
1041
1042 /* find Chipcommon address */
1043 pci_read_config_dword(sii->pbus, PCI_BAR0_WIN, &savewin);
1044 if (!GOODCOREADDR(savewin, SI_ENUM_BASE))
1045 savewin = SI_ENUM_BASE;
1046
1047 pci_write_config_dword(sii->pbus, PCI_BAR0_WIN,
1048 SI_ENUM_BASE);
1049 cc = (struct chipcregs __iomem *) regs;
1050
1051 /* bus/core/clk setup for register access */
1052 if (!ai_buscore_prep(sii))
1053 return NULL;
1054
1055 /*
1056 * ChipID recognition.
1057 * We assume we can read chipid at offset 0 from the regs arg.
1058 * If we add other chiptypes (or if we need to support old sdio
1059 * hosts w/o chipcommon), some way of recognizing them needs to
1060 * be added here.
1061 */
1062 w = R_REG(&cc->chipid);
1063 socitype = (w & CID_TYPE_MASK) >> CID_TYPE_SHIFT;
1064 /* Might as wll fill in chip id rev & pkg */
1065 sih->chip = w & CID_ID_MASK;
1066 sih->chiprev = (w & CID_REV_MASK) >> CID_REV_SHIFT;
1067 sih->chippkg = (w & CID_PKG_MASK) >> CID_PKG_SHIFT;
1068
Arend van Spriel5b435de2011-10-05 13:19:03 +02001069 /* scan for cores */
1070 if (socitype == SOCI_AI) {
Joe Perches8505a7e2011-11-13 11:41:04 -08001071 SI_MSG("Found chip type AI (0x%08x)\n", w);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001072 /* pass chipc address instead of original core base */
1073 ai_scan(&sii->pub, cc);
1074 } else {
1075 /* Found chip of unknown type */
1076 return NULL;
1077 }
1078 /* no cores found, bail out */
1079 if (sii->numcores == 0)
1080 return NULL;
1081
1082 /* bus/core/clk setup */
1083 origidx = SI_CC_IDX;
1084 if (!ai_buscore_setup(sii, savewin, &origidx))
1085 goto exit;
1086
1087 /* Init nvram from sprom/otp if they exist */
1088 if (srom_var_init(&sii->pub, cc))
1089 goto exit;
1090
1091 ai_nvram_process(sii);
1092
1093 /* === NVRAM, clock is ready === */
1094 cc = (struct chipcregs __iomem *) ai_setcore(sih, CC_CORE_ID, 0);
1095 W_REG(&cc->gpiopullup, 0);
1096 W_REG(&cc->gpiopulldown, 0);
1097 ai_setcoreidx(sih, origidx);
1098
1099 /* PMU specific initializations */
1100 if (sih->cccaps & CC_CAP_PMU) {
1101 u32 xtalfreq;
1102 si_pmu_init(sih);
1103 si_pmu_chip_init(sih);
1104
1105 xtalfreq = si_pmu_measure_alpclk(sih);
1106 si_pmu_pll_init(sih, xtalfreq);
1107 si_pmu_res_init(sih);
1108 si_pmu_swreg_init(sih);
1109 }
1110
1111 /* setup the GPIO based LED powersave register */
1112 w = getintvar(sih, BRCMS_SROM_LEDDC);
1113 if (w == 0)
1114 w = DEFAULT_GPIOTIMERVAL;
1115 ai_corereg(sih, SI_CC_IDX, offsetof(struct chipcregs, gpiotimerval),
1116 ~0, w);
1117
1118 if (PCIE(sii))
1119 pcicore_attach(sii->pch, SI_DOATTACH);
1120
1121 if (sih->chip == BCM43224_CHIP_ID) {
1122 /*
1123 * enable 12 mA drive strenth for 43224 and
1124 * set chipControl register bit 15
1125 */
1126 if (sih->chiprev == 0) {
Joe Perches8505a7e2011-11-13 11:41:04 -08001127 SI_MSG("Applying 43224A0 WARs\n");
Arend van Spriel5b435de2011-10-05 13:19:03 +02001128 ai_corereg(sih, SI_CC_IDX,
1129 offsetof(struct chipcregs, chipcontrol),
1130 CCTRL43224_GPIO_TOGGLE,
1131 CCTRL43224_GPIO_TOGGLE);
1132 si_pmu_chipcontrol(sih, 0, CCTRL_43224A0_12MA_LED_DRIVE,
1133 CCTRL_43224A0_12MA_LED_DRIVE);
1134 }
1135 if (sih->chiprev >= 1) {
Joe Perches8505a7e2011-11-13 11:41:04 -08001136 SI_MSG("Applying 43224B0+ WARs\n");
Arend van Spriel5b435de2011-10-05 13:19:03 +02001137 si_pmu_chipcontrol(sih, 0, CCTRL_43224B0_12MA_LED_DRIVE,
1138 CCTRL_43224B0_12MA_LED_DRIVE);
1139 }
1140 }
1141
1142 if (sih->chip == BCM4313_CHIP_ID) {
1143 /*
1144 * enable 12 mA drive strenth for 4313 and
1145 * set chipControl register bit 1
1146 */
Joe Perches8505a7e2011-11-13 11:41:04 -08001147 SI_MSG("Applying 4313 WARs\n");
Arend van Spriel5b435de2011-10-05 13:19:03 +02001148 si_pmu_chipcontrol(sih, 0, CCTRL_4313_12MA_LED_DRIVE,
1149 CCTRL_4313_12MA_LED_DRIVE);
1150 }
1151
1152 return sii;
1153
1154 exit:
1155 if (sii->pch)
1156 pcicore_deinit(sii->pch);
1157 sii->pch = NULL;
1158
1159 return NULL;
1160}
1161
1162/*
1163 * Allocate a si handle.
1164 * devid - pci device id (used to determine chip#)
1165 * osh - opaque OS handle
1166 * regs - virtual address of initial core registers
1167 */
1168struct si_pub *
1169ai_attach(void __iomem *regs, struct pci_dev *sdh)
1170{
1171 struct si_info *sii;
1172
1173 /* alloc struct si_info */
1174 sii = kmalloc(sizeof(struct si_info), GFP_ATOMIC);
1175 if (sii == NULL)
1176 return NULL;
1177
1178 if (ai_doattach(sii, regs, sdh) == NULL) {
1179 kfree(sii);
1180 return NULL;
1181 }
1182
1183 return (struct si_pub *) sii;
1184}
1185
1186/* may be called with core in reset */
1187void ai_detach(struct si_pub *sih)
1188{
1189 struct si_info *sii;
1190
1191 struct si_pub *si_local = NULL;
1192 memcpy(&si_local, &sih, sizeof(struct si_pub **));
1193
1194 sii = (struct si_info *)sih;
1195
1196 if (sii == NULL)
1197 return;
1198
1199 if (sii->pch)
1200 pcicore_deinit(sii->pch);
1201 sii->pch = NULL;
1202
1203 srom_free_vars(sih);
1204 kfree(sii);
1205}
1206
1207/* register driver interrupt disabling and restoring callback functions */
1208void
1209ai_register_intr_callback(struct si_pub *sih, void *intrsoff_fn,
1210 void *intrsrestore_fn,
1211 void *intrsenabled_fn, void *intr_arg)
1212{
1213 struct si_info *sii;
1214
1215 sii = (struct si_info *)sih;
1216 sii->intr_arg = intr_arg;
1217 sii->intrsoff_fn = (u32 (*)(void *)) intrsoff_fn;
1218 sii->intrsrestore_fn = (void (*) (void *, u32)) intrsrestore_fn;
1219 sii->intrsenabled_fn = (bool (*)(void *)) intrsenabled_fn;
1220 /* save current core id. when this function called, the current core
1221 * must be the core which provides driver functions(il, et, wl, etc.)
1222 */
1223 sii->dev_coreid = sii->coreid[sii->curidx];
1224}
1225
1226void ai_deregister_intr_callback(struct si_pub *sih)
1227{
1228 struct si_info *sii;
1229
1230 sii = (struct si_info *)sih;
1231 sii->intrsoff_fn = NULL;
1232}
1233
1234uint ai_coreid(struct si_pub *sih)
1235{
1236 struct si_info *sii;
1237
1238 sii = (struct si_info *)sih;
1239 return sii->coreid[sii->curidx];
1240}
1241
1242uint ai_coreidx(struct si_pub *sih)
1243{
1244 struct si_info *sii;
1245
1246 sii = (struct si_info *)sih;
1247 return sii->curidx;
1248}
1249
1250bool ai_backplane64(struct si_pub *sih)
1251{
1252 return (sih->cccaps & CC_CAP_BKPLN64) != 0;
1253}
1254
1255/* return index of coreid or BADIDX if not found */
1256uint ai_findcoreidx(struct si_pub *sih, uint coreid, uint coreunit)
1257{
1258 struct si_info *sii;
1259 uint found;
1260 uint i;
1261
1262 sii = (struct si_info *)sih;
1263
1264 found = 0;
1265
1266 for (i = 0; i < sii->numcores; i++)
1267 if (sii->coreid[i] == coreid) {
1268 if (found == coreunit)
1269 return i;
1270 found++;
1271 }
1272
1273 return BADIDX;
1274}
1275
1276/*
1277 * This function changes logical "focus" to the indicated core;
1278 * must be called with interrupts off.
1279 * Moreover, callers should keep interrupts off during switching
1280 * out of and back to d11 core.
1281 */
1282void __iomem *ai_setcore(struct si_pub *sih, uint coreid, uint coreunit)
1283{
1284 uint idx;
1285
1286 idx = ai_findcoreidx(sih, coreid, coreunit);
1287 if (idx >= SI_MAXCORES)
1288 return NULL;
1289
1290 return ai_setcoreidx(sih, idx);
1291}
1292
1293/* Turn off interrupt as required by ai_setcore, before switch core */
1294void __iomem *ai_switch_core(struct si_pub *sih, uint coreid, uint *origidx,
1295 uint *intr_val)
1296{
1297 void __iomem *cc;
1298 struct si_info *sii;
1299
1300 sii = (struct si_info *)sih;
1301
1302 if (SI_FAST(sii)) {
1303 /* Overloading the origidx variable to remember the coreid,
1304 * this works because the core ids cannot be confused with
1305 * core indices.
1306 */
1307 *origidx = coreid;
1308 if (coreid == CC_CORE_ID)
1309 return CCREGS_FAST(sii);
1310 else if (coreid == sih->buscoretype)
1311 return PCIEREGS(sii);
1312 }
1313 INTR_OFF(sii, *intr_val);
1314 *origidx = sii->curidx;
1315 cc = ai_setcore(sih, coreid, 0);
1316 return cc;
1317}
1318
1319/* restore coreidx and restore interrupt */
1320void ai_restore_core(struct si_pub *sih, uint coreid, uint intr_val)
1321{
1322 struct si_info *sii;
1323
1324 sii = (struct si_info *)sih;
1325 if (SI_FAST(sii)
1326 && ((coreid == CC_CORE_ID) || (coreid == sih->buscoretype)))
1327 return;
1328
1329 ai_setcoreidx(sih, coreid);
1330 INTR_RESTORE(sii, intr_val);
1331}
1332
1333void ai_write_wrapperreg(struct si_pub *sih, u32 offset, u32 val)
1334{
1335 struct si_info *sii = (struct si_info *)sih;
1336 u32 *w = (u32 *) sii->curwrap;
1337 W_REG(w + (offset / 4), val);
1338 return;
1339}
1340
1341/*
1342 * Switch to 'coreidx', issue a single arbitrary 32bit register mask&set
1343 * operation, switch back to the original core, and return the new value.
1344 *
1345 * When using the silicon backplane, no fiddling with interrupts or core
1346 * switches is needed.
1347 *
1348 * Also, when using pci/pcie, we can optimize away the core switching for pci
1349 * registers and (on newer pci cores) chipcommon registers.
1350 */
1351uint ai_corereg(struct si_pub *sih, uint coreidx, uint regoff, uint mask,
1352 uint val)
1353{
1354 uint origidx = 0;
1355 u32 __iomem *r = NULL;
1356 uint w;
1357 uint intr_val = 0;
1358 bool fast = false;
1359 struct si_info *sii;
1360
1361 sii = (struct si_info *)sih;
1362
1363 if (coreidx >= SI_MAXCORES)
1364 return 0;
1365
1366 /*
1367 * If pci/pcie, we can get at pci/pcie regs
1368 * and on newer cores to chipc
1369 */
1370 if ((sii->coreid[coreidx] == CC_CORE_ID) && SI_FAST(sii)) {
1371 /* Chipc registers are mapped at 12KB */
1372 fast = true;
1373 r = (u32 __iomem *)((__iomem char *)sii->curmap +
1374 PCI_16KB0_CCREGS_OFFSET + regoff);
Arend van Spriel2e397c32011-12-08 15:06:44 -08001375 } else if (sii->buscoreidx == coreidx) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001376 /*
1377 * pci registers are at either in the last 2KB of
1378 * an 8KB window or, in pcie and pci rev 13 at 8KB
1379 */
1380 fast = true;
1381 if (SI_FAST(sii))
1382 r = (u32 __iomem *)((__iomem char *)sii->curmap +
1383 PCI_16KB0_PCIREGS_OFFSET + regoff);
1384 else
1385 r = (u32 __iomem *)((__iomem char *)sii->curmap +
1386 ((regoff >= SBCONFIGOFF) ?
1387 PCI_BAR0_PCISBR_OFFSET :
1388 PCI_BAR0_PCIREGS_OFFSET) + regoff);
1389 }
1390
1391 if (!fast) {
1392 INTR_OFF(sii, intr_val);
1393
1394 /* save current core index */
1395 origidx = ai_coreidx(&sii->pub);
1396
1397 /* switch core */
1398 r = (u32 __iomem *) ((unsigned char __iomem *)
1399 ai_setcoreidx(&sii->pub, coreidx) + regoff);
1400 }
1401
1402 /* mask and set */
1403 if (mask || val) {
1404 w = (R_REG(r) & ~mask) | val;
1405 W_REG(r, w);
1406 }
1407
1408 /* readback */
1409 w = R_REG(r);
1410
1411 if (!fast) {
1412 /* restore core index */
1413 if (origidx != coreidx)
1414 ai_setcoreidx(&sii->pub, origidx);
1415
1416 INTR_RESTORE(sii, intr_val);
1417 }
1418
1419 return w;
1420}
1421
1422void ai_core_disable(struct si_pub *sih, u32 bits)
1423{
1424 struct si_info *sii;
1425 u32 dummy;
1426 struct aidmp *ai;
1427
1428 sii = (struct si_info *)sih;
1429
1430 ai = sii->curwrap;
1431
1432 /* if core is already in reset, just return */
1433 if (R_REG(&ai->resetctrl) & AIRC_RESET)
1434 return;
1435
1436 W_REG(&ai->ioctrl, bits);
1437 dummy = R_REG(&ai->ioctrl);
1438 udelay(10);
1439
1440 W_REG(&ai->resetctrl, AIRC_RESET);
1441 udelay(1);
1442}
1443
1444/* reset and re-enable a core
1445 * inputs:
1446 * bits - core specific bits that are set during and after reset sequence
1447 * resetbits - core specific bits that are set only during reset sequence
1448 */
1449void ai_core_reset(struct si_pub *sih, u32 bits, u32 resetbits)
1450{
1451 struct si_info *sii;
1452 struct aidmp *ai;
1453 u32 dummy;
1454
1455 sii = (struct si_info *)sih;
1456 ai = sii->curwrap;
1457
1458 /*
1459 * Must do the disable sequence first to work
1460 * for arbitrary current core state.
1461 */
1462 ai_core_disable(sih, (bits | resetbits));
1463
1464 /*
1465 * Now do the initialization sequence.
1466 */
1467 W_REG(&ai->ioctrl, (bits | SICF_FGC | SICF_CLOCK_EN));
1468 dummy = R_REG(&ai->ioctrl);
1469 W_REG(&ai->resetctrl, 0);
1470 udelay(1);
1471
1472 W_REG(&ai->ioctrl, (bits | SICF_CLOCK_EN));
1473 dummy = R_REG(&ai->ioctrl);
1474 udelay(1);
1475}
1476
1477/* return the slow clock source - LPO, XTAL, or PCI */
1478static uint ai_slowclk_src(struct si_info *sii)
1479{
1480 struct chipcregs __iomem *cc;
1481 u32 val;
1482
1483 if (sii->pub.ccrev < 6) {
1484 pci_read_config_dword(sii->pbus, PCI_GPIO_OUT,
1485 &val);
1486 if (val & PCI_CFG_GPIO_SCS)
1487 return SCC_SS_PCI;
1488 return SCC_SS_XTAL;
1489 } else if (sii->pub.ccrev < 10) {
1490 cc = (struct chipcregs __iomem *)
1491 ai_setcoreidx(&sii->pub, sii->curidx);
1492 return R_REG(&cc->slow_clk_ctl) & SCC_SS_MASK;
1493 } else /* Insta-clock */
1494 return SCC_SS_XTAL;
1495}
1496
1497/*
1498* return the ILP (slowclock) min or max frequency
1499* precondition: we've established the chip has dynamic clk control
1500*/
1501static uint ai_slowclk_freq(struct si_info *sii, bool max_freq,
1502 struct chipcregs __iomem *cc)
1503{
1504 u32 slowclk;
1505 uint div;
1506
1507 slowclk = ai_slowclk_src(sii);
1508 if (sii->pub.ccrev < 6) {
1509 if (slowclk == SCC_SS_PCI)
1510 return max_freq ? (PCIMAXFREQ / 64)
1511 : (PCIMINFREQ / 64);
1512 else
1513 return max_freq ? (XTALMAXFREQ / 32)
1514 : (XTALMINFREQ / 32);
1515 } else if (sii->pub.ccrev < 10) {
1516 div = 4 *
1517 (((R_REG(&cc->slow_clk_ctl) & SCC_CD_MASK) >>
1518 SCC_CD_SHIFT) + 1);
1519 if (slowclk == SCC_SS_LPO)
1520 return max_freq ? LPOMAXFREQ : LPOMINFREQ;
1521 else if (slowclk == SCC_SS_XTAL)
1522 return max_freq ? (XTALMAXFREQ / div)
1523 : (XTALMINFREQ / div);
1524 else if (slowclk == SCC_SS_PCI)
1525 return max_freq ? (PCIMAXFREQ / div)
1526 : (PCIMINFREQ / div);
1527 } else {
1528 /* Chipc rev 10 is InstaClock */
1529 div = R_REG(&cc->system_clk_ctl) >> SYCC_CD_SHIFT;
1530 div = 4 * (div + 1);
1531 return max_freq ? XTALMAXFREQ : (XTALMINFREQ / div);
1532 }
1533 return 0;
1534}
1535
1536static void
1537ai_clkctl_setdelay(struct si_info *sii, struct chipcregs __iomem *cc)
1538{
1539 uint slowmaxfreq, pll_delay, slowclk;
1540 uint pll_on_delay, fref_sel_delay;
1541
1542 pll_delay = PLL_DELAY;
1543
1544 /*
1545 * If the slow clock is not sourced by the xtal then
1546 * add the xtal_on_delay since the xtal will also be
1547 * powered down by dynamic clk control logic.
1548 */
1549
1550 slowclk = ai_slowclk_src(sii);
1551 if (slowclk != SCC_SS_XTAL)
1552 pll_delay += XTAL_ON_DELAY;
1553
1554 /* Starting with 4318 it is ILP that is used for the delays */
1555 slowmaxfreq =
1556 ai_slowclk_freq(sii, (sii->pub.ccrev >= 10) ? false : true, cc);
1557
1558 pll_on_delay = ((slowmaxfreq * pll_delay) + 999999) / 1000000;
1559 fref_sel_delay = ((slowmaxfreq * FREF_DELAY) + 999999) / 1000000;
1560
1561 W_REG(&cc->pll_on_delay, pll_on_delay);
1562 W_REG(&cc->fref_sel_delay, fref_sel_delay);
1563}
1564
1565/* initialize power control delay registers */
1566void ai_clkctl_init(struct si_pub *sih)
1567{
1568 struct si_info *sii;
1569 uint origidx = 0;
1570 struct chipcregs __iomem *cc;
1571 bool fast;
1572
1573 if (!(sih->cccaps & CC_CAP_PWR_CTL))
1574 return;
1575
1576 sii = (struct si_info *)sih;
1577 fast = SI_FAST(sii);
1578 if (!fast) {
1579 origidx = sii->curidx;
1580 cc = (struct chipcregs __iomem *)
1581 ai_setcore(sih, CC_CORE_ID, 0);
1582 if (cc == NULL)
1583 return;
1584 } else {
1585 cc = (struct chipcregs __iomem *) CCREGS_FAST(sii);
1586 if (cc == NULL)
1587 return;
1588 }
1589
1590 /* set all Instaclk chip ILP to 1 MHz */
1591 if (sih->ccrev >= 10)
1592 SET_REG(&cc->system_clk_ctl, SYCC_CD_MASK,
1593 (ILP_DIV_1MHZ << SYCC_CD_SHIFT));
1594
1595 ai_clkctl_setdelay(sii, cc);
1596
1597 if (!fast)
1598 ai_setcoreidx(sih, origidx);
1599}
1600
1601/*
1602 * return the value suitable for writing to the
1603 * dot11 core FAST_PWRUP_DELAY register
1604 */
1605u16 ai_clkctl_fast_pwrup_delay(struct si_pub *sih)
1606{
1607 struct si_info *sii;
1608 uint origidx = 0;
1609 struct chipcregs __iomem *cc;
1610 uint slowminfreq;
1611 u16 fpdelay;
1612 uint intr_val = 0;
1613 bool fast;
1614
1615 sii = (struct si_info *)sih;
1616 if (sih->cccaps & CC_CAP_PMU) {
1617 INTR_OFF(sii, intr_val);
1618 fpdelay = si_pmu_fast_pwrup_delay(sih);
1619 INTR_RESTORE(sii, intr_val);
1620 return fpdelay;
1621 }
1622
1623 if (!(sih->cccaps & CC_CAP_PWR_CTL))
1624 return 0;
1625
1626 fast = SI_FAST(sii);
1627 fpdelay = 0;
1628 if (!fast) {
1629 origidx = sii->curidx;
1630 INTR_OFF(sii, intr_val);
1631 cc = (struct chipcregs __iomem *)
1632 ai_setcore(sih, CC_CORE_ID, 0);
1633 if (cc == NULL)
1634 goto done;
1635 } else {
1636 cc = (struct chipcregs __iomem *) CCREGS_FAST(sii);
1637 if (cc == NULL)
1638 goto done;
1639 }
1640
1641 slowminfreq = ai_slowclk_freq(sii, false, cc);
1642 fpdelay = (((R_REG(&cc->pll_on_delay) + 2) * 1000000) +
1643 (slowminfreq - 1)) / slowminfreq;
1644
1645 done:
1646 if (!fast) {
1647 ai_setcoreidx(sih, origidx);
1648 INTR_RESTORE(sii, intr_val);
1649 }
1650 return fpdelay;
1651}
1652
1653/* turn primary xtal and/or pll off/on */
1654int ai_clkctl_xtal(struct si_pub *sih, uint what, bool on)
1655{
1656 struct si_info *sii;
1657 u32 in, out, outen;
1658
1659 sii = (struct si_info *)sih;
1660
1661 /* pcie core doesn't have any mapping to control the xtal pu */
1662 if (PCIE(sii))
1663 return -1;
1664
1665 pci_read_config_dword(sii->pbus, PCI_GPIO_IN, &in);
1666 pci_read_config_dword(sii->pbus, PCI_GPIO_OUT, &out);
1667 pci_read_config_dword(sii->pbus, PCI_GPIO_OUTEN, &outen);
1668
1669 /*
1670 * Avoid glitching the clock if GPRS is already using it.
1671 * We can't actually read the state of the PLLPD so we infer it
1672 * by the value of XTAL_PU which *is* readable via gpioin.
1673 */
1674 if (on && (in & PCI_CFG_GPIO_XTAL))
1675 return 0;
1676
1677 if (what & XTAL)
1678 outen |= PCI_CFG_GPIO_XTAL;
1679 if (what & PLL)
1680 outen |= PCI_CFG_GPIO_PLL;
1681
1682 if (on) {
1683 /* turn primary xtal on */
1684 if (what & XTAL) {
1685 out |= PCI_CFG_GPIO_XTAL;
1686 if (what & PLL)
1687 out |= PCI_CFG_GPIO_PLL;
1688 pci_write_config_dword(sii->pbus,
1689 PCI_GPIO_OUT, out);
1690 pci_write_config_dword(sii->pbus,
1691 PCI_GPIO_OUTEN, outen);
1692 udelay(XTAL_ON_DELAY);
1693 }
1694
1695 /* turn pll on */
1696 if (what & PLL) {
1697 out &= ~PCI_CFG_GPIO_PLL;
1698 pci_write_config_dword(sii->pbus,
1699 PCI_GPIO_OUT, out);
1700 mdelay(2);
1701 }
1702 } else {
1703 if (what & XTAL)
1704 out &= ~PCI_CFG_GPIO_XTAL;
1705 if (what & PLL)
1706 out |= PCI_CFG_GPIO_PLL;
1707 pci_write_config_dword(sii->pbus,
1708 PCI_GPIO_OUT, out);
1709 pci_write_config_dword(sii->pbus,
1710 PCI_GPIO_OUTEN, outen);
1711 }
1712
1713 return 0;
1714}
1715
1716/* clk control mechanism through chipcommon, no policy checking */
1717static bool _ai_clkctl_cc(struct si_info *sii, uint mode)
1718{
1719 uint origidx = 0;
1720 struct chipcregs __iomem *cc;
1721 u32 scc;
1722 uint intr_val = 0;
1723 bool fast = SI_FAST(sii);
1724
1725 /* chipcommon cores prior to rev6 don't support dynamic clock control */
1726 if (sii->pub.ccrev < 6)
1727 return false;
1728
1729 if (!fast) {
1730 INTR_OFF(sii, intr_val);
1731 origidx = sii->curidx;
1732 cc = (struct chipcregs __iomem *)
1733 ai_setcore(&sii->pub, CC_CORE_ID, 0);
1734 } else {
1735 cc = (struct chipcregs __iomem *) CCREGS_FAST(sii);
1736 if (cc == NULL)
1737 goto done;
1738 }
1739
1740 if (!(sii->pub.cccaps & CC_CAP_PWR_CTL) && (sii->pub.ccrev < 20))
1741 goto done;
1742
1743 switch (mode) {
1744 case CLK_FAST: /* FORCEHT, fast (pll) clock */
1745 if (sii->pub.ccrev < 10) {
1746 /*
1747 * don't forget to force xtal back
1748 * on before we clear SCC_DYN_XTAL..
1749 */
1750 ai_clkctl_xtal(&sii->pub, XTAL, ON);
1751 SET_REG(&cc->slow_clk_ctl,
1752 (SCC_XC | SCC_FS | SCC_IP), SCC_IP);
1753 } else if (sii->pub.ccrev < 20) {
1754 OR_REG(&cc->system_clk_ctl, SYCC_HR);
1755 } else {
1756 OR_REG(&cc->clk_ctl_st, CCS_FORCEHT);
1757 }
1758
1759 /* wait for the PLL */
1760 if (sii->pub.cccaps & CC_CAP_PMU) {
1761 u32 htavail = CCS_HTAVAIL;
1762 SPINWAIT(((R_REG(&cc->clk_ctl_st) & htavail)
1763 == 0), PMU_MAX_TRANSITION_DLY);
1764 } else {
1765 udelay(PLL_DELAY);
1766 }
1767 break;
1768
1769 case CLK_DYNAMIC: /* enable dynamic clock control */
1770 if (sii->pub.ccrev < 10) {
1771 scc = R_REG(&cc->slow_clk_ctl);
1772 scc &= ~(SCC_FS | SCC_IP | SCC_XC);
1773 if ((scc & SCC_SS_MASK) != SCC_SS_XTAL)
1774 scc |= SCC_XC;
1775 W_REG(&cc->slow_clk_ctl, scc);
1776
1777 /*
1778 * for dynamic control, we have to
1779 * release our xtal_pu "force on"
1780 */
1781 if (scc & SCC_XC)
1782 ai_clkctl_xtal(&sii->pub, XTAL, OFF);
1783 } else if (sii->pub.ccrev < 20) {
1784 /* Instaclock */
1785 AND_REG(&cc->system_clk_ctl, ~SYCC_HR);
1786 } else {
1787 AND_REG(&cc->clk_ctl_st, ~CCS_FORCEHT);
1788 }
1789 break;
1790
1791 default:
1792 break;
1793 }
1794
1795 done:
1796 if (!fast) {
1797 ai_setcoreidx(&sii->pub, origidx);
1798 INTR_RESTORE(sii, intr_val);
1799 }
1800 return mode == CLK_FAST;
1801}
1802
1803/*
1804 * clock control policy function throught chipcommon
1805 *
1806 * set dynamic clk control mode (forceslow, forcefast, dynamic)
1807 * returns true if we are forcing fast clock
1808 * this is a wrapper over the next internal function
1809 * to allow flexible policy settings for outside caller
1810 */
1811bool ai_clkctl_cc(struct si_pub *sih, uint mode)
1812{
1813 struct si_info *sii;
1814
1815 sii = (struct si_info *)sih;
1816
1817 /* chipcommon cores prior to rev6 don't support dynamic clock control */
1818 if (sih->ccrev < 6)
1819 return false;
1820
1821 if (PCI_FORCEHT(sii))
1822 return mode == CLK_FAST;
1823
1824 return _ai_clkctl_cc(sii, mode);
1825}
1826
1827/* Build device path */
1828int ai_devpath(struct si_pub *sih, char *path, int size)
1829{
1830 int slen;
1831
1832 if (!path || size <= 0)
1833 return -1;
1834
1835 slen = snprintf(path, (size_t) size, "pci/%u/%u/",
1836 ((struct si_info *)sih)->pbus->bus->number,
1837 PCI_SLOT(((struct pci_dev *)
1838 (((struct si_info *)(sih))->pbus))->devfn));
1839
1840 if (slen < 0 || slen >= size) {
1841 path[0] = '\0';
1842 return -1;
1843 }
1844
1845 return 0;
1846}
1847
1848void ai_pci_up(struct si_pub *sih)
1849{
1850 struct si_info *sii;
1851
1852 sii = (struct si_info *)sih;
1853
1854 if (PCI_FORCEHT(sii))
1855 _ai_clkctl_cc(sii, CLK_FAST);
1856
1857 if (PCIE(sii))
1858 pcicore_up(sii->pch, SI_PCIUP);
1859
1860}
1861
1862/* Unconfigure and/or apply various WARs when system is going to sleep mode */
1863void ai_pci_sleep(struct si_pub *sih)
1864{
1865 struct si_info *sii;
1866
1867 sii = (struct si_info *)sih;
1868
1869 pcicore_sleep(sii->pch);
1870}
1871
1872/* Unconfigure and/or apply various WARs when going down */
1873void ai_pci_down(struct si_pub *sih)
1874{
1875 struct si_info *sii;
1876
1877 sii = (struct si_info *)sih;
1878
1879 /* release FORCEHT since chip is going to "down" state */
1880 if (PCI_FORCEHT(sii))
1881 _ai_clkctl_cc(sii, CLK_DYNAMIC);
1882
1883 pcicore_down(sii->pch, SI_PCIDOWN);
1884}
1885
1886/*
1887 * Configure the pci core for pci client (NIC) action
1888 * coremask is the bitvec of cores by index to be enabled.
1889 */
1890void ai_pci_setup(struct si_pub *sih, uint coremask)
1891{
1892 struct si_info *sii;
1893 struct sbpciregs __iomem *regs = NULL;
1894 u32 siflag = 0, w;
1895 uint idx = 0;
1896
1897 sii = (struct si_info *)sih;
1898
1899 if (PCI(sii)) {
1900 /* get current core index */
1901 idx = sii->curidx;
1902
1903 /* we interrupt on this backplane flag number */
1904 siflag = ai_flag(sih);
1905
1906 /* switch over to pci core */
Arend van Spriel2e397c32011-12-08 15:06:44 -08001907 regs = ai_setcoreidx(sih, sii->buscoreidx);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001908 }
1909
1910 /*
1911 * Enable sb->pci interrupts. Assume
1912 * PCI rev 2.3 support was added in pci core rev 6 and things changed..
1913 */
1914 if (PCIE(sii) || (PCI(sii) && ((sii->pub.buscorerev) >= 6))) {
1915 /* pci config write to set this core bit in PCIIntMask */
1916 pci_read_config_dword(sii->pbus, PCI_INT_MASK, &w);
1917 w |= (coremask << PCI_SBIM_SHIFT);
1918 pci_write_config_dword(sii->pbus, PCI_INT_MASK, w);
1919 } else {
1920 /* set sbintvec bit for our flag number */
1921 ai_setint(sih, siflag);
1922 }
1923
1924 if (PCI(sii)) {
1925 pcicore_pci_setup(sii->pch, regs);
1926
1927 /* switch back to previous core */
1928 ai_setcoreidx(sih, idx);
1929 }
1930}
1931
1932/*
1933 * Fixup SROMless PCI device's configuration.
1934 * The current core may be changed upon return.
1935 */
1936int ai_pci_fixcfg(struct si_pub *sih)
1937{
1938 uint origidx;
1939 void __iomem *regs = NULL;
1940 struct si_info *sii = (struct si_info *)sih;
1941
1942 /* Fixup PI in SROM shadow area to enable the correct PCI core access */
1943 /* save the current index */
1944 origidx = ai_coreidx(&sii->pub);
1945
1946 /* check 'pi' is correct and fix it if not */
1947 regs = ai_setcore(&sii->pub, sii->pub.buscoretype, 0);
1948 if (sii->pub.buscoretype == PCIE_CORE_ID)
1949 pcicore_fixcfg_pcie(sii->pch,
1950 (struct sbpcieregs __iomem *)regs);
1951 else if (sii->pub.buscoretype == PCI_CORE_ID)
1952 pcicore_fixcfg_pci(sii->pch, (struct sbpciregs __iomem *)regs);
1953
1954 /* restore the original index */
1955 ai_setcoreidx(&sii->pub, origidx);
1956
1957 pcicore_hwup(sii->pch);
1958 return 0;
1959}
1960
1961/* mask&set gpiocontrol bits */
1962u32 ai_gpiocontrol(struct si_pub *sih, u32 mask, u32 val, u8 priority)
1963{
1964 uint regoff;
1965
1966 regoff = offsetof(struct chipcregs, gpiocontrol);
1967 return ai_corereg(sih, SI_CC_IDX, regoff, mask, val);
1968}
1969
1970void ai_chipcontrl_epa4331(struct si_pub *sih, bool on)
1971{
1972 struct si_info *sii;
1973 struct chipcregs __iomem *cc;
1974 uint origidx;
1975 u32 val;
1976
1977 sii = (struct si_info *)sih;
1978 origidx = ai_coreidx(sih);
1979
1980 cc = (struct chipcregs __iomem *) ai_setcore(sih, CC_CORE_ID, 0);
1981
1982 val = R_REG(&cc->chipcontrol);
1983
1984 if (on) {
1985 if (sih->chippkg == 9 || sih->chippkg == 0xb)
1986 /* Ext PA Controls for 4331 12x9 Package */
1987 W_REG(&cc->chipcontrol, val |
1988 CCTRL4331_EXTPA_EN |
1989 CCTRL4331_EXTPA_ON_GPIO2_5);
1990 else
1991 /* Ext PA Controls for 4331 12x12 Package */
1992 W_REG(&cc->chipcontrol,
1993 val | CCTRL4331_EXTPA_EN);
1994 } else {
1995 val &= ~(CCTRL4331_EXTPA_EN | CCTRL4331_EXTPA_ON_GPIO2_5);
1996 W_REG(&cc->chipcontrol, val);
1997 }
1998
1999 ai_setcoreidx(sih, origidx);
2000}
2001
2002/* Enable BT-COEX & Ex-PA for 4313 */
2003void ai_epa_4313war(struct si_pub *sih)
2004{
2005 struct si_info *sii;
2006 struct chipcregs __iomem *cc;
2007 uint origidx;
2008
2009 sii = (struct si_info *)sih;
2010 origidx = ai_coreidx(sih);
2011
2012 cc = ai_setcore(sih, CC_CORE_ID, 0);
2013
2014 /* EPA Fix */
2015 W_REG(&cc->gpiocontrol,
2016 R_REG(&cc->gpiocontrol) | GPIO_CTRL_EPA_EN_MASK);
2017
2018 ai_setcoreidx(sih, origidx);
2019}
2020
2021/* check if the device is removed */
2022bool ai_deviceremoved(struct si_pub *sih)
2023{
2024 u32 w;
2025 struct si_info *sii;
2026
2027 sii = (struct si_info *)sih;
2028
2029 pci_read_config_dword(sii->pbus, PCI_VENDOR_ID, &w);
2030 if ((w & 0xFFFF) != PCI_VENDOR_ID_BROADCOM)
2031 return true;
2032
2033 return false;
2034}
2035
2036bool ai_is_sprom_available(struct si_pub *sih)
2037{
Arend van Spriel2e397c32011-12-08 15:06:44 -08002038 struct si_info *sii = (struct si_info *)sih;
2039
Arend van Spriel5b435de2011-10-05 13:19:03 +02002040 if (sih->ccrev >= 31) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02002041 uint origidx;
2042 struct chipcregs __iomem *cc;
2043 u32 sromctrl;
2044
2045 if ((sih->cccaps & CC_CAP_SROM) == 0)
2046 return false;
2047
Arend van Spriel5b435de2011-10-05 13:19:03 +02002048 origidx = sii->curidx;
2049 cc = ai_setcoreidx(sih, SI_CC_IDX);
2050 sromctrl = R_REG(&cc->sromcontrol);
2051 ai_setcoreidx(sih, origidx);
2052 return sromctrl & SRC_PRESENT;
2053 }
2054
2055 switch (sih->chip) {
2056 case BCM4313_CHIP_ID:
Arend van Spriel2e397c32011-12-08 15:06:44 -08002057 return (sii->chipst & CST4313_SPROM_PRESENT) != 0;
Arend van Spriel5b435de2011-10-05 13:19:03 +02002058 default:
2059 return true;
2060 }
2061}
2062
2063bool ai_is_otp_disabled(struct si_pub *sih)
2064{
Arend van Spriel2e397c32011-12-08 15:06:44 -08002065 struct si_info *sii = (struct si_info *)sih;
2066
Arend van Spriel5b435de2011-10-05 13:19:03 +02002067 switch (sih->chip) {
2068 case BCM4313_CHIP_ID:
Arend van Spriel2e397c32011-12-08 15:06:44 -08002069 return (sii->chipst & CST4313_OTP_PRESENT) == 0;
Arend van Spriel5b435de2011-10-05 13:19:03 +02002070 /* These chips always have their OTP on */
2071 case BCM43224_CHIP_ID:
2072 case BCM43225_CHIP_ID:
2073 default:
2074 return false;
2075 }
2076}