blob: df55a2f351b3104c8a3de43aca454fdb0e0c6b53 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070014#include <linux/pm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/module.h>
16#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080017#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053018#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080019#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020020#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080021#include <linux/interrupt.h>
Yuji Shimada32a9a682009-03-16 17:13:39 +090022#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010023#include <linux/pm_runtime.h>
Yuji Shimada32a9a682009-03-16 17:13:39 +090024#include <asm/setup.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090025#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Alan Stern00240c32009-04-27 13:33:16 -040027const char *pci_power_names[] = {
28 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
29};
30EXPORT_SYMBOL_GPL(pci_power_names);
31
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010032int isa_dma_bridge_buggy;
33EXPORT_SYMBOL(isa_dma_bridge_buggy);
34
35int pci_pci_problems;
36EXPORT_SYMBOL(pci_pci_problems);
37
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010038unsigned int pci_pm_d3_delay;
39
40static void pci_dev_d3_sleep(struct pci_dev *dev)
41{
42 unsigned int delay = dev->d3_delay;
43
44 if (delay < pci_pm_d3_delay)
45 delay = pci_pm_d3_delay;
46
47 msleep(delay);
48}
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Jeff Garzik32a2eea2007-10-11 16:57:27 -040050#ifdef CONFIG_PCI_DOMAINS
51int pci_domains_supported = 1;
52#endif
53
Atsushi Nemoto4516a612007-02-05 16:36:06 -080054#define DEFAULT_CARDBUS_IO_SIZE (256)
55#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
56/* pci=cbmemsize=nnM,cbiosize=nn can override this */
57unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
58unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
59
Eric W. Biederman28760482009-09-09 14:09:24 -070060#define DEFAULT_HOTPLUG_IO_SIZE (256)
61#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
62/* pci=hpmemsize=nnM,hpiosize=nn can override this */
63unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
64unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
65
Jesse Barnesac1aa472009-10-26 13:20:44 -070066/*
67 * The default CLS is used if arch didn't set CLS explicitly and not
68 * all pci devices agree on the same value. Arch can override either
69 * the dfl or actual value as it sees fit. Don't forget this is
70 * measured in 32-bit words, not bytes.
71 */
Tejun Heo98e724c2009-10-08 18:59:53 +090072u8 pci_dfl_cache_line_size __devinitdata = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -070073u8 pci_cache_line_size;
74
Linus Torvalds1da177e2005-04-16 15:20:36 -070075/**
76 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
77 * @bus: pointer to PCI bus structure to search
78 *
79 * Given a PCI bus, returns the highest PCI bus number present in the set
80 * including the given PCI bus and its list of child PCI buses.
81 */
Sam Ravnborg96bde062007-03-26 21:53:30 -080082unsigned char pci_bus_max_busnr(struct pci_bus* bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -070083{
84 struct list_head *tmp;
85 unsigned char max, n;
86
Kristen Accardib82db5c2006-01-17 16:56:56 -080087 max = bus->subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 list_for_each(tmp, &bus->children) {
89 n = pci_bus_max_busnr(pci_bus_b(tmp));
90 if(n > max)
91 max = n;
92 }
93 return max;
94}
Kristen Accardib82db5c2006-01-17 16:56:56 -080095EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Andrew Morton1684f5d2008-12-01 14:30:30 -080097#ifdef CONFIG_HAS_IOMEM
98void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
99{
100 /*
101 * Make sure the BAR is actually a memory resource, not an IO resource
102 */
103 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
104 WARN_ON(1);
105 return NULL;
106 }
107 return ioremap_nocache(pci_resource_start(pdev, bar),
108 pci_resource_len(pdev, bar));
109}
110EXPORT_SYMBOL_GPL(pci_ioremap_bar);
111#endif
112
Kristen Accardib82db5c2006-01-17 16:56:56 -0800113#if 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114/**
115 * pci_max_busnr - returns maximum PCI bus number
116 *
117 * Returns the highest PCI bus number present in the system global list of
118 * PCI buses.
119 */
120unsigned char __devinit
121pci_max_busnr(void)
122{
123 struct pci_bus *bus = NULL;
124 unsigned char max, n;
125
126 max = 0;
127 while ((bus = pci_find_next_bus(bus)) != NULL) {
128 n = pci_bus_max_busnr(bus);
129 if(n > max)
130 max = n;
131 }
132 return max;
133}
134
Adrian Bunk54c762f2005-12-22 01:08:52 +0100135#endif /* 0 */
136
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100137#define PCI_FIND_CAP_TTL 48
138
139static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
140 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700141{
142 u8 id;
Roland Dreier24a4e372005-10-28 17:35:34 -0700143
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100144 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700145 pci_bus_read_config_byte(bus, devfn, pos, &pos);
146 if (pos < 0x40)
147 break;
148 pos &= ~3;
149 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
150 &id);
151 if (id == 0xff)
152 break;
153 if (id == cap)
154 return pos;
155 pos += PCI_CAP_LIST_NEXT;
156 }
157 return 0;
158}
159
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100160static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
161 u8 pos, int cap)
162{
163 int ttl = PCI_FIND_CAP_TTL;
164
165 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
166}
167
Roland Dreier24a4e372005-10-28 17:35:34 -0700168int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
169{
170 return __pci_find_next_cap(dev->bus, dev->devfn,
171 pos + PCI_CAP_LIST_NEXT, cap);
172}
173EXPORT_SYMBOL_GPL(pci_find_next_capability);
174
Michael Ellermand3bac112006-11-22 18:26:16 +1100175static int __pci_bus_find_cap_start(struct pci_bus *bus,
176 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177{
178 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179
180 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
181 if (!(status & PCI_STATUS_CAP_LIST))
182 return 0;
183
184 switch (hdr_type) {
185 case PCI_HEADER_TYPE_NORMAL:
186 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100187 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100189 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 default:
191 return 0;
192 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100193
194 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195}
196
197/**
198 * pci_find_capability - query for devices' capabilities
199 * @dev: PCI device to query
200 * @cap: capability code
201 *
202 * Tell if a device supports a given PCI capability.
203 * Returns the address of the requested capability structure within the
204 * device's PCI configuration space or 0 in case the device does not
205 * support it. Possible values for @cap:
206 *
207 * %PCI_CAP_ID_PM Power Management
208 * %PCI_CAP_ID_AGP Accelerated Graphics Port
209 * %PCI_CAP_ID_VPD Vital Product Data
210 * %PCI_CAP_ID_SLOTID Slot Identification
211 * %PCI_CAP_ID_MSI Message Signalled Interrupts
212 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
213 * %PCI_CAP_ID_PCIX PCI-X
214 * %PCI_CAP_ID_EXP PCI Express
215 */
216int pci_find_capability(struct pci_dev *dev, int cap)
217{
Michael Ellermand3bac112006-11-22 18:26:16 +1100218 int pos;
219
220 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
221 if (pos)
222 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
223
224 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225}
226
227/**
228 * pci_bus_find_capability - query for devices' capabilities
229 * @bus: the PCI bus to query
230 * @devfn: PCI device to query
231 * @cap: capability code
232 *
233 * Like pci_find_capability() but works for pci devices that do not have a
234 * pci_dev structure set up yet.
235 *
236 * Returns the address of the requested capability structure within the
237 * device's PCI configuration space or 0 in case the device does not
238 * support it.
239 */
240int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
241{
Michael Ellermand3bac112006-11-22 18:26:16 +1100242 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 u8 hdr_type;
244
245 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
246
Michael Ellermand3bac112006-11-22 18:26:16 +1100247 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
248 if (pos)
249 pos = __pci_find_next_cap(bus, devfn, pos, cap);
250
251 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252}
253
254/**
255 * pci_find_ext_capability - Find an extended capability
256 * @dev: PCI device to query
257 * @cap: capability code
258 *
259 * Returns the address of the requested extended capability structure
260 * within the device's PCI configuration space or 0 if the device does
261 * not support it. Possible values for @cap:
262 *
263 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
264 * %PCI_EXT_CAP_ID_VC Virtual Channel
265 * %PCI_EXT_CAP_ID_DSN Device Serial Number
266 * %PCI_EXT_CAP_ID_PWR Power Budgeting
267 */
268int pci_find_ext_capability(struct pci_dev *dev, int cap)
269{
270 u32 header;
Zhao, Yu557848c2008-10-13 19:18:07 +0800271 int ttl;
272 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
Zhao, Yu557848c2008-10-13 19:18:07 +0800274 /* minimum 8 bytes per capability */
275 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
276
277 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 return 0;
279
280 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
281 return 0;
282
283 /*
284 * If we have no capabilities, this is indicated by cap ID,
285 * cap version and next pointer all being 0.
286 */
287 if (header == 0)
288 return 0;
289
290 while (ttl-- > 0) {
291 if (PCI_EXT_CAP_ID(header) == cap)
292 return pos;
293
294 pos = PCI_EXT_CAP_NEXT(header);
Zhao, Yu557848c2008-10-13 19:18:07 +0800295 if (pos < PCI_CFG_SPACE_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 break;
297
298 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
299 break;
300 }
301
302 return 0;
303}
Brice Goglin3a720d72006-05-23 06:10:01 -0400304EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100306static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
307{
308 int rc, ttl = PCI_FIND_CAP_TTL;
309 u8 cap, mask;
310
311 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
312 mask = HT_3BIT_CAP_MASK;
313 else
314 mask = HT_5BIT_CAP_MASK;
315
316 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
317 PCI_CAP_ID_HT, &ttl);
318 while (pos) {
319 rc = pci_read_config_byte(dev, pos + 3, &cap);
320 if (rc != PCIBIOS_SUCCESSFUL)
321 return 0;
322
323 if ((cap & mask) == ht_cap)
324 return pos;
325
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800326 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
327 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100328 PCI_CAP_ID_HT, &ttl);
329 }
330
331 return 0;
332}
333/**
334 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
335 * @dev: PCI device to query
336 * @pos: Position from which to continue searching
337 * @ht_cap: Hypertransport capability code
338 *
339 * To be used in conjunction with pci_find_ht_capability() to search for
340 * all capabilities matching @ht_cap. @pos should always be a value returned
341 * from pci_find_ht_capability().
342 *
343 * NB. To be 100% safe against broken PCI devices, the caller should take
344 * steps to avoid an infinite loop.
345 */
346int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
347{
348 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
349}
350EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
351
352/**
353 * pci_find_ht_capability - query a device's Hypertransport capabilities
354 * @dev: PCI device to query
355 * @ht_cap: Hypertransport capability code
356 *
357 * Tell if a device supports a given Hypertransport capability.
358 * Returns an address within the device's PCI configuration space
359 * or 0 in case the device does not support the request capability.
360 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
361 * which has a Hypertransport capability matching @ht_cap.
362 */
363int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
364{
365 int pos;
366
367 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
368 if (pos)
369 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
370
371 return pos;
372}
373EXPORT_SYMBOL_GPL(pci_find_ht_capability);
374
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375/**
376 * pci_find_parent_resource - return resource region of parent bus of given region
377 * @dev: PCI device structure contains resources to be searched
378 * @res: child resource record for which parent is sought
379 *
380 * For given resource region of given device, return the resource
381 * region of parent bus the given region is contained in or where
382 * it should be allocated from.
383 */
384struct resource *
385pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
386{
387 const struct pci_bus *bus = dev->bus;
388 int i;
389 struct resource *best = NULL;
390
391 for(i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
392 struct resource *r = bus->resource[i];
393 if (!r)
394 continue;
395 if (res->start && !(res->start >= r->start && res->end <= r->end))
396 continue; /* Not contained */
397 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
398 continue; /* Wrong type */
399 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
400 return r; /* Exact match */
Linus Torvalds8c8def22009-11-09 12:04:32 -0800401 /* We can't insert a non-prefetch resource inside a prefetchable parent .. */
402 if (r->flags & IORESOURCE_PREFETCH)
403 continue;
404 /* .. but we can put a prefetchable resource inside a non-prefetchable one */
405 if (!best)
406 best = r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407 }
408 return best;
409}
410
411/**
John W. Linville064b53d2005-07-27 10:19:44 -0400412 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
413 * @dev: PCI device to have its BARs restored
414 *
415 * Restore the BAR values for a given device, so as to make it
416 * accessible by its driver.
417 */
Adrian Bunkad668592007-10-27 03:06:22 +0200418static void
John W. Linville064b53d2005-07-27 10:19:44 -0400419pci_restore_bars(struct pci_dev *dev)
420{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800421 int i;
John W. Linville064b53d2005-07-27 10:19:44 -0400422
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800423 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800424 pci_update_resource(dev, i);
John W. Linville064b53d2005-07-27 10:19:44 -0400425}
426
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200427static struct pci_platform_pm_ops *pci_platform_pm;
428
429int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
430{
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200431 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
432 || !ops->sleep_wake || !ops->can_wakeup)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200433 return -EINVAL;
434 pci_platform_pm = ops;
435 return 0;
436}
437
438static inline bool platform_pci_power_manageable(struct pci_dev *dev)
439{
440 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
441}
442
443static inline int platform_pci_set_power_state(struct pci_dev *dev,
444 pci_power_t t)
445{
446 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
447}
448
449static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
450{
451 return pci_platform_pm ?
452 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
453}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700454
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200455static inline bool platform_pci_can_wakeup(struct pci_dev *dev)
456{
457 return pci_platform_pm ? pci_platform_pm->can_wakeup(dev) : false;
458}
459
460static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
461{
462 return pci_platform_pm ?
463 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
464}
465
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100466static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
467{
468 return pci_platform_pm ?
469 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
470}
471
John W. Linville064b53d2005-07-27 10:19:44 -0400472/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200473 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
474 * given PCI device
475 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200476 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200478 * RETURN VALUE:
479 * -EINVAL if the requested state is invalid.
480 * -EIO if device does not support PCI PM or its PM capabilities register has a
481 * wrong version, or device doesn't support the requested state.
482 * 0 if device already is in the requested state.
483 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100485static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200487 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200488 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100490 /* Check if we're already there */
491 if (dev->current_state == state)
492 return 0;
493
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200494 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700495 return -EIO;
496
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200497 if (state < PCI_D0 || state > PCI_D3hot)
498 return -EINVAL;
499
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 /* Validate current state:
501 * Can enter D0 from any state, but if we can only go deeper
502 * to sleep if we're already in a low power state
503 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100504 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200505 && dev->current_state > state) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600506 dev_err(&dev->dev, "invalid power transition "
507 "(from state %d to %d)\n", dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200509 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200512 if ((state == PCI_D1 && !dev->d1_support)
513 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700514 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200516 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53d2005-07-27 10:19:44 -0400517
John W. Linville32a36582005-09-14 09:52:42 -0400518 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 * This doesn't affect PME_Status, disables PME_En, and
520 * sets PowerState to 0.
521 */
John W. Linville32a36582005-09-14 09:52:42 -0400522 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400523 case PCI_D0:
524 case PCI_D1:
525 case PCI_D2:
526 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
527 pmcsr |= state;
528 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200529 case PCI_D3hot:
530 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400531 case PCI_UNKNOWN: /* Boot-up */
532 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100533 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200534 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400535 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400536 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400537 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400538 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 }
540
541 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200542 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543
544 /* Mandatory power management transition delays */
545 /* see PCI PM 1.1 5.6.1 table 18 */
546 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100547 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100549 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200551 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
552 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
553 if (dev->current_state != state && printk_ratelimit())
554 dev_info(&dev->dev, "Refused to change power state, "
555 "currently in D%d\n", dev->current_state);
John W. Linville064b53d2005-07-27 10:19:44 -0400556
557 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
558 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
559 * from D3hot to D0 _may_ perform an internal reset, thereby
560 * going to "D0 Uninitialized" rather than "D0 Initialized".
561 * For example, at least some versions of the 3c905B and the
562 * 3c556B exhibit this behaviour.
563 *
564 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
565 * devices in a D3hot state at boot. Consequently, we need to
566 * restore at least the BARs so that the device will be
567 * accessible to its driver.
568 */
569 if (need_restore)
570 pci_restore_bars(dev);
571
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100572 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800573 pcie_aspm_pm_state_change(dev->bus->self);
574
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 return 0;
576}
577
578/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200579 * pci_update_current_state - Read PCI power state of given device from its
580 * PCI PM registers and cache it
581 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100582 * @state: State to cache in case the device doesn't have the PM capability
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200583 */
Rafael J. Wysocki73410422009-01-07 13:07:15 +0100584void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200585{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200586 if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200587 u16 pmcsr;
588
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200589 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200590 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100591 } else {
592 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200593 }
594}
595
596/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100597 * pci_platform_power_transition - Use platform to change device power state
598 * @dev: PCI device to handle.
599 * @state: State to put the device into.
600 */
601static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
602{
603 int error;
604
605 if (platform_pci_power_manageable(dev)) {
606 error = platform_pci_set_power_state(dev, state);
607 if (!error)
608 pci_update_current_state(dev, state);
609 } else {
610 error = -ENODEV;
611 /* Fall back to PCI_D0 if native PM is not supported */
Rafael J. Wysockib3bad722009-05-17 20:17:06 +0200612 if (!dev->pm_cap)
613 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100614 }
615
616 return error;
617}
618
619/**
620 * __pci_start_power_transition - Start power transition of a PCI device
621 * @dev: PCI device to handle.
622 * @state: State to put the device into.
623 */
624static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
625{
626 if (state == PCI_D0)
627 pci_platform_power_transition(dev, PCI_D0);
628}
629
630/**
631 * __pci_complete_power_transition - Complete power transition of a PCI device
632 * @dev: PCI device to handle.
633 * @state: State to put the device into.
634 *
635 * This function should not be called directly by device drivers.
636 */
637int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
638{
639 return state > PCI_D0 ?
640 pci_platform_power_transition(dev, state) : -EINVAL;
641}
642EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
643
644/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200645 * pci_set_power_state - Set the power state of a PCI device
646 * @dev: PCI device to handle.
647 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
648 *
Nick Andrew877d0312009-01-26 11:06:57 +0100649 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200650 * the device's PCI PM registers.
651 *
652 * RETURN VALUE:
653 * -EINVAL if the requested state is invalid.
654 * -EIO if device does not support PCI PM or its PM capabilities register has a
655 * wrong version, or device doesn't support the requested state.
656 * 0 if device already is in the requested state.
657 * 0 if device's power state has been successfully changed.
658 */
659int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
660{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200661 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200662
663 /* bound the state we're entering */
664 if (state > PCI_D3hot)
665 state = PCI_D3hot;
666 else if (state < PCI_D0)
667 state = PCI_D0;
668 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
669 /*
670 * If the device or the parent bridge do not support PCI PM,
671 * ignore the request if we're doing anything other than putting
672 * it into D0 (which would only happen on boot).
673 */
674 return 0;
675
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100676 /* Check if we're already there */
677 if (dev->current_state == state)
678 return 0;
679
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100680 __pci_start_power_transition(dev, state);
681
Alan Cox979b1792008-07-24 17:18:38 +0100682 /* This device is quirked not to be put into D3, so
683 don't put it in D3 */
684 if (state == PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
685 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200686
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100687 error = pci_raw_set_power_state(dev, state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200688
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100689 if (!__pci_complete_power_transition(dev, state))
690 error = 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200691
692 return error;
693}
694
695/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 * pci_choose_state - Choose the power state of a PCI device
697 * @dev: PCI device to be suspended
698 * @state: target sleep state for the whole system. This is the value
699 * that is passed to suspend() function.
700 *
701 * Returns PCI power state suitable for given device and given system
702 * message.
703 */
704
705pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
706{
Shaohua Liab826ca2007-07-20 10:03:22 +0800707 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500708
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
710 return PCI_D0;
711
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200712 ret = platform_pci_choose_state(dev);
713 if (ret != PCI_POWER_ERROR)
714 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700715
716 switch (state.event) {
717 case PM_EVENT_ON:
718 return PCI_D0;
719 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700720 case PM_EVENT_PRETHAW:
721 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700722 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100723 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700724 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600726 dev_info(&dev->dev, "unrecognized suspend event %d\n",
727 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 BUG();
729 }
730 return PCI_D0;
731}
732
733EXPORT_SYMBOL(pci_choose_state);
734
Yu Zhao89858512009-02-16 02:55:47 +0800735#define PCI_EXP_SAVE_REGS 7
736
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800737#define pcie_cap_has_devctl(type, flags) 1
738#define pcie_cap_has_lnkctl(type, flags) \
739 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
740 (type == PCI_EXP_TYPE_ROOT_PORT || \
741 type == PCI_EXP_TYPE_ENDPOINT || \
742 type == PCI_EXP_TYPE_LEG_END))
743#define pcie_cap_has_sltctl(type, flags) \
744 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
745 ((type == PCI_EXP_TYPE_ROOT_PORT) || \
746 (type == PCI_EXP_TYPE_DOWNSTREAM && \
747 (flags & PCI_EXP_FLAGS_SLOT))))
748#define pcie_cap_has_rtctl(type, flags) \
749 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
750 (type == PCI_EXP_TYPE_ROOT_PORT || \
751 type == PCI_EXP_TYPE_RC_EC))
752#define pcie_cap_has_devctl2(type, flags) \
753 ((flags & PCI_EXP_FLAGS_VERS) > 1)
754#define pcie_cap_has_lnkctl2(type, flags) \
755 ((flags & PCI_EXP_FLAGS_VERS) > 1)
756#define pcie_cap_has_sltctl2(type, flags) \
757 ((flags & PCI_EXP_FLAGS_VERS) > 1)
758
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300759static int pci_save_pcie_state(struct pci_dev *dev)
760{
761 int pos, i = 0;
762 struct pci_cap_saved_state *save_state;
763 u16 *cap;
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800764 u16 flags;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300765
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900766 pos = pci_pcie_cap(dev);
767 if (!pos)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300768 return 0;
769
Eric W. Biederman9f355752007-03-08 13:06:13 -0700770 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300771 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800772 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300773 return -ENOMEM;
774 }
775 cap = (u16 *)&save_state->data[0];
776
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800777 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
778
779 if (pcie_cap_has_devctl(dev->pcie_type, flags))
780 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
781 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
782 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
783 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
784 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
785 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
786 pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
787 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
788 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &cap[i++]);
789 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
790 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL2, &cap[i++]);
791 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
792 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL2, &cap[i++]);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100793
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300794 return 0;
795}
796
797static void pci_restore_pcie_state(struct pci_dev *dev)
798{
799 int i = 0, pos;
800 struct pci_cap_saved_state *save_state;
801 u16 *cap;
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800802 u16 flags;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300803
804 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
805 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
806 if (!save_state || pos <= 0)
807 return;
808 cap = (u16 *)&save_state->data[0];
809
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800810 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
811
812 if (pcie_cap_has_devctl(dev->pcie_type, flags))
813 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
814 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
815 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
816 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
817 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
818 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
819 pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
820 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
821 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, cap[i++]);
822 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
823 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL2, cap[i++]);
824 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
825 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300826}
827
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800828
829static int pci_save_pcix_state(struct pci_dev *dev)
830{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100831 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800832 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800833
834 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
835 if (pos <= 0)
836 return 0;
837
Shaohua Lif34303d2007-12-18 09:56:47 +0800838 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800839 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800840 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800841 return -ENOMEM;
842 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800843
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100844 pci_read_config_word(dev, pos + PCI_X_CMD, (u16 *)save_state->data);
845
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800846 return 0;
847}
848
849static void pci_restore_pcix_state(struct pci_dev *dev)
850{
851 int i = 0, pos;
852 struct pci_cap_saved_state *save_state;
853 u16 *cap;
854
855 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
856 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
857 if (!save_state || pos <= 0)
858 return;
859 cap = (u16 *)&save_state->data[0];
860
861 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800862}
863
864
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865/**
866 * pci_save_state - save the PCI configuration space of a device before suspending
867 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 */
869int
870pci_save_state(struct pci_dev *dev)
871{
872 int i;
873 /* XXX: 100% dword access ok here? */
874 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -0200875 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100876 dev->state_saved = true;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300877 if ((i = pci_save_pcie_state(dev)) != 0)
878 return i;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800879 if ((i = pci_save_pcix_state(dev)) != 0)
880 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 return 0;
882}
883
884/**
885 * pci_restore_state - Restore the saved state of a PCI device
886 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887 */
888int
889pci_restore_state(struct pci_dev *dev)
890{
891 int i;
Al Virob4482a42007-10-14 19:35:40 +0100892 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893
Alek Duc82f63e2009-08-08 08:46:19 +0800894 if (!dev->state_saved)
895 return 0;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +0200896
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300897 /* PCI Express register must be restored first */
898 pci_restore_pcie_state(dev);
899
Yu, Luming8b8c8d22006-04-25 00:00:34 -0700900 /*
901 * The Base Address register should be programmed before the command
902 * register(s)
903 */
904 for (i = 15; i >= 0; i--) {
Dave Jones04d9c1a2006-04-18 21:06:51 -0700905 pci_read_config_dword(dev, i * 4, &val);
906 if (val != dev->saved_config_space[i]) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600907 dev_printk(KERN_DEBUG, &dev->dev, "restoring config "
908 "space at offset %#x (was %#x, writing %#x)\n",
909 i, val, (int)dev->saved_config_space[i]);
Dave Jones04d9c1a2006-04-18 21:06:51 -0700910 pci_write_config_dword(dev,i * 4,
911 dev->saved_config_space[i]);
912 }
913 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800914 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +0800915 pci_restore_msi_state(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +0800916 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100917
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +0200918 dev->state_saved = false;
919
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 return 0;
921}
922
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900923static int do_pci_enable_device(struct pci_dev *dev, int bars)
924{
925 int err;
926
927 err = pci_set_power_state(dev, PCI_D0);
928 if (err < 0 && err != -EIO)
929 return err;
930 err = pcibios_enable_device(dev, bars);
931 if (err < 0)
932 return err;
933 pci_fixup_device(pci_fixup_enable, dev);
934
935 return 0;
936}
937
938/**
Tejun Heo0b62e132007-07-27 14:43:35 +0900939 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900940 * @dev: PCI device to be resumed
941 *
942 * Note this function is a backend of pci_default_resume and is not supposed
943 * to be called by normal code, write proper resume handler and use it instead.
944 */
Tejun Heo0b62e132007-07-27 14:43:35 +0900945int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900946{
Yuji Shimada296ccb02009-04-03 16:41:46 +0900947 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900948 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
949 return 0;
950}
951
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +1100952static int __pci_enable_device_flags(struct pci_dev *dev,
953 resource_size_t flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954{
955 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +1100956 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +0900958 if (atomic_add_return(1, &dev->enable_cnt) > 1)
959 return 0; /* already enabled */
960
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +1100961 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
962 if (dev->resource[i].flags & flags)
963 bars |= (1 << i);
964
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900965 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -0700966 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900967 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +0900968 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969}
970
971/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +1100972 * pci_enable_device_io - Initialize a device for use with IO space
973 * @dev: PCI device to be initialized
974 *
975 * Initialize device before it's used by a driver. Ask low-level code
976 * to enable I/O resources. Wake up the device if it was suspended.
977 * Beware, this function can fail.
978 */
979int pci_enable_device_io(struct pci_dev *dev)
980{
981 return __pci_enable_device_flags(dev, IORESOURCE_IO);
982}
983
984/**
985 * pci_enable_device_mem - Initialize a device for use with Memory space
986 * @dev: PCI device to be initialized
987 *
988 * Initialize device before it's used by a driver. Ask low-level code
989 * to enable Memory resources. Wake up the device if it was suspended.
990 * Beware, this function can fail.
991 */
992int pci_enable_device_mem(struct pci_dev *dev)
993{
994 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
995}
996
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997/**
998 * pci_enable_device - Initialize device before it's used by a driver.
999 * @dev: PCI device to be initialized
1000 *
1001 * Initialize device before it's used by a driver. Ask low-level code
1002 * to enable I/O and memory. Wake up the device if it was suspended.
1003 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001004 *
1005 * Note we don't actually enable the device many times if we call
1006 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001008int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009{
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001010 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011}
1012
Tejun Heo9ac78492007-01-20 16:00:26 +09001013/*
1014 * Managed PCI resources. This manages device on/off, intx/msi/msix
1015 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1016 * there's no need to track it separately. pci_devres is initialized
1017 * when a device is enabled using managed PCI device enable interface.
1018 */
1019struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001020 unsigned int enabled:1;
1021 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001022 unsigned int orig_intx:1;
1023 unsigned int restore_intx:1;
1024 u32 region_mask;
1025};
1026
1027static void pcim_release(struct device *gendev, void *res)
1028{
1029 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1030 struct pci_devres *this = res;
1031 int i;
1032
1033 if (dev->msi_enabled)
1034 pci_disable_msi(dev);
1035 if (dev->msix_enabled)
1036 pci_disable_msix(dev);
1037
1038 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1039 if (this->region_mask & (1 << i))
1040 pci_release_region(dev, i);
1041
1042 if (this->restore_intx)
1043 pci_intx(dev, this->orig_intx);
1044
Tejun Heo7f375f32007-02-25 04:36:01 -08001045 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001046 pci_disable_device(dev);
1047}
1048
1049static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
1050{
1051 struct pci_devres *dr, *new_dr;
1052
1053 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1054 if (dr)
1055 return dr;
1056
1057 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1058 if (!new_dr)
1059 return NULL;
1060 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1061}
1062
1063static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
1064{
1065 if (pci_is_managed(pdev))
1066 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1067 return NULL;
1068}
1069
1070/**
1071 * pcim_enable_device - Managed pci_enable_device()
1072 * @pdev: PCI device to be initialized
1073 *
1074 * Managed pci_enable_device().
1075 */
1076int pcim_enable_device(struct pci_dev *pdev)
1077{
1078 struct pci_devres *dr;
1079 int rc;
1080
1081 dr = get_pci_dr(pdev);
1082 if (unlikely(!dr))
1083 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001084 if (dr->enabled)
1085 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001086
1087 rc = pci_enable_device(pdev);
1088 if (!rc) {
1089 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001090 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001091 }
1092 return rc;
1093}
1094
1095/**
1096 * pcim_pin_device - Pin managed PCI device
1097 * @pdev: PCI device to pin
1098 *
1099 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1100 * driver detach. @pdev must have been enabled with
1101 * pcim_enable_device().
1102 */
1103void pcim_pin_device(struct pci_dev *pdev)
1104{
1105 struct pci_devres *dr;
1106
1107 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001108 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001109 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001110 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001111}
1112
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113/**
1114 * pcibios_disable_device - disable arch specific PCI resources for device dev
1115 * @dev: the PCI device to disable
1116 *
1117 * Disables architecture specific PCI resources for the device. This
1118 * is the default implementation. Architecture implementations can
1119 * override this.
1120 */
1121void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
1122
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001123static void do_pci_disable_device(struct pci_dev *dev)
1124{
1125 u16 pci_command;
1126
1127 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1128 if (pci_command & PCI_COMMAND_MASTER) {
1129 pci_command &= ~PCI_COMMAND_MASTER;
1130 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1131 }
1132
1133 pcibios_disable_device(dev);
1134}
1135
1136/**
1137 * pci_disable_enabled_device - Disable device without updating enable_cnt
1138 * @dev: PCI device to disable
1139 *
1140 * NOTE: This function is a backend of PCI power management routines and is
1141 * not supposed to be called drivers.
1142 */
1143void pci_disable_enabled_device(struct pci_dev *dev)
1144{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001145 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001146 do_pci_disable_device(dev);
1147}
1148
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149/**
1150 * pci_disable_device - Disable PCI device after use
1151 * @dev: PCI device to be disabled
1152 *
1153 * Signal to the system that the PCI device is not in use by the system
1154 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001155 *
1156 * Note we don't actually disable the device until all callers of
1157 * pci_device_enable() have called pci_device_disable().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 */
1159void
1160pci_disable_device(struct pci_dev *dev)
1161{
Tejun Heo9ac78492007-01-20 16:00:26 +09001162 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001163
Tejun Heo9ac78492007-01-20 16:00:26 +09001164 dr = find_pci_dr(dev);
1165 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001166 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001167
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001168 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
1169 return;
1170
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001171 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001173 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174}
1175
1176/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001177 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001178 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001179 * @state: Reset state to enter into
1180 *
1181 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001182 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001183 * implementation. Architecture implementations can override this.
1184 */
1185int __attribute__ ((weak)) pcibios_set_pcie_reset_state(struct pci_dev *dev,
1186 enum pcie_reset_state state)
1187{
1188 return -EINVAL;
1189}
1190
1191/**
1192 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001193 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001194 * @state: Reset state to enter into
1195 *
1196 *
1197 * Sets the PCI reset state for the device.
1198 */
1199int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1200{
1201 return pcibios_set_pcie_reset_state(dev, state);
1202}
1203
1204/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001205 * pci_check_pme_status - Check if given device has generated PME.
1206 * @dev: Device to check.
1207 *
1208 * Check the PME status of the device and if set, clear it and clear PME enable
1209 * (if set). Return 'true' if PME status and PME enable were both set or
1210 * 'false' otherwise.
1211 */
1212bool pci_check_pme_status(struct pci_dev *dev)
1213{
1214 int pmcsr_pos;
1215 u16 pmcsr;
1216 bool ret = false;
1217
1218 if (!dev->pm_cap)
1219 return false;
1220
1221 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1222 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1223 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1224 return false;
1225
1226 /* Clear PME status. */
1227 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1228 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1229 /* Disable PME to avoid interrupt flood. */
1230 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1231 ret = true;
1232 }
1233
1234 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1235
1236 return ret;
1237}
1238
1239/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001240 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1241 * @dev: Device to handle.
1242 * @ign: Ignored.
1243 *
1244 * Check if @dev has generated PME and queue a resume request for it in that
1245 * case.
1246 */
1247static int pci_pme_wakeup(struct pci_dev *dev, void *ign)
1248{
1249 if (pci_check_pme_status(dev))
1250 pm_request_resume(&dev->dev);
1251 return 0;
1252}
1253
1254/**
1255 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1256 * @bus: Top bus of the subtree to walk.
1257 */
1258void pci_pme_wakeup_bus(struct pci_bus *bus)
1259{
1260 if (bus)
1261 pci_walk_bus(bus, pci_pme_wakeup, NULL);
1262}
1263
1264/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001265 * pci_pme_capable - check the capability of PCI device to generate PME#
1266 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001267 * @state: PCI state from which device will issue PME#.
1268 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001269bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001270{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001271 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001272 return false;
1273
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001274 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001275}
1276
1277/**
1278 * pci_pme_active - enable or disable PCI device's PME# function
1279 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001280 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1281 *
1282 * The caller must verify that the device is capable of generating PME# before
1283 * calling this function with @enable equal to 'true'.
1284 */
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02001285void pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001286{
1287 u16 pmcsr;
1288
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001289 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001290 return;
1291
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001292 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001293 /* Clear PME_Status by writing 1 to it and enable PME# */
1294 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1295 if (!enable)
1296 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1297
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001298 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001299
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07001300 dev_printk(KERN_DEBUG, &dev->dev, "PME# %s\n",
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001301 enable ? "enabled" : "disabled");
1302}
1303
1304/**
David Brownell075c1772007-04-26 00:12:06 -07001305 * pci_enable_wake - enable PCI device as wakeup event source
1306 * @dev: PCI device affected
1307 * @state: PCI state from which device will issue wakeup events
1308 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309 *
David Brownell075c1772007-04-26 00:12:06 -07001310 * This enables the device as a wakeup event source, or disables it.
1311 * When such events involves platform-specific hooks, those hooks are
1312 * called automatically by this routine.
1313 *
1314 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001315 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001316 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001317 * RETURN VALUE:
1318 * 0 is returned on success
1319 * -EINVAL is returned if device is not supposed to wake up the system
1320 * Error code depending on the platform is returned if both the platform and
1321 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 */
Frans Pop7d9a73f2009-06-17 00:16:15 +02001323int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001325 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326
Alan Sternbebd5902008-12-16 14:06:58 -05001327 if (enable && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001328 return -EINVAL;
1329
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001330 /* Don't do the same thing twice in a row for one device. */
1331 if (!!enable == !!dev->wakeup_prepared)
1332 return 0;
1333
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001334 /*
1335 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1336 * Anderson we should be doing PME# wake enable followed by ACPI wake
1337 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001338 */
1339
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001340 if (enable) {
1341 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001342
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001343 if (pci_pme_capable(dev, state))
1344 pci_pme_active(dev, true);
1345 else
1346 ret = 1;
1347 error = platform_pci_sleep_wake(dev, true);
1348 if (ret)
1349 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001350 if (!ret)
1351 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001352 } else {
1353 platform_pci_sleep_wake(dev, false);
1354 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001355 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001356 }
1357
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001358 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001359}
1360
1361/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001362 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1363 * @dev: PCI device to prepare
1364 * @enable: True to enable wake-up event generation; false to disable
1365 *
1366 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1367 * and this function allows them to set that up cleanly - pci_enable_wake()
1368 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1369 * ordering constraints.
1370 *
1371 * This function only returns error code if the device is not capable of
1372 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1373 * enable wake-up power for it.
1374 */
1375int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1376{
1377 return pci_pme_capable(dev, PCI_D3cold) ?
1378 pci_enable_wake(dev, PCI_D3cold, enable) :
1379 pci_enable_wake(dev, PCI_D3hot, enable);
1380}
1381
1382/**
Jesse Barnes37139072008-07-28 11:49:26 -07001383 * pci_target_state - find an appropriate low power state for a given PCI dev
1384 * @dev: PCI device
1385 *
1386 * Use underlying platform code to find a supported low power state for @dev.
1387 * If the platform can't manage @dev, return the deepest state from which it
1388 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001389 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001390pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001391{
1392 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001393
1394 if (platform_pci_power_manageable(dev)) {
1395 /*
1396 * Call the platform to choose the target state of the device
1397 * and enable wake-up from this state if supported.
1398 */
1399 pci_power_t state = platform_pci_choose_state(dev);
1400
1401 switch (state) {
1402 case PCI_POWER_ERROR:
1403 case PCI_UNKNOWN:
1404 break;
1405 case PCI_D1:
1406 case PCI_D2:
1407 if (pci_no_d1d2(dev))
1408 break;
1409 default:
1410 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001411 }
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001412 } else if (!dev->pm_cap) {
1413 target_state = PCI_D0;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001414 } else if (device_may_wakeup(&dev->dev)) {
1415 /*
1416 * Find the deepest state from which the device can generate
1417 * wake-up events, make it the target state and enable device
1418 * to generate PME#.
1419 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001420 if (dev->pme_support) {
1421 while (target_state
1422 && !(dev->pme_support & (1 << target_state)))
1423 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001424 }
1425 }
1426
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001427 return target_state;
1428}
1429
1430/**
1431 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1432 * @dev: Device to handle.
1433 *
1434 * Choose the power state appropriate for the device depending on whether
1435 * it can wake up the system and/or is power manageable by the platform
1436 * (PCI_D3hot is the default) and put the device into that state.
1437 */
1438int pci_prepare_to_sleep(struct pci_dev *dev)
1439{
1440 pci_power_t target_state = pci_target_state(dev);
1441 int error;
1442
1443 if (target_state == PCI_POWER_ERROR)
1444 return -EIO;
1445
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02001446 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02001447
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001448 error = pci_set_power_state(dev, target_state);
1449
1450 if (error)
1451 pci_enable_wake(dev, target_state, false);
1452
1453 return error;
1454}
1455
1456/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07001457 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001458 * @dev: Device to handle.
1459 *
1460 * Disable device's sytem wake-up capability and put it into D0.
1461 */
1462int pci_back_from_sleep(struct pci_dev *dev)
1463{
1464 pci_enable_wake(dev, PCI_D0, false);
1465 return pci_set_power_state(dev, PCI_D0);
1466}
1467
1468/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001469 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
1470 * @dev: Device to check.
1471 *
1472 * Return true if the device itself is cabable of generating wake-up events
1473 * (through the platform or using the native PCIe PME) or if the device supports
1474 * PME and one of its upstream bridges can generate wake-up events.
1475 */
1476bool pci_dev_run_wake(struct pci_dev *dev)
1477{
1478 struct pci_bus *bus = dev->bus;
1479
1480 if (device_run_wake(&dev->dev))
1481 return true;
1482
1483 if (!dev->pme_support)
1484 return false;
1485
1486 while (bus->parent) {
1487 struct pci_dev *bridge = bus->self;
1488
1489 if (device_run_wake(&bridge->dev))
1490 return true;
1491
1492 bus = bus->parent;
1493 }
1494
1495 /* We have reached the root bus. */
1496 if (bus->bridge)
1497 return device_run_wake(bus->bridge);
1498
1499 return false;
1500}
1501EXPORT_SYMBOL_GPL(pci_dev_run_wake);
1502
1503/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001504 * pci_pm_init - Initialize PM functions of given PCI device
1505 * @dev: PCI device to handle.
1506 */
1507void pci_pm_init(struct pci_dev *dev)
1508{
1509 int pm;
1510 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07001511
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001512 dev->wakeup_prepared = false;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001513 dev->pm_cap = 0;
1514
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 /* find PCI PM capability in list */
1516 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07001517 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08001518 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001520 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001522 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1523 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1524 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08001525 return;
David Brownell075c1772007-04-26 00:12:06 -07001526 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001528 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01001529 dev->d3_delay = PCI_PM_D3_WAIT;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001530
1531 dev->d1_support = false;
1532 dev->d2_support = false;
1533 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001534 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001535 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001536 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001537 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001538
1539 if (dev->d1_support || dev->d2_support)
1540 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07001541 dev->d1_support ? " D1" : "",
1542 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001543 }
1544
1545 pmc &= PCI_PM_CAP_PME_MASK;
1546 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07001547 dev_printk(KERN_DEBUG, &dev->dev,
1548 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001549 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
1550 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
1551 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
1552 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
1553 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001554 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001555 /*
1556 * Make device's PM flags reflect the wake-up capability, but
1557 * let the user space enable it to wake up the system as needed.
1558 */
1559 device_set_wakeup_capable(&dev->dev, true);
1560 device_set_wakeup_enable(&dev->dev, false);
1561 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001562 pci_pme_active(dev, false);
1563 } else {
1564 dev->pme_support = 0;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001565 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566}
1567
Yu Zhao58c3a722008-10-14 14:02:53 +08001568/**
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001569 * platform_pci_wakeup_init - init platform wakeup if present
1570 * @dev: PCI device
1571 *
1572 * Some devices don't have PCI PM caps but can still generate wakeup
1573 * events through platform methods (like ACPI events). If @dev supports
1574 * platform wakeup events, set the device flag to indicate as much. This
1575 * may be redundant if the device also supports PCI PM caps, but double
1576 * initialization should be safe in that case.
1577 */
1578void platform_pci_wakeup_init(struct pci_dev *dev)
1579{
1580 if (!platform_pci_can_wakeup(dev))
1581 return;
1582
1583 device_set_wakeup_capable(&dev->dev, true);
1584 device_set_wakeup_enable(&dev->dev, false);
1585 platform_pci_sleep_wake(dev, false);
1586}
1587
1588/**
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001589 * pci_add_save_buffer - allocate buffer for saving given capability registers
1590 * @dev: the PCI device
1591 * @cap: the capability to allocate the buffer for
1592 * @size: requested size of the buffer
1593 */
1594static int pci_add_cap_save_buffer(
1595 struct pci_dev *dev, char cap, unsigned int size)
1596{
1597 int pos;
1598 struct pci_cap_saved_state *save_state;
1599
1600 pos = pci_find_capability(dev, cap);
1601 if (pos <= 0)
1602 return 0;
1603
1604 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
1605 if (!save_state)
1606 return -ENOMEM;
1607
1608 save_state->cap_nr = cap;
1609 pci_add_saved_cap(dev, save_state);
1610
1611 return 0;
1612}
1613
1614/**
1615 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
1616 * @dev: the PCI device
1617 */
1618void pci_allocate_cap_save_buffers(struct pci_dev *dev)
1619{
1620 int error;
1621
Yu Zhao89858512009-02-16 02:55:47 +08001622 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
1623 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001624 if (error)
1625 dev_err(&dev->dev,
1626 "unable to preallocate PCI Express save buffer\n");
1627
1628 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
1629 if (error)
1630 dev_err(&dev->dev,
1631 "unable to preallocate PCI-X save buffer\n");
1632}
1633
1634/**
Yu Zhao58c3a722008-10-14 14:02:53 +08001635 * pci_enable_ari - enable ARI forwarding if hardware support it
1636 * @dev: the PCI device
1637 */
1638void pci_enable_ari(struct pci_dev *dev)
1639{
1640 int pos;
1641 u32 cap;
1642 u16 ctrl;
Zhao, Yu81135872008-10-23 13:15:39 +08001643 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08001644
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001645 if (!pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08001646 return;
1647
Zhao, Yu81135872008-10-23 13:15:39 +08001648 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Yu Zhao58c3a722008-10-14 14:02:53 +08001649 if (!pos)
1650 return;
1651
Zhao, Yu81135872008-10-23 13:15:39 +08001652 bridge = dev->bus->self;
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001653 if (!bridge || !pci_is_pcie(bridge))
Zhao, Yu81135872008-10-23 13:15:39 +08001654 return;
1655
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09001656 pos = pci_pcie_cap(bridge);
Zhao, Yu81135872008-10-23 13:15:39 +08001657 if (!pos)
1658 return;
1659
1660 pci_read_config_dword(bridge, pos + PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08001661 if (!(cap & PCI_EXP_DEVCAP2_ARI))
1662 return;
1663
Zhao, Yu81135872008-10-23 13:15:39 +08001664 pci_read_config_word(bridge, pos + PCI_EXP_DEVCTL2, &ctrl);
Yu Zhao58c3a722008-10-14 14:02:53 +08001665 ctrl |= PCI_EXP_DEVCTL2_ARI;
Zhao, Yu81135872008-10-23 13:15:39 +08001666 pci_write_config_word(bridge, pos + PCI_EXP_DEVCTL2, ctrl);
Yu Zhao58c3a722008-10-14 14:02:53 +08001667
Zhao, Yu81135872008-10-23 13:15:39 +08001668 bridge->ari_enabled = 1;
Yu Zhao58c3a722008-10-14 14:02:53 +08001669}
1670
Chris Wright5d990b62009-12-04 12:15:21 -08001671static int pci_acs_enable;
1672
1673/**
1674 * pci_request_acs - ask for ACS to be enabled if supported
1675 */
1676void pci_request_acs(void)
1677{
1678 pci_acs_enable = 1;
1679}
1680
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07001681/**
Allen Kayae21ee62009-10-07 10:27:17 -07001682 * pci_enable_acs - enable ACS if hardware support it
1683 * @dev: the PCI device
1684 */
1685void pci_enable_acs(struct pci_dev *dev)
1686{
1687 int pos;
1688 u16 cap;
1689 u16 ctrl;
1690
Chris Wright5d990b62009-12-04 12:15:21 -08001691 if (!pci_acs_enable)
1692 return;
1693
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001694 if (!pci_is_pcie(dev))
Allen Kayae21ee62009-10-07 10:27:17 -07001695 return;
1696
1697 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
1698 if (!pos)
1699 return;
1700
1701 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
1702 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
1703
1704 /* Source Validation */
1705 ctrl |= (cap & PCI_ACS_SV);
1706
1707 /* P2P Request Redirect */
1708 ctrl |= (cap & PCI_ACS_RR);
1709
1710 /* P2P Completion Redirect */
1711 ctrl |= (cap & PCI_ACS_CR);
1712
1713 /* Upstream Forwarding */
1714 ctrl |= (cap & PCI_ACS_UF);
1715
1716 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
1717}
1718
1719/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07001720 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
1721 * @dev: the PCI device
1722 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
1723 *
1724 * Perform INTx swizzling for a device behind one level of bridge. This is
1725 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07001726 * behind bridges on add-in cards. For devices with ARI enabled, the slot
1727 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
1728 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07001729 */
1730u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin)
1731{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07001732 int slot;
1733
1734 if (pci_ari_enabled(dev->bus))
1735 slot = 0;
1736 else
1737 slot = PCI_SLOT(dev->devfn);
1738
1739 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07001740}
1741
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742int
1743pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
1744{
1745 u8 pin;
1746
Kristen Accardi514d2072005-11-02 16:24:39 -08001747 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748 if (!pin)
1749 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07001750
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09001751 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07001752 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753 dev = dev->bus->self;
1754 }
1755 *bridge = dev;
1756 return pin;
1757}
1758
1759/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07001760 * pci_common_swizzle - swizzle INTx all the way to root bridge
1761 * @dev: the PCI device
1762 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
1763 *
1764 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
1765 * bridges all the way up to a PCI root bus.
1766 */
1767u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
1768{
1769 u8 pin = *pinp;
1770
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09001771 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07001772 pin = pci_swizzle_interrupt_pin(dev, pin);
1773 dev = dev->bus->self;
1774 }
1775 *pinp = pin;
1776 return PCI_SLOT(dev->devfn);
1777}
1778
1779/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780 * pci_release_region - Release a PCI bar
1781 * @pdev: PCI device whose resources were previously reserved by pci_request_region
1782 * @bar: BAR to release
1783 *
1784 * Releases the PCI I/O and memory resources previously reserved by a
1785 * successful call to pci_request_region. Call this function only
1786 * after all use of the PCI regions has ceased.
1787 */
1788void pci_release_region(struct pci_dev *pdev, int bar)
1789{
Tejun Heo9ac78492007-01-20 16:00:26 +09001790 struct pci_devres *dr;
1791
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792 if (pci_resource_len(pdev, bar) == 0)
1793 return;
1794 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
1795 release_region(pci_resource_start(pdev, bar),
1796 pci_resource_len(pdev, bar));
1797 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
1798 release_mem_region(pci_resource_start(pdev, bar),
1799 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09001800
1801 dr = find_pci_dr(pdev);
1802 if (dr)
1803 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804}
1805
1806/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001807 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07001808 * @pdev: PCI device whose resources are to be reserved
1809 * @bar: BAR to be reserved
1810 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001811 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812 *
1813 * Mark the PCI region associated with PCI device @pdev BR @bar as
1814 * being reserved by owner @res_name. Do not access any
1815 * address inside the PCI regions unless this call returns
1816 * successfully.
1817 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001818 * If @exclusive is set, then the region is marked so that userspace
1819 * is explicitly not allowed to map the resource via /dev/mem or
1820 * sysfs MMIO access.
1821 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822 * Returns 0 on success, or %EBUSY on error. A warning
1823 * message is also printed on failure.
1824 */
Arjan van de Vene8de1482008-10-22 19:55:31 -07001825static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
1826 int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827{
Tejun Heo9ac78492007-01-20 16:00:26 +09001828 struct pci_devres *dr;
1829
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830 if (pci_resource_len(pdev, bar) == 0)
1831 return 0;
1832
1833 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
1834 if (!request_region(pci_resource_start(pdev, bar),
1835 pci_resource_len(pdev, bar), res_name))
1836 goto err_out;
1837 }
1838 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07001839 if (!__request_mem_region(pci_resource_start(pdev, bar),
1840 pci_resource_len(pdev, bar), res_name,
1841 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842 goto err_out;
1843 }
Tejun Heo9ac78492007-01-20 16:00:26 +09001844
1845 dr = find_pci_dr(pdev);
1846 if (dr)
1847 dr->region_mask |= 1 << bar;
1848
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849 return 0;
1850
1851err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06001852 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11001853 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854 return -EBUSY;
1855}
1856
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001857/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001858 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07001859 * @pdev: PCI device whose resources are to be reserved
1860 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001861 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07001862 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001863 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07001864 * being reserved by owner @res_name. Do not access any
1865 * address inside the PCI regions unless this call returns
1866 * successfully.
1867 *
1868 * Returns 0 on success, or %EBUSY on error. A warning
1869 * message is also printed on failure.
1870 */
1871int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
1872{
1873 return __pci_request_region(pdev, bar, res_name, 0);
1874}
1875
1876/**
1877 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
1878 * @pdev: PCI device whose resources are to be reserved
1879 * @bar: BAR to be reserved
1880 * @res_name: Name to be associated with resource.
1881 *
1882 * Mark the PCI region associated with PCI device @pdev BR @bar as
1883 * being reserved by owner @res_name. Do not access any
1884 * address inside the PCI regions unless this call returns
1885 * successfully.
1886 *
1887 * Returns 0 on success, or %EBUSY on error. A warning
1888 * message is also printed on failure.
1889 *
1890 * The key difference that _exclusive makes it that userspace is
1891 * explicitly not allowed to map the resource via /dev/mem or
1892 * sysfs.
1893 */
1894int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
1895{
1896 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
1897}
1898/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001899 * pci_release_selected_regions - Release selected PCI I/O and memory resources
1900 * @pdev: PCI device whose resources were previously reserved
1901 * @bars: Bitmask of BARs to be released
1902 *
1903 * Release selected PCI I/O and memory resources previously reserved.
1904 * Call this function only after all use of the PCI regions has ceased.
1905 */
1906void pci_release_selected_regions(struct pci_dev *pdev, int bars)
1907{
1908 int i;
1909
1910 for (i = 0; i < 6; i++)
1911 if (bars & (1 << i))
1912 pci_release_region(pdev, i);
1913}
1914
Arjan van de Vene8de1482008-10-22 19:55:31 -07001915int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
1916 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001917{
1918 int i;
1919
1920 for (i = 0; i < 6; i++)
1921 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07001922 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001923 goto err_out;
1924 return 0;
1925
1926err_out:
1927 while(--i >= 0)
1928 if (bars & (1 << i))
1929 pci_release_region(pdev, i);
1930
1931 return -EBUSY;
1932}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933
Arjan van de Vene8de1482008-10-22 19:55:31 -07001934
1935/**
1936 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
1937 * @pdev: PCI device whose resources are to be reserved
1938 * @bars: Bitmask of BARs to be requested
1939 * @res_name: Name to be associated with resource
1940 */
1941int pci_request_selected_regions(struct pci_dev *pdev, int bars,
1942 const char *res_name)
1943{
1944 return __pci_request_selected_regions(pdev, bars, res_name, 0);
1945}
1946
1947int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
1948 int bars, const char *res_name)
1949{
1950 return __pci_request_selected_regions(pdev, bars, res_name,
1951 IORESOURCE_EXCLUSIVE);
1952}
1953
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954/**
1955 * pci_release_regions - Release reserved PCI I/O and memory resources
1956 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
1957 *
1958 * Releases all PCI I/O and memory resources previously reserved by a
1959 * successful call to pci_request_regions. Call this function only
1960 * after all use of the PCI regions has ceased.
1961 */
1962
1963void pci_release_regions(struct pci_dev *pdev)
1964{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001965 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966}
1967
1968/**
1969 * pci_request_regions - Reserved PCI I/O and memory resources
1970 * @pdev: PCI device whose resources are to be reserved
1971 * @res_name: Name to be associated with resource.
1972 *
1973 * Mark all PCI regions associated with PCI device @pdev as
1974 * being reserved by owner @res_name. Do not access any
1975 * address inside the PCI regions unless this call returns
1976 * successfully.
1977 *
1978 * Returns 0 on success, or %EBUSY on error. A warning
1979 * message is also printed on failure.
1980 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05001981int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001983 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984}
1985
1986/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07001987 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
1988 * @pdev: PCI device whose resources are to be reserved
1989 * @res_name: Name to be associated with resource.
1990 *
1991 * Mark all PCI regions associated with PCI device @pdev as
1992 * being reserved by owner @res_name. Do not access any
1993 * address inside the PCI regions unless this call returns
1994 * successfully.
1995 *
1996 * pci_request_regions_exclusive() will mark the region so that
1997 * /dev/mem and the sysfs MMIO access will not be allowed.
1998 *
1999 * Returns 0 on success, or %EBUSY on error. A warning
2000 * message is also printed on failure.
2001 */
2002int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2003{
2004 return pci_request_selected_regions_exclusive(pdev,
2005 ((1 << 6) - 1), res_name);
2006}
2007
Ben Hutchings6a479072008-12-23 03:08:29 +00002008static void __pci_set_master(struct pci_dev *dev, bool enable)
2009{
2010 u16 old_cmd, cmd;
2011
2012 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2013 if (enable)
2014 cmd = old_cmd | PCI_COMMAND_MASTER;
2015 else
2016 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2017 if (cmd != old_cmd) {
2018 dev_dbg(&dev->dev, "%s bus mastering\n",
2019 enable ? "enabling" : "disabling");
2020 pci_write_config_word(dev, PCI_COMMAND, cmd);
2021 }
2022 dev->is_busmaster = enable;
2023}
Arjan van de Vene8de1482008-10-22 19:55:31 -07002024
2025/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026 * pci_set_master - enables bus-mastering for device dev
2027 * @dev: the PCI device to enable
2028 *
2029 * Enables bus-mastering on the device and calls pcibios_set_master()
2030 * to do the needed arch specific settings.
2031 */
Ben Hutchings6a479072008-12-23 03:08:29 +00002032void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033{
Ben Hutchings6a479072008-12-23 03:08:29 +00002034 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002035 pcibios_set_master(dev);
2036}
2037
Ben Hutchings6a479072008-12-23 03:08:29 +00002038/**
2039 * pci_clear_master - disables bus-mastering for device dev
2040 * @dev: the PCI device to disable
2041 */
2042void pci_clear_master(struct pci_dev *dev)
2043{
2044 __pci_set_master(dev, false);
2045}
2046
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002048 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2049 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002051 * Helper function for pci_set_mwi.
2052 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2054 *
2055 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2056 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09002057int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058{
2059 u8 cacheline_size;
2060
2061 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09002062 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063
2064 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2065 equal to or multiple of the right value. */
2066 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2067 if (cacheline_size >= pci_cache_line_size &&
2068 (cacheline_size % pci_cache_line_size) == 0)
2069 return 0;
2070
2071 /* Write the correct value. */
2072 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2073 /* Read it back. */
2074 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2075 if (cacheline_size == pci_cache_line_size)
2076 return 0;
2077
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002078 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
2079 "supported\n", pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080
2081 return -EINVAL;
2082}
Tejun Heo15ea76d2009-09-22 17:34:48 +09002083EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2084
2085#ifdef PCI_DISABLE_MWI
2086int pci_set_mwi(struct pci_dev *dev)
2087{
2088 return 0;
2089}
2090
2091int pci_try_set_mwi(struct pci_dev *dev)
2092{
2093 return 0;
2094}
2095
2096void pci_clear_mwi(struct pci_dev *dev)
2097{
2098}
2099
2100#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002101
2102/**
2103 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2104 * @dev: the PCI device for which MWI is enabled
2105 *
Randy Dunlap694625c2007-07-09 11:55:54 -07002106 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107 *
2108 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2109 */
2110int
2111pci_set_mwi(struct pci_dev *dev)
2112{
2113 int rc;
2114 u16 cmd;
2115
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002116 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002117 if (rc)
2118 return rc;
2119
2120 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2121 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002122 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123 cmd |= PCI_COMMAND_INVALIDATE;
2124 pci_write_config_word(dev, PCI_COMMAND, cmd);
2125 }
2126
2127 return 0;
2128}
2129
2130/**
Randy Dunlap694625c2007-07-09 11:55:54 -07002131 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2132 * @dev: the PCI device for which MWI is enabled
2133 *
2134 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2135 * Callers are not required to check the return value.
2136 *
2137 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2138 */
2139int pci_try_set_mwi(struct pci_dev *dev)
2140{
2141 int rc = pci_set_mwi(dev);
2142 return rc;
2143}
2144
2145/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002146 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2147 * @dev: the PCI device to disable
2148 *
2149 * Disables PCI Memory-Write-Invalidate transaction on the device
2150 */
2151void
2152pci_clear_mwi(struct pci_dev *dev)
2153{
2154 u16 cmd;
2155
2156 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2157 if (cmd & PCI_COMMAND_INVALIDATE) {
2158 cmd &= ~PCI_COMMAND_INVALIDATE;
2159 pci_write_config_word(dev, PCI_COMMAND, cmd);
2160 }
2161}
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002162#endif /* ! PCI_DISABLE_MWI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002163
Brett M Russa04ce0f2005-08-15 15:23:41 -04002164/**
2165 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07002166 * @pdev: the PCI device to operate on
2167 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04002168 *
2169 * Enables/disables PCI INTx for device dev
2170 */
2171void
2172pci_intx(struct pci_dev *pdev, int enable)
2173{
2174 u16 pci_command, new;
2175
2176 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
2177
2178 if (enable) {
2179 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
2180 } else {
2181 new = pci_command | PCI_COMMAND_INTX_DISABLE;
2182 }
2183
2184 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09002185 struct pci_devres *dr;
2186
Brett M Russ2fd9d742005-09-09 10:02:22 -07002187 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09002188
2189 dr = find_pci_dr(pdev);
2190 if (dr && !dr->restore_intx) {
2191 dr->restore_intx = 1;
2192 dr->orig_intx = !enable;
2193 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04002194 }
2195}
2196
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002197/**
2198 * pci_msi_off - disables any msi or msix capabilities
Randy Dunlap8d7d86e2007-03-16 19:55:52 -07002199 * @dev: the PCI device to operate on
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002200 *
2201 * If you want to use msi see pci_enable_msi and friends.
2202 * This is a lower level primitive that allows us to disable
2203 * msi operation at the device level.
2204 */
2205void pci_msi_off(struct pci_dev *dev)
2206{
2207 int pos;
2208 u16 control;
2209
2210 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
2211 if (pos) {
2212 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
2213 control &= ~PCI_MSI_FLAGS_ENABLE;
2214 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
2215 }
2216 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
2217 if (pos) {
2218 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
2219 control &= ~PCI_MSIX_FLAGS_ENABLE;
2220 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
2221 }
2222}
2223
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224#ifndef HAVE_ARCH_PCI_SET_DMA_MASK
2225/*
2226 * These can be overridden by arch-specific implementations
2227 */
2228int
2229pci_set_dma_mask(struct pci_dev *dev, u64 mask)
2230{
2231 if (!pci_dma_supported(dev, mask))
2232 return -EIO;
2233
2234 dev->dma_mask = mask;
Yinghai Luc6a41572009-11-25 16:28:50 -08002235 dev_dbg(&dev->dev, "using %dbit DMA mask\n", fls64(mask));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002236
2237 return 0;
2238}
2239
2240int
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
2242{
2243 if (!pci_dma_supported(dev, mask))
2244 return -EIO;
2245
2246 dev->dev.coherent_dma_mask = mask;
Yinghai Luc6a41572009-11-25 16:28:50 -08002247 dev_dbg(&dev->dev, "using %dbit consistent DMA mask\n", fls64(mask));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002248
2249 return 0;
2250}
2251#endif
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002252
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002253#ifndef HAVE_ARCH_PCI_SET_DMA_MAX_SEGMENT_SIZE
2254int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
2255{
2256 return dma_set_max_seg_size(&dev->dev, size);
2257}
2258EXPORT_SYMBOL(pci_set_dma_max_seg_size);
2259#endif
2260
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08002261#ifndef HAVE_ARCH_PCI_SET_DMA_SEGMENT_BOUNDARY
2262int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
2263{
2264 return dma_set_seg_boundary(&dev->dev, mask);
2265}
2266EXPORT_SYMBOL(pci_set_dma_seg_boundary);
2267#endif
2268
Yu Zhao8c1c6992009-06-13 15:52:13 +08002269static int pcie_flr(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002270{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002271 int i;
2272 int pos;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002273 u32 cap;
Shmulik Ravid04b55c42009-12-03 22:27:51 +02002274 u16 status, control;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002275
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09002276 pos = pci_pcie_cap(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08002277 if (!pos)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002278 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08002279
2280 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP, &cap);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002281 if (!(cap & PCI_EXP_DEVCAP_FLR))
2282 return -ENOTTY;
2283
Sheng Yangd91cdc72008-11-11 17:17:47 +08002284 if (probe)
2285 return 0;
2286
Sheng Yang8dd7f802008-10-21 17:38:25 +08002287 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08002288 for (i = 0; i < 4; i++) {
2289 if (i)
2290 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08002291
Yu Zhao8c1c6992009-06-13 15:52:13 +08002292 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
2293 if (!(status & PCI_EXP_DEVSTA_TRPND))
2294 goto clear;
2295 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08002296
Yu Zhao8c1c6992009-06-13 15:52:13 +08002297 dev_err(&dev->dev, "transaction is not cleared; "
2298 "proceeding with reset anyway\n");
Sheng Yang5fe5db02009-02-09 14:53:47 +08002299
Yu Zhao8c1c6992009-06-13 15:52:13 +08002300clear:
Shmulik Ravid04b55c42009-12-03 22:27:51 +02002301 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &control);
2302 control |= PCI_EXP_DEVCTL_BCR_FLR;
2303 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, control);
2304
Yu Zhao8c1c6992009-06-13 15:52:13 +08002305 msleep(100);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002306
Sheng Yang8dd7f802008-10-21 17:38:25 +08002307 return 0;
2308}
Sheng Yangd91cdc72008-11-11 17:17:47 +08002309
Yu Zhao8c1c6992009-06-13 15:52:13 +08002310static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08002311{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002312 int i;
2313 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08002314 u8 cap;
Yu Zhao8c1c6992009-06-13 15:52:13 +08002315 u8 status;
Sheng Yang1ca88792008-11-11 17:17:48 +08002316
Yu Zhao8c1c6992009-06-13 15:52:13 +08002317 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
2318 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08002319 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08002320
2321 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08002322 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
2323 return -ENOTTY;
2324
2325 if (probe)
2326 return 0;
2327
Sheng Yang1ca88792008-11-11 17:17:48 +08002328 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08002329 for (i = 0; i < 4; i++) {
2330 if (i)
2331 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08002332
Yu Zhao8c1c6992009-06-13 15:52:13 +08002333 pci_read_config_byte(dev, pos + PCI_AF_STATUS, &status);
2334 if (!(status & PCI_AF_STATUS_TP))
2335 goto clear;
2336 }
2337
2338 dev_err(&dev->dev, "transaction is not cleared; "
2339 "proceeding with reset anyway\n");
2340
2341clear:
2342 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sheng Yang1ca88792008-11-11 17:17:48 +08002343 msleep(100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08002344
Sheng Yang1ca88792008-11-11 17:17:48 +08002345 return 0;
2346}
2347
Yu Zhaof85876b2009-06-13 15:52:14 +08002348static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08002349{
Yu Zhaof85876b2009-06-13 15:52:14 +08002350 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08002351
Yu Zhaof85876b2009-06-13 15:52:14 +08002352 if (!dev->pm_cap)
2353 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08002354
Yu Zhaof85876b2009-06-13 15:52:14 +08002355 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
2356 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
2357 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08002358
Yu Zhaof85876b2009-06-13 15:52:14 +08002359 if (probe)
2360 return 0;
2361
2362 if (dev->current_state != PCI_D0)
2363 return -EINVAL;
2364
2365 csr &= ~PCI_PM_CTRL_STATE_MASK;
2366 csr |= PCI_D3hot;
2367 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002368 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08002369
2370 csr &= ~PCI_PM_CTRL_STATE_MASK;
2371 csr |= PCI_D0;
2372 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002373 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08002374
2375 return 0;
2376}
2377
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08002378static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
2379{
2380 u16 ctrl;
2381 struct pci_dev *pdev;
2382
Yu Zhao654b75e2009-06-26 14:04:46 +08002383 if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08002384 return -ENOTTY;
2385
2386 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
2387 if (pdev != dev)
2388 return -ENOTTY;
2389
2390 if (probe)
2391 return 0;
2392
2393 pci_read_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, &ctrl);
2394 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
2395 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
2396 msleep(100);
2397
2398 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
2399 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
2400 msleep(100);
2401
2402 return 0;
2403}
2404
Yu Zhao8c1c6992009-06-13 15:52:13 +08002405static int pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002406{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002407 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002408
Yu Zhao8c1c6992009-06-13 15:52:13 +08002409 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08002410
Yu Zhao8c1c6992009-06-13 15:52:13 +08002411 if (!probe) {
2412 pci_block_user_cfg_access(dev);
2413 /* block PM suspend, driver probe, etc. */
2414 down(&dev->dev.sem);
2415 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08002416
Dexuan Cuib9c3b262009-12-07 13:03:21 +08002417 rc = pci_dev_specific_reset(dev, probe);
2418 if (rc != -ENOTTY)
2419 goto done;
2420
Yu Zhao8c1c6992009-06-13 15:52:13 +08002421 rc = pcie_flr(dev, probe);
2422 if (rc != -ENOTTY)
2423 goto done;
2424
2425 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08002426 if (rc != -ENOTTY)
2427 goto done;
2428
2429 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08002430 if (rc != -ENOTTY)
2431 goto done;
2432
2433 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08002434done:
2435 if (!probe) {
2436 up(&dev->dev.sem);
2437 pci_unblock_user_cfg_access(dev);
2438 }
2439
2440 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002441}
2442
2443/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08002444 * __pci_reset_function - reset a PCI device function
2445 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08002446 *
2447 * Some devices allow an individual function to be reset without affecting
2448 * other functions in the same device. The PCI device must be responsive
2449 * to PCI config space in order to use this function.
2450 *
2451 * The device function is presumed to be unused when this function is called.
2452 * Resetting the device will make the contents of PCI configuration space
2453 * random, so any caller of this must be prepared to reinitialise the
2454 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
2455 * etc.
2456 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08002457 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08002458 * device doesn't support resetting a single function.
2459 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08002460int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002461{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002462 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002463}
Yu Zhao8c1c6992009-06-13 15:52:13 +08002464EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002465
2466/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03002467 * pci_probe_reset_function - check whether the device can be safely reset
2468 * @dev: PCI device to reset
2469 *
2470 * Some devices allow an individual function to be reset without affecting
2471 * other functions in the same device. The PCI device must be responsive
2472 * to PCI config space in order to use this function.
2473 *
2474 * Returns 0 if the device function can be reset or negative if the
2475 * device doesn't support resetting a single function.
2476 */
2477int pci_probe_reset_function(struct pci_dev *dev)
2478{
2479 return pci_dev_reset(dev, 1);
2480}
2481
2482/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08002483 * pci_reset_function - quiesce and reset a PCI device function
2484 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08002485 *
2486 * Some devices allow an individual function to be reset without affecting
2487 * other functions in the same device. The PCI device must be responsive
2488 * to PCI config space in order to use this function.
2489 *
2490 * This function does not just reset the PCI portion of a device, but
2491 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08002492 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08002493 * over the reset.
2494 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08002495 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08002496 * device doesn't support resetting a single function.
2497 */
2498int pci_reset_function(struct pci_dev *dev)
2499{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002500 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002501
Yu Zhao8c1c6992009-06-13 15:52:13 +08002502 rc = pci_dev_reset(dev, 1);
2503 if (rc)
2504 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002505
Sheng Yang8dd7f802008-10-21 17:38:25 +08002506 pci_save_state(dev);
2507
Yu Zhao8c1c6992009-06-13 15:52:13 +08002508 /*
2509 * both INTx and MSI are disabled after the Interrupt Disable bit
2510 * is set and the Bus Master bit is cleared.
2511 */
Sheng Yang8dd7f802008-10-21 17:38:25 +08002512 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
2513
Yu Zhao8c1c6992009-06-13 15:52:13 +08002514 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002515
2516 pci_restore_state(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002517
Yu Zhao8c1c6992009-06-13 15:52:13 +08002518 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002519}
2520EXPORT_SYMBOL_GPL(pci_reset_function);
2521
2522/**
Peter Orubad556ad42007-05-15 13:59:13 +02002523 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
2524 * @dev: PCI device to query
2525 *
2526 * Returns mmrbc: maximum designed memory read count in bytes
2527 * or appropriate error value.
2528 */
2529int pcix_get_max_mmrbc(struct pci_dev *dev)
2530{
Andrew Mortonb7b095c2007-07-09 11:55:50 -07002531 int err, cap;
Peter Orubad556ad42007-05-15 13:59:13 +02002532 u32 stat;
2533
2534 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
2535 if (!cap)
2536 return -EINVAL;
2537
2538 err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
2539 if (err)
2540 return -EINVAL;
2541
Andrew Mortonb7b095c2007-07-09 11:55:50 -07002542 return (stat & PCI_X_STATUS_MAX_READ) >> 12;
Peter Orubad556ad42007-05-15 13:59:13 +02002543}
2544EXPORT_SYMBOL(pcix_get_max_mmrbc);
2545
2546/**
2547 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
2548 * @dev: PCI device to query
2549 *
2550 * Returns mmrbc: maximum memory read count in bytes
2551 * or appropriate error value.
2552 */
2553int pcix_get_mmrbc(struct pci_dev *dev)
2554{
2555 int ret, cap;
2556 u32 cmd;
2557
2558 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
2559 if (!cap)
2560 return -EINVAL;
2561
2562 ret = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
2563 if (!ret)
2564 ret = 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
2565
2566 return ret;
2567}
2568EXPORT_SYMBOL(pcix_get_mmrbc);
2569
2570/**
2571 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
2572 * @dev: PCI device to query
2573 * @mmrbc: maximum memory read count in bytes
2574 * valid values are 512, 1024, 2048, 4096
2575 *
2576 * If possible sets maximum memory read byte count, some bridges have erratas
2577 * that prevent this.
2578 */
2579int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
2580{
2581 int cap, err = -EINVAL;
2582 u32 stat, cmd, v, o;
2583
vignesh babu229f5af2007-08-13 18:23:14 +05302584 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Peter Orubad556ad42007-05-15 13:59:13 +02002585 goto out;
2586
2587 v = ffs(mmrbc) - 10;
2588
2589 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
2590 if (!cap)
2591 goto out;
2592
2593 err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
2594 if (err)
2595 goto out;
2596
2597 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
2598 return -E2BIG;
2599
2600 err = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
2601 if (err)
2602 goto out;
2603
2604 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
2605 if (o != v) {
2606 if (v > o && dev->bus &&
2607 (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
2608 return -EIO;
2609
2610 cmd &= ~PCI_X_CMD_MAX_READ;
2611 cmd |= v << 2;
2612 err = pci_write_config_dword(dev, cap + PCI_X_CMD, cmd);
2613 }
2614out:
2615 return err;
2616}
2617EXPORT_SYMBOL(pcix_set_mmrbc);
2618
2619/**
2620 * pcie_get_readrq - get PCI Express read request size
2621 * @dev: PCI device to query
2622 *
2623 * Returns maximum memory read request in bytes
2624 * or appropriate error value.
2625 */
2626int pcie_get_readrq(struct pci_dev *dev)
2627{
2628 int ret, cap;
2629 u16 ctl;
2630
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09002631 cap = pci_pcie_cap(dev);
Peter Orubad556ad42007-05-15 13:59:13 +02002632 if (!cap)
2633 return -EINVAL;
2634
2635 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
2636 if (!ret)
2637 ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
2638
2639 return ret;
2640}
2641EXPORT_SYMBOL(pcie_get_readrq);
2642
2643/**
2644 * pcie_set_readrq - set PCI Express maximum memory read request
2645 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07002646 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02002647 * valid values are 128, 256, 512, 1024, 2048, 4096
2648 *
2649 * If possible sets maximum read byte count
2650 */
2651int pcie_set_readrq(struct pci_dev *dev, int rq)
2652{
2653 int cap, err = -EINVAL;
2654 u16 ctl, v;
2655
vignesh babu229f5af2007-08-13 18:23:14 +05302656 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Peter Orubad556ad42007-05-15 13:59:13 +02002657 goto out;
2658
2659 v = (ffs(rq) - 8) << 12;
2660
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09002661 cap = pci_pcie_cap(dev);
Peter Orubad556ad42007-05-15 13:59:13 +02002662 if (!cap)
2663 goto out;
2664
2665 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
2666 if (err)
2667 goto out;
2668
2669 if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
2670 ctl &= ~PCI_EXP_DEVCTL_READRQ;
2671 ctl |= v;
2672 err = pci_write_config_dword(dev, cap + PCI_EXP_DEVCTL, ctl);
2673 }
2674
2675out:
2676 return err;
2677}
2678EXPORT_SYMBOL(pcie_set_readrq);
2679
2680/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002681 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08002682 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002683 * @flags: resource type mask to be selected
2684 *
2685 * This helper routine makes bar mask from the type of resource.
2686 */
2687int pci_select_bars(struct pci_dev *dev, unsigned long flags)
2688{
2689 int i, bars = 0;
2690 for (i = 0; i < PCI_NUM_RESOURCES; i++)
2691 if (pci_resource_flags(dev, i) & flags)
2692 bars |= (1 << i);
2693 return bars;
2694}
2695
Yu Zhao613e7ed2008-11-22 02:41:27 +08002696/**
2697 * pci_resource_bar - get position of the BAR associated with a resource
2698 * @dev: the PCI device
2699 * @resno: the resource number
2700 * @type: the BAR type to be filled in
2701 *
2702 * Returns BAR position in config space, or 0 if the BAR is invalid.
2703 */
2704int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
2705{
Yu Zhaod1b054d2009-03-20 11:25:11 +08002706 int reg;
2707
Yu Zhao613e7ed2008-11-22 02:41:27 +08002708 if (resno < PCI_ROM_RESOURCE) {
2709 *type = pci_bar_unknown;
2710 return PCI_BASE_ADDRESS_0 + 4 * resno;
2711 } else if (resno == PCI_ROM_RESOURCE) {
2712 *type = pci_bar_mem32;
2713 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08002714 } else if (resno < PCI_BRIDGE_RESOURCES) {
2715 /* device specific resource */
2716 reg = pci_iov_resource_bar(dev, resno, type);
2717 if (reg)
2718 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08002719 }
2720
Bjorn Helgaas865df572009-11-04 10:32:57 -07002721 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
Yu Zhao613e7ed2008-11-22 02:41:27 +08002722 return 0;
2723}
2724
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10002725/**
2726 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07002727 * @dev: the PCI device
2728 * @decode: true = enable decoding, false = disable decoding
2729 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
2730 * @change_bridge: traverse ancestors and change bridges
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10002731 */
2732int pci_set_vga_state(struct pci_dev *dev, bool decode,
2733 unsigned int command_bits, bool change_bridge)
2734{
2735 struct pci_bus *bus;
2736 struct pci_dev *bridge;
2737 u16 cmd;
2738
2739 WARN_ON(command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY));
2740
2741 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2742 if (decode == true)
2743 cmd |= command_bits;
2744 else
2745 cmd &= ~command_bits;
2746 pci_write_config_word(dev, PCI_COMMAND, cmd);
2747
2748 if (change_bridge == false)
2749 return 0;
2750
2751 bus = dev->bus;
2752 while (bus) {
2753 bridge = bus->self;
2754 if (bridge) {
2755 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
2756 &cmd);
2757 if (decode == true)
2758 cmd |= PCI_BRIDGE_CTL_VGA;
2759 else
2760 cmd &= ~PCI_BRIDGE_CTL_VGA;
2761 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
2762 cmd);
2763 }
2764 bus = bus->parent;
2765 }
2766 return 0;
2767}
2768
Yuji Shimada32a9a682009-03-16 17:13:39 +09002769#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
2770static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00002771static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a682009-03-16 17:13:39 +09002772
2773/**
2774 * pci_specified_resource_alignment - get resource alignment specified by user.
2775 * @dev: the PCI device to get
2776 *
2777 * RETURNS: Resource alignment if it is specified.
2778 * Zero if it is not specified.
2779 */
2780resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
2781{
2782 int seg, bus, slot, func, align_order, count;
2783 resource_size_t align = 0;
2784 char *p;
2785
2786 spin_lock(&resource_alignment_lock);
2787 p = resource_alignment_param;
2788 while (*p) {
2789 count = 0;
2790 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
2791 p[count] == '@') {
2792 p += count + 1;
2793 } else {
2794 align_order = -1;
2795 }
2796 if (sscanf(p, "%x:%x:%x.%x%n",
2797 &seg, &bus, &slot, &func, &count) != 4) {
2798 seg = 0;
2799 if (sscanf(p, "%x:%x.%x%n",
2800 &bus, &slot, &func, &count) != 3) {
2801 /* Invalid format */
2802 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
2803 p);
2804 break;
2805 }
2806 }
2807 p += count;
2808 if (seg == pci_domain_nr(dev->bus) &&
2809 bus == dev->bus->number &&
2810 slot == PCI_SLOT(dev->devfn) &&
2811 func == PCI_FUNC(dev->devfn)) {
2812 if (align_order == -1) {
2813 align = PAGE_SIZE;
2814 } else {
2815 align = 1 << align_order;
2816 }
2817 /* Found */
2818 break;
2819 }
2820 if (*p != ';' && *p != ',') {
2821 /* End of param or invalid format */
2822 break;
2823 }
2824 p++;
2825 }
2826 spin_unlock(&resource_alignment_lock);
2827 return align;
2828}
2829
2830/**
2831 * pci_is_reassigndev - check if specified PCI is target device to reassign
2832 * @dev: the PCI device to check
2833 *
2834 * RETURNS: non-zero for PCI device is a target device to reassign,
2835 * or zero is not.
2836 */
2837int pci_is_reassigndev(struct pci_dev *dev)
2838{
2839 return (pci_specified_resource_alignment(dev) != 0);
2840}
2841
2842ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
2843{
2844 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
2845 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
2846 spin_lock(&resource_alignment_lock);
2847 strncpy(resource_alignment_param, buf, count);
2848 resource_alignment_param[count] = '\0';
2849 spin_unlock(&resource_alignment_lock);
2850 return count;
2851}
2852
2853ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
2854{
2855 size_t count;
2856 spin_lock(&resource_alignment_lock);
2857 count = snprintf(buf, size, "%s", resource_alignment_param);
2858 spin_unlock(&resource_alignment_lock);
2859 return count;
2860}
2861
2862static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
2863{
2864 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
2865}
2866
2867static ssize_t pci_resource_alignment_store(struct bus_type *bus,
2868 const char *buf, size_t count)
2869{
2870 return pci_set_resource_alignment_param(buf, count);
2871}
2872
2873BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
2874 pci_resource_alignment_store);
2875
2876static int __init pci_resource_alignment_sysfs_init(void)
2877{
2878 return bus_create_file(&pci_bus_type,
2879 &bus_attr_resource_alignment);
2880}
2881
2882late_initcall(pci_resource_alignment_sysfs_init);
2883
Jeff Garzik32a2eea2007-10-11 16:57:27 -04002884static void __devinit pci_no_domains(void)
2885{
2886#ifdef CONFIG_PCI_DOMAINS
2887 pci_domains_supported = 0;
2888#endif
2889}
2890
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07002891/**
2892 * pci_ext_cfg_enabled - can we access extended PCI config space?
2893 * @dev: The PCI device of the root bridge.
2894 *
2895 * Returns 1 if we can access PCI extended config space (offsets
2896 * greater than 0xff). This is the default implementation. Architecture
2897 * implementations can override this.
2898 */
2899int __attribute__ ((weak)) pci_ext_cfg_avail(struct pci_dev *dev)
2900{
2901 return 1;
2902}
2903
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11002904void __weak pci_fixup_cardbus(struct pci_bus *bus)
2905{
2906}
2907EXPORT_SYMBOL(pci_fixup_cardbus);
2908
Al Viroad04d312008-11-22 17:37:14 +00002909static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002910{
2911 while (str) {
2912 char *k = strchr(str, ',');
2913 if (k)
2914 *k++ = 0;
2915 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07002916 if (!strcmp(str, "nomsi")) {
2917 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07002918 } else if (!strcmp(str, "noaer")) {
2919 pci_no_aer();
Jeff Garzik32a2eea2007-10-11 16:57:27 -04002920 } else if (!strcmp(str, "nodomains")) {
2921 pci_no_domains();
Atsushi Nemoto4516a612007-02-05 16:36:06 -08002922 } else if (!strncmp(str, "cbiosize=", 9)) {
2923 pci_cardbus_io_size = memparse(str + 9, &str);
2924 } else if (!strncmp(str, "cbmemsize=", 10)) {
2925 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a682009-03-16 17:13:39 +09002926 } else if (!strncmp(str, "resource_alignment=", 19)) {
2927 pci_set_resource_alignment_param(str + 19,
2928 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06002929 } else if (!strncmp(str, "ecrc=", 5)) {
2930 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07002931 } else if (!strncmp(str, "hpiosize=", 9)) {
2932 pci_hotplug_io_size = memparse(str + 9, &str);
2933 } else if (!strncmp(str, "hpmemsize=", 10)) {
2934 pci_hotplug_mem_size = memparse(str + 10, &str);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07002935 } else {
2936 printk(KERN_ERR "PCI: Unknown option `%s'\n",
2937 str);
2938 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002939 }
2940 str = k;
2941 }
Andi Kleen0637a702006-09-26 10:52:41 +02002942 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002943}
Andi Kleen0637a702006-09-26 10:52:41 +02002944early_param("pci", pci_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002945
Tejun Heo0b62e132007-07-27 14:43:35 +09002946EXPORT_SYMBOL(pci_reenable_device);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11002947EXPORT_SYMBOL(pci_enable_device_io);
2948EXPORT_SYMBOL(pci_enable_device_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002949EXPORT_SYMBOL(pci_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09002950EXPORT_SYMBOL(pcim_enable_device);
2951EXPORT_SYMBOL(pcim_pin_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002952EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002953EXPORT_SYMBOL(pci_find_capability);
2954EXPORT_SYMBOL(pci_bus_find_capability);
2955EXPORT_SYMBOL(pci_release_regions);
2956EXPORT_SYMBOL(pci_request_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002957EXPORT_SYMBOL(pci_request_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002958EXPORT_SYMBOL(pci_release_region);
2959EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002960EXPORT_SYMBOL(pci_request_region_exclusive);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002961EXPORT_SYMBOL(pci_release_selected_regions);
2962EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002963EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002964EXPORT_SYMBOL(pci_set_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00002965EXPORT_SYMBOL(pci_clear_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002966EXPORT_SYMBOL(pci_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07002967EXPORT_SYMBOL(pci_try_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002968EXPORT_SYMBOL(pci_clear_mwi);
Brett M Russa04ce0f2005-08-15 15:23:41 -04002969EXPORT_SYMBOL_GPL(pci_intx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002970EXPORT_SYMBOL(pci_set_dma_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002971EXPORT_SYMBOL(pci_set_consistent_dma_mask);
2972EXPORT_SYMBOL(pci_assign_resource);
2973EXPORT_SYMBOL(pci_find_parent_resource);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002974EXPORT_SYMBOL(pci_select_bars);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002975
2976EXPORT_SYMBOL(pci_set_power_state);
2977EXPORT_SYMBOL(pci_save_state);
2978EXPORT_SYMBOL(pci_restore_state);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002979EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02002980EXPORT_SYMBOL(pci_pme_active);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002981EXPORT_SYMBOL(pci_enable_wake);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002982EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002983EXPORT_SYMBOL(pci_target_state);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002984EXPORT_SYMBOL(pci_prepare_to_sleep);
2985EXPORT_SYMBOL(pci_back_from_sleep);
Brian Kingf7bdd122007-04-06 16:39:36 -05002986EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002987